Logic Families. Describes Process used to implement devices Input and output structure of the device. Four general categories.

Size: px
Start display at page:

Download "Logic Families. Describes Process used to implement devices Input and output structure of the device. Four general categories."

Transcription

1 Logic Families Characterizing Digital ICs Digital ICs characterized several ways Circuit Complexity Gives measure of number of transistors or gates Within single package Four general categories SSI - Small Scale IC < 12 gates or so MSI - Medium Scale IC < 100 gates or so LSI - Large Scale IC < 1000 gates or so VLSI - Small Scale IC > 1000 gates or so Main Characteristics Voltage Levels Input Output Low High Supply Noise Margins Based upon voltage levels Propagation delay Low to High High to Low Setup and hold times Storage devices Fan In and Fan Out Based upon Input sink capability Output drive capability Power dissipation Circuit Technologies and Topologies Describes Process used to implement devices Input and output structure of the device Four general categories - 1 of 20 -

2 TTL Transistor Transistor Logic Bipolar transistors on input and output NPN, PNP, diodes Input Diode Transistor BE junction Output Typically two transistors Configured in totem pole arrangement ECL Emitter Coupled Logic Bipolar Input Configured in non-saturating differential pair Output Emitter follower type of configuration Logic done in emitter circuitry rather than collector High speed -V MOS Metal Oxide Semiconductor Field Effect Transistors MOS transistors on input and output N MOS N Channel transistors Operating in enhancement mode Less common as single technology in new designs Input Gate Output Typically two transistors Configured in totem pole arrangement Upper configured as depletion mode load P MOS P Channel transistors Operating in enhancement mode Rarely used alone in new designs Input Gate - 2 of 20 -

3 Output Typically two transistors Configured in totem pole arrangement Upper configured as depletion mode load C MOS N - P Channel transistor pairs Operating in enhancement mode Input Gate Output Two transistors Configured in totem pole arrangement Upper P channel Lower N channel BICMOS Both CMOS and Bipolar transistors Bipolar mainly on output Used for speed Works well for combining Analog and digital circuitry on same substrate Circuit Topology Output Stages Three different types Normal Active drive logic both high and low states TTL CMOS Open Collector / Drain Active drive logic low state passive pull up to high state Used in applications where - 3 of 20 -

4 Wire OR bus Sink large amounts of current Lamp LED Relay TTL CMOS Tristate Two states Behave as Normal Active drive logic low and high states Third state Both devices turned OFF Output floats Tristate mode Selected by control line Typically Low enables drive High disables Used in applications where Bus configurations Bus usually pulled high passively Size of pullup determined by Logic family CMOS - higher value TTL - lower value Desired bus speed Input Stages TTL Two forms Multiple emitter Diode Multiple Emitter - 4 of 20 -

5 Q1 Q2 Input transistor behaves in interesting way When any input low Q1 Emitters act as emitters Operates in forward direction Turns on to ground Q2 Turns off When all inputs high Q1 Emitters act as collectors Operates in reverse direction Supplies current/voltage to Q2 Q2 Turns on Diode Input Diode inputs work like traditional DTL Both inputs High Q2 turns on Any input low Q2 turns off - 5 of 20 -

6 CMOS Input structure 1 N channel and 1 P channel For each input Circuit above shows "AND" configuration Reverse configuration for "OR" function Logic Families Continually changing as technologies improve Common Bipolar LS Low Power Schottky AS Advanced Schottky ALS Advanced Low Power Schottky 54 / 74 Military / Commercial CMOS HC / HCT High Speed CMOS TTL Compatible 4000 Typical numbering A Look at the Real World Logic gates and circuits always work perfectly on paper Let s now look at some of the things we encounter When working with real parts Voltage Levels TTL or CMOS we have supply voltage of +5 VDC ECL will use a negative supply -5.2 VDC Denoted Vcc - Bipolar Vdd - MOS Vee - ECL - 6 of 20 -

7 Logic Levels On paper we deal with logical 0 or logical 1 In physical parts Represented by different voltage levels Most typically Logical 0-0 volts Logical volts Newer logics Logical 0-0 volts Logical or 3.0 volts We refer to Logic 0 as low Logic 1 as high Problem When dealing with real parts Logic high never exactly 5.0 v Logic low never exactly 0.0v If logic High gets too low Interpreted as logic 0 Low gets too high Interpreted as logic 1 Max and Min Values For TTL family we specify Min logic high voltage 2.0 volts Lower either interpret as logic 0 or Don t know This can be a problem Max logic low voltage 0.7 volts Higher either interpret as logic 1 or Don t know This can be a problem Nominal Values We rarely work with parts at max voltages specify Typical Nominal values Must consider when doing worst case design Typical logic high voltage 3.5 volts Typical logic low voltage 0.2 volts - 7 of 20 -

8 Noise immunity Difference between Min (Max) values and nominal values Gives noise immunity Consider if VOH from a gate is 3.5 v VIHmin is 2.0 v VOH - VIHmin = 1.5v What this says is we can have 1.5 v of low going noise spike Before it s interpreted as a logic 0 Consider if VOL from a gate is 0.2 v VILmax is 0.7 v VOL - VILmin = 0.5v What this says is we can have 0.5 v of high going noise spike Before it s interpreted as a logic 1 Observe Based upon typical values have 1.5 v of high noise immunity 0.5 v of low noise immunity 3.5 VOH typ 5.0 TTL Noise Margins Fan In and Fan Out 4.5 VOH typ CMOS 5.0 Noise Margins 2.7 VOH min 2.4 VOH min 2.0 VIH min 2.0 VIH min 0.7 VIL max 0.4 VOL max 0.8 VIL max 0.5 VOL max VOL typ 0.0 VOL typ Amount of current a device can source or sink - 8 of 20 -

9 Limited Such limits determine how many other devices Can be driven Fan Out Measure of output drive capability Specifies how current device can Supply to other devices in logic high state Sink from other devices in logic low state Fan In Measure of device input requirements Specifies how current device Supplies to other devices in logic low state Sink from other devices in logic high state Analyzing Let s specify drive capability for typical gate IOL 8 VOL = 0.5VDC IOH -400 VOH = 3.4 VDC IIL -400 VIL = 0.4VDC IIH 20 VIH = 2.7 VDC For such analysis Ohm s law must hold If high drive required to supply additional current Voltage must drop If low drive required to sink additional current Voltage must increase For this device Logic 0 State When output at logic 0 Can sink 8mA When input at logic 0 Sources -400 µa Thus Can sink current from 20 devices Logic 1 State When output at logic 1 Can supply -400 µa When input at logic 1 Requires 20 µa Thus Can source current to 20 devices Thus fan out for device is 20-9 of 20 -

10 Can connect up to 20 devices Can support up to 20 unit loads Observe on input Device typically requires 20 µa for logic µa for logic 0 Call this a unit load State fan in is 1 unit load If values double State fan in is 2 unit loads Increasing Drive Capability Are occasions when require more drive capability Handle several ways Buffers / Drivers Such devices designed for purpose of driving Often open collector configuration High sink - intended to drive low Such devices tend to be slower Parallel Devices Another common technique Connect several standard devices in parallel Assumption If one device will sink/source x ma Then n devices will sink/source nx ma Is belief valid? Let's consider following circuit configuration A Let's put a step input into the circuit B input device A device B t pd1 t pd2-10 of 20 -

11 From the diagram we see Propagation delay through two devices is different If device A faster that device B When A tries to go high B still (partially) off Tries to hold signal low Two devices fighting Conflict in two logic states can potentially damage part May not occur immediately More often will appear as premature failure Problem In any random sample of parts Have no guarantee of device speed Hand selecting parts not solution Possible solution If paralleled devices in same package Thus on same small portion of die Prop delays much closer than on arbitrary parts Still real world parts and will be different Unused Inputs Gate inputs should always be defined Never let them float Problem with TTL Larger problem with CMOS Floating input Has parasitic capacitors connected To ground Surrounding circuitry Such capacitors Charge up to threshold voltage of device Cause device to change state Uncontrolled or unknown ways Defining Inputs Direct connection to VDD, VCC, VSS permitted Both CMOS and LS TTL Direct connection to VDD, VCC, prohibited Standard TTL - 11 of 20 -

12 Must be done through pullup Preferred method Connect to VCC or VDD Through pullup resistor CMOS K Since input current negligible size insignificant LS TTL Remember IIH and IIL Must calculate current to ensure voltage drop not too large With such scheme Can connect to ground for test Only works if several inputs not connected to same pullup Unused Gates Similarly must define inputs to unused devices Goal to place device in low power state Devices left undefined Can enter state in which all internal devices conducting to ground Basic Logic Devices Classified according to function Will include SSI - Small Scale Integrated circuits MSI - Medium Scale Integrated Circuits Combinational Logic SSI Devices Basic Logic Gates Comprises basic logic gates AND / NAND OR / NOR Invertor Exclusive OR / NOR Bus Drivers and Transceivers Serve two main purposes Provide high current drive Perform multiplexing function Output configuration Open collector Tristate Inverting / Noninverting - 12 of 20 -

13 If tristate output configuration Control may be high or low TTL Configuration Driver Transceiver CMOS Configuration Transceiver Driver MSI Devices Encapsulate standalone piece of functionality Types Arithmetic circuits Data formatters and convertors Selection devices Simple communication circuits When we choose to use MSI parts Give up some flexibility Must use features the manufacturer has designed in Top Level View - 13 of 20 -

14 Can represent as a box Signals Inputs Input Data input signals Output Data output signals May or may not be same a input signals Control Provide timing reference Clock or strobe Selection Select From alternate input sources Different outputs Enable / Disable Inputs or Outputs Control Outputs Data Encoding and Decoding These are simply combinational logic problems We work with truth table Identify input patters Corresponding output patterns Design logic to do mapping Control Output Usually these devices Have some form of selection or enable Output enable / disable Perhaps tri state control Logic level, tristate, or open collector Logic level may be High true Output high when desired logical condition satisfied Low true Output low when desired logical condition satisfied Let s consider a couple of examples Encoders Devices that Accept one set of signals Encode them into second set Generally go from 2 n inputs to n outputs 8 Line to 3 Line Priority Encoder - 14 of 20 -

15 This device Inputs Has 8 data inputs Outputs 3 data outputs 2 Output for cascading Controls 1 Input enable Function Map each input to encoded output pattern Output pattern based upon priority of input Assume 7 highest and 0 lowest Input lines 5-7 inactive 4 active 0-3 don't care Output code A0-A2 011 If 5 goes active A0-A2 010 EI is logical EI A0 A1 A2 E0 GS Decoders Opposite of encoders Devices that Accept one set of signals Decode them into second set Generally go from n inputs to 2 n outputs 3 to 1 of eight Decoder This device Inputs Has 3 data inputs Three inputs represent 8 combinations As reflected in 3 variable truth table Outputs 8 data outputs Controls 2 active low 1 active high Usually these are low true A B C Output = O O O O O O O O7-15 of 20 -

16 Function Map each input combination to one of 8 outputs Corresponding output to be logical 1 when Enable is satisfied A B C G1 G2A G2B Data Selection Data selection devices permit one to select from Several alternate data sources Usually because of pin limitations Number of choices limited to 2 Combine devices to increase number of alternatives 4 Bit Data Selector Inputs Has 8 data inputs Grouped as 2 sets of 4 Outputs 4 data outputs Controls 2 Enable Select Device Logical 0 active Select Selector Select one of 2 input sets ~enable Function Cause one or the other of the 2 input data sets to Appear on output When enable is logical 0 Selector = 0 Selects one group Selector = 1 Selects other group D 00 D 01 D 10 D 11 D 20 D 21 D 30 D 31 D 0 D 1 D 2 D 3 1 of N Data Selector - Multiplexer We can build a variation on the above device Multiplex number of data bits onto single line Inputs - 16 of 20 -

17 Has 4 data inputs Outputs 1 data output Controls 3 Enable Select Device Logical 0 active 2 Selectors Select one of 4 input bits Function Cause one of the four input data bits to Appear on output Based upon selector pattern When enable is logical 0 A B Enable D0 D1 D2 D3 Dout Storage Elements Two basic types Latch Flip flop Distinguished by clocking scheme Latch Control signal When control signal Active Output tracks input Inactive Output holds last value Flip flop Control signal called clock Input signal stored on output Clock transitions from High to low Low to high Types D, JK, SR, T Uses Basic Component Use flip flops to build more complex sequential circuits Will cover these shortly Registers or Latches Use either as Register - 17 of 20 -

18 Latch Will hold data or address type information Registers or Latches Packaged in 4 or 8 bit sizes May have set of control lines Select or address Enable or disable tristate outputs Permit use in bus type applications Counters Collection of flip flops Configured to count transitions on input line May count Up, down, or both Asynchronously or synchronously Async Each element changes with respect to another element in the collection Sync Each element changes with respect to a common signal May have Carry in and / or carry out Permit devices to be cascaded Clear / Preset Constrain device into Reset state Known state Synchronous or asynchronous Typical configurations BCD HEX Shift Register Collections of flip flops Configured to store collections of bits Shift the bits Left, right, or selectable left/right Shift by one position with each clock Inverted Logic We often will use to indicate active state of signal In large systems clarifies intent of designer Let's examine on simple gates - 18 of 20 -

19 Invertor Observe the invertor truth table and function If input A get ~A out ~A get A out We use the bubble to indicate the two different forms With bubble on input Implies 0 in gives 1 out With bubble on output Implies 1 in gives 0 out NOT a ~a ~A A AND Observe the AND truth table and function We have 3 zero terms 1 one term Writing logic equation for 1 term AND A B C C = 1 = A * B Writing the equation for the 0 term ~C = 0 = ~A~B + ~A B + A~B = ~A (~B + B) + ~B ( ~A + A) = ~A + ~B Observe we now have a OR type function If A is 0 or false or if B is 0 or false Then C is 0 or false If we are to express this using bubbles to indicate inversion First the basic logic function is an OR so we draw that Then we want 0 s on the inputs and the output ~A ~B Thus our two symbols now look like ~C Thus the A B AND of logical 1 s OR of logical 0 s C ~A ~B gate implements ~C - 19 of 20 -

20 OR Observe the OR truth table and function We have 1 zero term 3 one terms Following same reasoning as with AND OR A B C Thus our two symbols now look like A B C ~A ~B ~C Thus the gate implements AND of logical 0 s OR of logical 1 s NAND Observe the NAND truth table and function We have 3 one terms 1 zero term Thus our two symbols now look like AND NAND a b a * b ~(a * b) A B ~A ~C C ~B Thus the gate implements AND of logical 1 s OR of logical 0 s NOR Observe the NOR truth table and function We have 1 one term 3 zero terms OR NOR a b a + b ~(a + b) Thus our two symbols now look like A B Thus the gate implements AND of logical 0 s OR of logical 1 s C ~A ~B C - 20 of 20 -

Module-1: Logic Families Characteristics and Types. Table of Content

Module-1: Logic Families Characteristics and Types. Table of Content 1 Module-1: Logic Families Characteristics and Types Table of Content 1.1 Introduction 1.2 Logic families 1.3 Positive and Negative logic 1.4 Types of logic families 1.5 Characteristics of logic families

More information

4-bit counter circa bit counter circa 1990

4-bit counter circa bit counter circa 1990 Digital Logic 4-bit counter circa 1960 8-bit counter circa 1990 Logic gates Operates on logical values (TRUE = 1, FALSE = 0) NOT AND OR XOR 0-1 1-0 0 0 0 1 0 0 0 1 0 1 1 1 0 0 0 1 0 1 0 1 1 1 1 1 0 0 0

More information

4-bit counter circa bit counter circa 1990

4-bit counter circa bit counter circa 1990 Digital Logic 4-bit counter circa 1960 8-bit counter circa 1990 Logic gates Operates on logical values (TRUE = 1, FALSE = 0) NOT AND OR XOR 0-1 1-0 0 0 0 1 0 0 0 1 0 1 1 1 0 0 0 1 0 1 0 1 1 1 1 1 0 0 0

More information

1 IC Logic Families and Characteristics

1 IC Logic Families and Characteristics 2141 Electronics and Instrumentation IC1 1 IC Logic Families and Characteristics 1.1 Introduction miniature, low-cost electronics circuits whose components are fabricated on a single, continuous piece

More information

IC Logic Families and Characteristics. Dr. Mohammad Najim Abdullah

IC Logic Families and Characteristics. Dr. Mohammad Najim Abdullah IC Logic Families and Characteristics Introduction miniature, low-cost electronics circuits whose components are fabricated on a single, continuous piece of semiconductor material to perform a high-level

More information

The entire range of digital ICs is fabricated using either bipolar devices or MOS devices or a combination of the two. Bipolar Family DIODE LOGIC

The entire range of digital ICs is fabricated using either bipolar devices or MOS devices or a combination of the two. Bipolar Family DIODE LOGIC Course: B.Sc. Applied Physical Science (Computer Science) Year & Sem.: IInd Year, Sem - IIIrd Subject: Computer Science Paper No.: IX Paper Title: Computer System Architecture Lecture No.: 10 Lecture Title:

More information

Module-3: Metal Oxide Semiconductor (MOS) & Emitter coupled logic (ECL) families

Module-3: Metal Oxide Semiconductor (MOS) & Emitter coupled logic (ECL) families 1 Module-3: Metal Oxide Semiconductor (MOS) & Emitter coupled logic (ECL) families 1. Introduction 2. Metal Oxide Semiconductor (MOS) logic 2.1. Enhancement and depletion mode 2.2. NMOS and PMOS inverter

More information

Logic Families. A-PDF Split DEMO : Purchase from to remove the watermark. 5.1 Logic Families Significance and Types. 5.1.

Logic Families. A-PDF Split DEMO : Purchase from  to remove the watermark. 5.1 Logic Families Significance and Types. 5.1. A-PDF Split DEMO : Purchase from www.a-pdf.com to remove the watermark 5 Logic Families Digital integrated circuits are produced using several different circuit configurations and production technologies.

More information

Chapter 6 Digital Circuit 6-6 Department of Mechanical Engineering

Chapter 6 Digital Circuit 6-6 Department of Mechanical Engineering MEMS1082 Chapter 6 Digital Circuit 6-6 TTL and CMOS ICs, TTL and CMOS output circuit When the upper transistor is forward biased and the bottom transistor is off, the output is high. The resistor, transistor,

More information

Data output signals May or may not be same a input signals

Data output signals May or may not be same a input signals Combinational Logic Part 2 We ve been looking at simple combinational logic elements Gates, buffers, and drivers Now ready to go on to larger blocks MSI - Medium Scale Integration or Integrate Circuits

More information

DIGITAL ELECTRONICS. Digital Electronics - B1 28/04/ DDC Storey 1. Group B: Digital circuits and devices

DIGITAL ELECTRONICS. Digital Electronics - B1 28/04/ DDC Storey 1. Group B: Digital circuits and devices Politecnico di Torino - ICT school Group B: Digital circuits and devices DIGITAL ELECTRONICS B DIGITAL CIRCUITS B.1 Logic devices B1 B2 B3 B4 Logic families Combinatorial circuits Basic sequential circuits

More information

DELD UNIT 2. Question Option A Option B Option C Option D Correct Option. Current controlled. high input impedance and high output impedance

DELD UNIT 2. Question Option A Option B Option C Option D Correct Option. Current controlled. high input impedance and high output impedance Class : S.E.Comp Matoshri College of Engineering and Research Center Nasik Department of Computer Engineering Digital Elecronics and Logic Design (DELD) UNIT - II Subject : DELD Sr. No. 1 Transistor is

More information

Abu Dhabi Men s College, Electronics Department. Logic Families

Abu Dhabi Men s College, Electronics Department. Logic Families bu Dhabi Men s College, Electronics Department Logic Families There are several different families of logic gates. Each family has its capabilities and limitations, its advantages and disadvantages. The

More information

Classification of Digital Circuits

Classification of Digital Circuits Classification of Digital Circuits Combinational logic circuits. Output depends only on present input. Sequential circuits. Output depends on present input and present state of the circuit. Combinational

More information

Embedded Systems. Oscillator and I/O Hardware. Eng. Anis Nazer First Semester

Embedded Systems. Oscillator and I/O Hardware. Eng. Anis Nazer First Semester Embedded Systems Oscillator and I/O Hardware Eng. Anis Nazer First Semester 2016-2017 Oscillator configurations Three possible configurations for Oscillator (a) using a crystal oscillator (b) using an

More information

Digital Integrated Circuits - Logic Families (Part II)

Digital Integrated Circuits - Logic Families (Part II) Digital Integrated Circuits - Logic Families (Part II) MOSFET Logic Circuits MOSFETs are unipolar devices. They are simple, small in size, inexpensive to fabricate and consume less power. MOS fabrication

More information

CS302 - Digital Logic Design Glossary By

CS302 - Digital Logic Design Glossary By CS302 - Digital Logic Design Glossary By ABEL : Advanced Boolean Expression Language; a software compiler language for SPLD programming; a type of hardware description language (HDL) Adder : A digital

More information

Digital Electronics - B1 18/03/ /03/ DigElnB DDC. 18/03/ DigElnB DDC. 18/03/ DigElnB DDC

Digital Electronics - B1 18/03/ /03/ DigElnB DDC. 18/03/ DigElnB DDC. 18/03/ DigElnB DDC Politecnico di Torino - ICT school Group B: Digital circuits and devices DIGITL ELECTRONICS B DIGITL CIRCUITS B.1 Logic devices B1 B2 B3 B4 Logic families Combinatorial circuits Basic sequential circuits

More information

Digital logic families

Digital logic families Digital logic families Digital logic families Digital integrated circuits are classified not only by their complexity or logical operation, but also by the specific circuit technology to which they belong.

More information

Propagation Delay, Circuit Timing & Adder Design. ECE 152A Winter 2012

Propagation Delay, Circuit Timing & Adder Design. ECE 152A Winter 2012 Propagation Delay, Circuit Timing & Adder Design ECE 152A Winter 2012 Reading Assignment Brown and Vranesic 2 Introduction to Logic Circuits 2.9 Introduction to CAD Tools 2.9.1 Design Entry 2.9.2 Synthesis

More information

Basic Logic Circuits

Basic Logic Circuits Basic Logic Circuits Required knowledge Measurement of static characteristics of nonlinear circuits. Measurement of current consumption. Measurement of dynamic properties of electrical circuits. Definitions

More information

Propagation Delay, Circuit Timing & Adder Design

Propagation Delay, Circuit Timing & Adder Design Propagation Delay, Circuit Timing & Adder Design ECE 152A Winter 2012 Reading Assignment Brown and Vranesic 2 Introduction to Logic Circuits 2.9 Introduction to CAD Tools 2.9.1 Design Entry 2.9.2 Synthesis

More information

Logic signal voltage levels

Logic signal voltage levels Logic signal voltage levels Logic gate circuits are designed to input and output only two types of signals: "high" (1) and "low" (0), as represented by a variable voltage: full power supply voltage for

More information

German- Jordanian University

German- Jordanian University German- Jordanian University School of Electrical Engineering and Information Technology Digital Electronics Laboratory ECE 5420 Updated version of Dr. Mansour Abbadi manual Prepared by Eng. Samira Khraiwesh

More information

DO NOT COPY DO NOT COPY

DO NOT COPY DO NOT COPY 184 hapter 3 Digital ircuits Table 3-13 Manufacturers logic data books. Manufacturer Order Number Topics Title Year Texas Instruments SDLD001 74, 74S, 74LS TTL TTL Logic Data Book 1988 Texas Instruments

More information

CMOS Digital Integrated Circuits Analysis and Design

CMOS Digital Integrated Circuits Analysis and Design CMOS Digital Integrated Circuits Analysis and Design Chapter 8 Sequential MOS Logic Circuits 1 Introduction Combinational logic circuit Lack the capability of storing any previous events Non-regenerative

More information

Chapter 15 Integrated Circuits

Chapter 15 Integrated Circuits Chapter 15 Integrated Circuits SKEE1223 Digital Electronics Mun im/arif/izam FKE, Universiti Teknologi Malaysia December 8, 2015 Overview 1 Basic IC Characteristics Packaging Logic Families Datasheets

More information

LOGIC FAMILY LOGIC FAMILY

LOGIC FAMILY LOGIC FAMILY In computer engineering, a logic family may refer to one of two related concepts. A logic family of monolithic digital integrated circuit devices is a group of electronic logic gates constructed using

More information

Code No: R Set No. 1

Code No: R Set No. 1 Code No: R05310402 Set No. 1 1. (a) What are the parameters that are necessary to define the electrical characteristics of CMOS circuits? Mention the typical values of a CMOS NAND gate. (b) Design a CMOS

More information

Sr. No. Instrument Specifications. TTL (Transistor-Transistor Logic) based on bipolar junction transistors

Sr. No. Instrument Specifications. TTL (Transistor-Transistor Logic) based on bipolar junction transistors MIT College of Engineering, Pune. Department of Electronics & Telecommunication (Electronics Lab) EXPERIMENT NO 01 TITLE OF THE EXPERIMENT: Verify four voltage and current parameters for TTL and CMOS (IC

More information

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. DECADE COUNTER; 4-BIT BINARY COUNTER The SN54/ and SN54/ are high-speed 4-bit ripple type counters partitioned into two sectio. Each counter has a divide-by-two section and either a divide-by-five () or

More information

ECE/CoE 0132: FETs and Gates

ECE/CoE 0132: FETs and Gates ECE/CoE 0132: FETs and Gates Kartik Mohanram September 6, 2017 1 Physical properties of gates Over the next 2 lectures, we will discuss some of the physical characteristics of integrated circuits. We will

More information

UNIT 2 BIPOLAR LOGIC AND INTERFACING BIPOLAR LOGIC FAMILIES

UNIT 2 BIPOLAR LOGIC AND INTERFACING BIPOLAR LOGIC FAMILIES UNIT 2 BIPOLAR LOGIC AND INTERFACING BIPOLAR LOGIC FAMILIES Bipolar logic families use semiconductor diodes and bipolar junction transistors as the basic building blocks of logic circuits The simplest

More information

SN54LS06, SN74LS06, SN74LS16 HEX INVERTER BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS

SN54LS06, SN74LS06, SN74LS16 HEX INVERTER BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS Convert TTL Voltage Levels to MOS Levels High Sink-Current Capability Clamping Diodes Simplify System Design Open-Collector Driver for Indicator Lamps and Relays s Fully Compatible With Most TTL Circuits

More information

Architecture of Computers and Parallel Systems Part 9: Digital Circuits

Architecture of Computers and Parallel Systems Part 9: Digital Circuits Architecture of Computers and Parallel Systems Part 9: Digital Circuits Ing. Petr Olivka petr.olivka@vsb.cz Department of Computer Science FEI VSB-TUO Architecture of Computers and Parallel Systems Part

More information

Module -18 Flip flops

Module -18 Flip flops 1 Module -18 Flip flops 1. Introduction 2. Comparison of latches and flip flops. 3. Clock the trigger signal 4. Flip flops 4.1. Level triggered flip flops SR, D and JK flip flops 4.2. Edge triggered flip

More information

EXPERIMENT 12: DIGITAL LOGIC CIRCUITS

EXPERIMENT 12: DIGITAL LOGIC CIRCUITS EXPERIMENT 12: DIGITAL LOGIC CIRCUITS The purpose of this experiment is to gain some experience in the use of digital logic circuits. These circuits are used extensively in computers and all types of electronic

More information

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. PRESETTABLE BCD/DECADE UP/DOWN COUNTER PRESETTABLE 4-BIT BINARY UP/DOWN COUNTER The SN54/74LS192 is an UP/DOWN BCD Decade (8421) Counter and the SN54/74LS193 is an UP/DOWN MODULO- Binary Counter. Separate

More information

UNIT-I CMOS LOGIC. There are many, many ways to design an electronic logic circuit.

UNIT-I CMOS LOGIC. There are many, many ways to design an electronic logic circuit. UNIT-I CMOS LOGIC Introduction to Logic Families: There are many, many ways to design an electronic logic circuit. 1. The first electrically controlled logic circuits, developed at Bell Laboratories in

More information

Fan in: The number of inputs of a logic gate can handle.

Fan in: The number of inputs of a logic gate can handle. Subject Code: 17333 Model Answer Page 1/ 29 Important Instructions to examiners: 1) The answers should be examined by key words and not as word-to-word as given in the model answer scheme. 2) The model

More information

DIGITAL LOGIC CIRCUITS

DIGITAL LOGIC CIRCUITS EE6301 DIGITAL LOGIC CIRCUITS LT P C 3 1 0 4 OBJECTIVES: To study various number systems, simplify the logical expressions using Boolean functions To study implementation of combinational circuits To design

More information

Lecture 9 Transistors

Lecture 9 Transistors Lecture 9 Transistors Physics Transistor/transistor logic CMOS logic CA 1947 http://www.extremetech.com/extreme/164301-graphenetransistors-based-on-negative-resistance-could-spell-theend-of-silicon-and-semiconductors

More information

Note that none of the above MAY be a VALID ANSWER.

Note that none of the above MAY be a VALID ANSWER. ECE 270 Learning Outcome 1-1 - Practice Exam / Solution LEARNING OUTCOME #1: an ability to analyze and design CMOS logic gates. Multiple Choice select the single most appropriate response for each question.

More information

Design cycle for MEMS

Design cycle for MEMS Design cycle for MEMS Design cycle for ICs IC Process Selection nmos CMOS BiCMOS ECL for logic for I/O and driver circuit for critical high speed parts of the system The Real Estate of a Wafer MOS Transistor

More information

Basic Characteristics of Digital ICs

Basic Characteristics of Digital ICs ECEN202 Section 2 Characteristics of Digital IC s Part 1: Specification of characteristics An introductory look at digital IC s: Logic families Basic construction and operation Operating characteristics

More information

Features V DD 4 STROBE MOS. Bipolar. Sub 8 GND V EE OUT 8

Features V DD 4 STROBE MOS. Bipolar. Sub 8 GND V EE OUT 8 8-Bit Serial-Input Latched Drivers Final Information General Description BiCMOS technology gives the family flexibility beyond the reach of standard logic buffers and power driver arrays. These devices

More information

Lecture 02: Logic Families. R.J. Harris & D.G. Bailey

Lecture 02: Logic Families. R.J. Harris & D.G. Bailey Lecture 02: Logic Families R.J. Harris & D.G. Bailey Objectives Show how diodes can be used to form logic gates (Diode logic). Explain the need for introducing transistors in the output (DTL and TTL).

More information

DC Electrical Characteristics of MM74HC High-Speed CMOS Logic

DC Electrical Characteristics of MM74HC High-Speed CMOS Logic DC Electrical Characteristics of MM74HC High-Speed CMOS Logic The input and output characteristics of the MM74HC high-speed CMOS logic family were conceived to meet several basic goals. These goals are

More information

IC Logic Families. Wen-Hung Liao, Ph.D. 5/16/2001

IC Logic Families. Wen-Hung Liao, Ph.D. 5/16/2001 IC Logic Families Wen-Hung Liao, Ph.D. 5/16/2001 Digital IC Terminology Voltage Parameters: V IH (min): high-level input voltage, the minimum voltage level required for a logic 1 at an input. V IL (max):

More information

Logic families (TTL, CMOS)

Logic families (TTL, CMOS) Logic families (TTL, CMOS) When you work with digital IC's, you should be familiar, not only with their logical operation, but also with such operational properties as voltage levels, noise immunity, power

More information

SN54LS07, SN74LS07, SN74LS17 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS

SN54LS07, SN74LS07, SN74LS17 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS Convert TTL Voltage Levels to MOS Levels High Sink-Current Capability Clamping Diodes Simplify System Design Open-Collector Driver for Indicator Lamps and Relays description These hex buffers/drivers feature

More information

Place answers on the supplied BUBBLE SHEET only nothing written here will be graded.

Place answers on the supplied BUBBLE SHEET only nothing written here will be graded. ECE 270 Learning Outcome 1-1 - Practice Exam B OUTCOME #1: an ability to analyze and design CMOS logic gates. Multiple Choice select the single most appropriate response for each question. Note that none

More information

We ve looked at timing issues in combinational logic Let s now examine timing issues we must deal with in sequential circuits

We ve looked at timing issues in combinational logic Let s now examine timing issues we must deal with in sequential circuits Basic Timing Issues We ve looked at timing issues in combinational logic Let s now examine timing issues we must deal with in sequential circuits The fundamental timing issues we considered then apply

More information

BICMOS Technology and Fabrication

BICMOS Technology and Fabrication 12-1 BICMOS Technology and Fabrication 12-2 Combines Bipolar and CMOS transistors in a single integrated circuit By retaining benefits of bipolar and CMOS, BiCMOS is able to achieve VLSI circuits with

More information

UNIT-III GATE LEVEL DESIGN

UNIT-III GATE LEVEL DESIGN UNIT-III GATE LEVEL DESIGN LOGIC GATES AND OTHER COMPLEX GATES: Invert(nmos, cmos, Bicmos) NAND Gate(nmos, cmos, Bicmos) NOR Gate(nmos, cmos, Bicmos) The module (integrated circuit) is implemented in terms

More information

CD4063BMS. CMOS 4-Bit Magnitude Comparator. Pinout. Features. Functional Diagram. Applications. Description. December 1992

CD4063BMS. CMOS 4-Bit Magnitude Comparator. Pinout. Features. Functional Diagram. Applications. Description. December 1992 CD3BMS December 99 Features CMOS -Bit Magnitude Comparator Pinout High Voltage Type (V Rating) Expansion to 8,,... N Bits by Cascading Units CD3BMS TOP VIEW Medium Speed Operation - Compares Two -Bit Words

More information

CD54HC273, CD74HC273, CD54HCT273, CD74HCT273

CD54HC273, CD74HC273, CD54HCT273, CD74HCT273 Data sheet acquired from Harris Semiconductor SCHS174B February 1998 - Revised May 2003 CD54HC273, CD74HC273, CD54HCT273, CD74HCT273 High-Speed CMOS Logic Octal D-Type Flip-Flop with Reset [ /Title (CD74

More information

Unit 1 Session - 3 TTL Parameters

Unit 1 Session - 3 TTL Parameters Objectives Understanding various TTL Parameters Floating Inputs Worst-Case Input Voltages & Output Voltages Profiles and Windows Compatibility Sourcing and Sinking Noise Immunity Standard Loading and Loading

More information

16 Multiplexers and De-multiplexers using gates and ICs. (74150, 74154)

16 Multiplexers and De-multiplexers using gates and ICs. (74150, 74154) 16 Multiplexers and De-multiplexers using gates and ICs. (74150, 74154) Aim: To design multiplexers and De-multiplexers using gates and ICs. (74150, 74154) Components required: Digital IC Trainer kit,

More information

HIGH LOW Astable multivibrators HIGH LOW 1:1

HIGH LOW Astable multivibrators HIGH LOW 1:1 1. Multivibrators A multivibrator circuit oscillates between a HIGH state and a LOW state producing a continuous output. Astable multivibrators generally have an even 50% duty cycle, that is that 50% of

More information

Hello, and welcome to the TI Precision Labs video series discussing comparator applications. The comparator s job is to compare two analog input

Hello, and welcome to the TI Precision Labs video series discussing comparator applications. The comparator s job is to compare two analog input Hello, and welcome to the TI Precision Labs video series discussing comparator applications. The comparator s job is to compare two analog input signals and produce a digital or logic level output based

More information

Lecture Summary Module 1 Switching Algebra and CMOS Logic Gates

Lecture Summary Module 1 Switching Algebra and CMOS Logic Gates Lecture Summary Module 1 Switching Algebra and CMOS Logic Gates Learning Outcome: an ability to analyze and design CMOS logic gates Learning Objectives: 1-1. convert numbers from one base (radix) to another:

More information

Experiment (1) Principles of Switching

Experiment (1) Principles of Switching Experiment (1) Principles of Switching Introduction When you use microcontrollers, sometimes you need to control devices that requires more electrical current than a microcontroller can supply; for this,

More information

Transistors, Gates and Busses 3/21/01 Lecture #

Transistors, Gates and Busses 3/21/01 Lecture # Transistors, Gates and Busses 3/2/ Lecture #8 6.7 The goal for today is to understand a bit about how a computer actually works: how it stores, adds, and communicates internally! How transistors make gates!

More information

36 Logic families and

36 Logic families and Unit 4 Outcomes 1. Demonstrate an understanding of logic families and their terms used in their specifications 2. Demonstrate an understanding of time division multiplex (TDM) 3. Demonstrate an understanding

More information

COMPUTER ORGANIZATION & ARCHITECTURE DIGITAL LOGIC CSCD211- DEPARTMENT OF COMPUTER SCIENCE, UNIVERSITY OF GHANA

COMPUTER ORGANIZATION & ARCHITECTURE DIGITAL LOGIC CSCD211- DEPARTMENT OF COMPUTER SCIENCE, UNIVERSITY OF GHANA COMPUTER ORGANIZATION & ARCHITECTURE DIGITAL LOGIC LOGIC Logic is a branch of math that tries to look at problems in terms of being either true or false. It will use a set of statements to derive new true

More information

EN: This Datasheet is presented by the m anufacturer. Please v isit our website for pricing and availability at ore.hu.

EN: This Datasheet is presented by the m anufacturer. Please v isit our website for pricing and availability at   ore.hu. EN: This Datasheet is presented by the m anufacturer. Please v isit our website for pricing and availability at www.hest ore.hu. CD49BMS December 199 Features High-Voltage Type (V Rating) Medium Speed

More information

POWER SUPPLY CIRCUITS HEAD FOR SIMPLICITY BY INTEGRATION

POWER SUPPLY CIRCUITS HEAD FOR SIMPLICITY BY INTEGRATION LINEAR INTEGRATED CIRCUITS PS-10 POWER SUPPLY CIRCUITS HEAD FOR SIMPLICITY BY INTEGRATION Stan Dendinger Manager, Advanced Product Development Silicon General, Inc. SUMMARY The benefits obtained from switching

More information

B.E. SEMESTER III (ELECTRICAL) SUBJECT CODE: X30902 Subject Name: Analog & Digital Electronics

B.E. SEMESTER III (ELECTRICAL) SUBJECT CODE: X30902 Subject Name: Analog & Digital Electronics B.E. SEMESTER III (ELECTRICAL) SUBJECT CODE: X30902 Subject Name: Analog & Digital Electronics Sr. No. Date TITLE To From Marks Sign 1 To verify the application of op-amp as an Inverting Amplifier 2 To

More information

SN54/74LS196 SN54/74LS197 4-STAGE PRESETTABLE RIPPLE COUNTERS 4-STAGE PRESETTABLE RIPPLE COUNTERS FAST AND LS TTL DATA 5-372

SN54/74LS196 SN54/74LS197 4-STAGE PRESETTABLE RIPPLE COUNTERS 4-STAGE PRESETTABLE RIPPLE COUNTERS FAST AND LS TTL DATA 5-372 4-STAGE PRESETTABLE RIPPLE COUNTERS The SN54/74LS196 decade counter is partitioned into divide-by-two and divide-by-five sectio which can be combined to count either in BCD (8, 4, 2, 1) sequence or in

More information

INTEGRATED-CIRCUIT LOGIC FAMILIES

INTEGRATED-CIRCUIT LOGIC FAMILIES C H A P T E R 8 INTEGRATED-CIRCUIT LOGIC FAMILIES OUTLINE 8-1 Digital IC Terminology 8-2 The TTL Logic Family 8-3 TTL Data Sheets 8-4 TTL Series Characteristics 8-5 TTL Loading and Fan-Out 8-6 Other TTL

More information

FEATURES DESCRIPTION APPLICATIONS BLOCK DIAGRAM. PT2272 Remote Control Decoder

FEATURES DESCRIPTION APPLICATIONS BLOCK DIAGRAM. PT2272 Remote Control Decoder Remote Control Decoder DESCRIPTION PT2272 is a remote control decoder paired with PT2262 utilizing CMOS Technology. It has 12-bit of tri-state address pins providing a maximum of 531,441 (or 312) address

More information

DATASHEET CD4027BMS. Features. Pinout. Functional Diagram. Applications. Description. CMOS Dual J-KMaster-Slave Flip-Flop. FN3302 Rev 0.

DATASHEET CD4027BMS. Features. Pinout. Functional Diagram. Applications. Description. CMOS Dual J-KMaster-Slave Flip-Flop. FN3302 Rev 0. DATASHEET CD7BMS CMOS Dual J-KMaster-Slave Flip-Flop FN33 Rev. Features Pinout High Voltage Type (V Rating) Set - Reset Capability CD7BMS TOP VIEW Static Flip-Flop Operation - Retains State Indefinitely

More information

CMOS the Ideal Logic Family

CMOS the Ideal Logic Family CMOS the Ideal Logic Family National Semiconductor Application Note 77 Stephen Calebotta January 1983 INTRODUCTION Let s talk about the characteristics of an ideal logic family It should dissipate no power

More information

INTRODUCTION LOGIC SIGNALS AND GATES A logic value, 0 or 1, is often called a binary digit, or bit. If an application requires more than two discrete

INTRODUCTION LOGIC SIGNALS AND GATES A logic value, 0 or 1, is often called a binary digit, or bit. If an application requires more than two discrete INTRODUCTION LOGIC SIGNALS AND GATES A logic value, 0 or 1, is often called a binary digit, or bit. If an application requires more than two discrete values, additional bits may be used, with a set of

More information

MAHARASHTRA STATE BOARD OF TECHNICAL EDUCATION (Autonomous) (ISO/IEC Certified) SUMMER-16 EXAMINATION Model Answer

MAHARASHTRA STATE BOARD OF TECHNICAL EDUCATION (Autonomous) (ISO/IEC Certified) SUMMER-16 EXAMINATION Model Answer Important Instructions to examiners: 1) The answers should be examined by key words and not as word-to-word as given in the model answer scheme. 2) The model answer and the answer written by candidate

More information

LM193/LM293/LM393/LM2903 Low Power Low Offset Voltage Dual Comparators

LM193/LM293/LM393/LM2903 Low Power Low Offset Voltage Dual Comparators LM193/LM293/LM393/LM2903 Low Power Low Offset Voltage Dual Comparators General Description The LM193 series consists of two independent precision voltage comparators with an offset voltage specification

More information

Digital Systems Power, Speed and Packages II CMPE 650

Digital Systems Power, Speed and Packages II CMPE 650 Speed VLSI focuses on propagation delay, in contrast to digital systems design which focuses on switching time: A B A B rise time propagation delay Faster switching times introduce problems independent

More information

Electronic Circuits EE359A

Electronic Circuits EE359A Electronic Circuits EE359A Bruce McNair B206 bmcnair@stevens.edu 201-216-5549 1 Memory and Advanced Digital Circuits - 2 Chapter 11 2 Figure 11.1 (a) Basic latch. (b) The latch with the feedback loop opened.

More information

Schmitt Trigger Inputs, Decoders

Schmitt Trigger Inputs, Decoders Schmitt Trigger, Decoders Page 1 Schmitt Trigger Inputs, Decoders TTL Switching In this lab we study the switching of TTL devices. To do that we begin with a source that is unusual for logic circuits,

More information

CS302 Digital Logic Design Solved Objective Midterm Papers For Preparation of Midterm Exam

CS302 Digital Logic Design Solved Objective Midterm Papers For Preparation of Midterm Exam CS302 Digital Logic Design Solved Objective Midterm Papers For Preparation of Midterm Exam MIDTERM EXAMINATION 2011 (October-November) Q-21 Draw function table of a half adder circuit? (2) Answer: - Page

More information

CD40174BMS. CMOS Hex D -Type Flip-Flop. Features. Pinout. Applications. Functional Diagram. Description. December 1992

CD40174BMS. CMOS Hex D -Type Flip-Flop. Features. Pinout. Applications. Functional Diagram. Description. December 1992 SEMICONDUCTOR CD17BMS December 199 CMOS Hex D -Type Flip-Flop Features Pinout High Voltage Type (V Rating) 5V, and 15V Parametric Ratings CD17BMS TOP VIEW Standardized, Symmetrical Output Characteristics

More information

Preface to Third Edition Deep Submicron Digital IC Design p. 1 Introduction p. 1 Brief History of IC Industry p. 3 Review of Digital Logic Gate

Preface to Third Edition Deep Submicron Digital IC Design p. 1 Introduction p. 1 Brief History of IC Industry p. 3 Review of Digital Logic Gate Preface to Third Edition p. xiii Deep Submicron Digital IC Design p. 1 Introduction p. 1 Brief History of IC Industry p. 3 Review of Digital Logic Gate Design p. 6 Basic Logic Functions p. 6 Implementation

More information

ML4818 Phase Modulation/Soft Switching Controller

ML4818 Phase Modulation/Soft Switching Controller Phase Modulation/Soft Switching Controller www.fairchildsemi.com Features Full bridge phase modulation zero voltage switching circuit with programmable ZV transition times Constant frequency operation

More information

JEFFERSON COLLEGE COURSE SYLLABUS ETC255 INTRODUCTION TO DIGITAL CIRCUITS. 6 Credit Hours. Prepared by: Dennis Eimer

JEFFERSON COLLEGE COURSE SYLLABUS ETC255 INTRODUCTION TO DIGITAL CIRCUITS. 6 Credit Hours. Prepared by: Dennis Eimer JEFFERSON COLLEGE COURSE SYLLABUS ETC255 INTRODUCTION TO DIGITAL CIRCUITS 6 Credit Hours Prepared by: Dennis Eimer Revised Date: August, 2007 By Dennis Eimer Division of Technology Dr. John Keck, Dean

More information

SN55451B, SN55452B, SN55453B, SN55454B SN75451B, SN75452B, SN75453B, SN75454B DUAL PERIPHERAL DRIVERS

SN55451B, SN55452B, SN55453B, SN55454B SN75451B, SN75452B, SN75453B, SN75454B DUAL PERIPHERAL DRIVERS PERIPHERAL DRIVERS FOR HIGH-CURRENT SWITCHING AT VERY HIGH SPEEDS Characterized for Use to 00 ma High-Voltage Outputs No Output Latch-Up at 0 V (After Conducting 00 ma) High-Speed Switching Circuit Flexibility

More information

Device Technologies. Yau - 1

Device Technologies. Yau - 1 Device Technologies Yau - 1 Objectives After studying the material in this chapter, you will be able to: 1. Identify differences between analog and digital devices and passive and active components. Explain

More information

LS7362 BRUSHLESS DC MOTOR COMMUTATOR / CONTROLLER

LS7362 BRUSHLESS DC MOTOR COMMUTATOR / CONTROLLER LS7362 BRUSHLESS DC MOTOR COMMUTATOR / CONTROLLER FEATURES: Speed control by Pulse Width Modulating (PWM) only the low-side drivers reduces switching losses in level converter circuitry for high voltage

More information

MTLE-6120: Advanced Electronic Properties of Materials. Semiconductor transistors for logic and memory. Reading: Kasap

MTLE-6120: Advanced Electronic Properties of Materials. Semiconductor transistors for logic and memory. Reading: Kasap MTLE-6120: Advanced Electronic Properties of Materials 1 Semiconductor transistors for logic and memory Reading: Kasap 6.6-6.8 Vacuum tube diodes 2 Thermionic emission from cathode Electrons collected

More information

Physics 335 Lab 1 Intro to Digital Logic

Physics 335 Lab 1 Intro to Digital Logic Physics 33 Lab 1 Intro to Digital Logic We ll be introducing you to digital logic this quarter. Some things will be easier for you than analog, some things more difficult. Digital is an all together different

More information

Low Voltage, High Current Time Delay Circuit

Low Voltage, High Current Time Delay Circuit Low Voltage, High Current Time Delay Circuit In this circuit a LM339 quad voltage comparator is used to generate a time delay and control a high current output at low voltage. Approximatey 5 amps of current

More information

DATASHEET CD4013BMS. Pinout. Features. Functional Diagram. Applications. Description. CMOS Dual D -Type Flip-Flop. FN3080 Rev 0.

DATASHEET CD4013BMS. Pinout. Features. Functional Diagram. Applications. Description. CMOS Dual D -Type Flip-Flop. FN3080 Rev 0. DATASHEET CD013BMS CMOS Dual D -Type Flip-Flop FN300 Rev 0.00 Features High-Voltage Type (0V Rating) Set-Reset Capability Static Flip-Flop Operation - Retains State Indefinitely With Clock Level Either

More information

SN5407, SN5417, SN7407, SN7417 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS SDLS032A DECEMBER 1983 REVISED NOVEMBER 1997

SN5407, SN5417, SN7407, SN7417 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS SDLS032A DECEMBER 1983 REVISED NOVEMBER 1997 Converts TTL Voltage Levels to MOS Levels High Sink-Current Capability Clamping Diodes Simplify System Design Open-Collector Driver for Indicator Lamps and Relays s Fully Compatible With Most TTL Circuits

More information

Combinational Logic Circuits. Combinational Logic

Combinational Logic Circuits. Combinational Logic Combinational Logic Circuits The outputs of Combinational Logic Circuits are only determined by the logical function of their current input state, logic 0 or logic 1, at any given instant in time. The

More information

Output Circuit of the TTL Gate

Output Circuit of the TTL Gate JFETs, G a As DEVICES A N D CIRC UITS, A N D TTL CIRC UITS 27 28 MICR OELECTR ONIC CIRCUITS SEDRA /SMITH 14.3 TRANSISTOR TRANSISTOR LOGIC (TTL OR T 2 L) For more than two decades (late 1960s to late 1980s)

More information

Digital Electronics Part II - Circuits

Digital Electronics Part II - Circuits Digital Electronics Part II - Circuits Dr. I. J. Wassell Gates from Transistors 1 Introduction Logic circuits are non-linear, consequently we will introduce a graphical technique for analysing such circuits

More information

CD4585BMS. CMOS 4-Bit Magnitude Comparator. Features. Pinout. Functional Diagram. Applications. Description. December 1992

CD4585BMS. CMOS 4-Bit Magnitude Comparator. Features. Pinout. Functional Diagram. Applications. Description. December 1992 CD55BMS December 199 Features High Voltage Type (V Rating) Expansion to, 1, 1...N Bits by Cascading Units Medium Speed Operation - Compares Two -Bit Words in 1ns (Typ.) at 1% Tested for Quiescent Current

More information

Lecture 02: Digital Logic Review

Lecture 02: Digital Logic Review CENG 3420 Lecture 02: Digital Logic Review Bei Yu byu@cse.cuhk.edu.hk CENG3420 L02 Digital Logic. 1 Spring 2017 Review: Major Components of a Computer CENG3420 L02 Digital Logic. 2 Spring 2017 Review:

More information

Logic diagram: a graphical representation of a circuit

Logic diagram: a graphical representation of a circuit LOGIC AND GATES Introduction to Logic (1) Logic diagram: a graphical representation of a circuit Each type of gate is represented by a specific graphical symbol Truth table: defines the function of a gate

More information

Features. Ordering Information. Part Number Standard Pb-Free Temp Range Package. MIC5821BN MIC5821YN 40 C to +85 C 16-Pin Plastic DIP

Features. Ordering Information. Part Number Standard Pb-Free Temp Range Package. MIC5821BN MIC5821YN 40 C to +85 C 16-Pin Plastic DIP MIC5821/5822 8-Bit Serial-Input Latched Drivers Final Information General Description BiCMOS technology gives the MIC5821/5822 family flexibility beyond the reach of standard logic buffers and power driver

More information