A Clock Regenerator using Two 2 nd Order Sigma-Delta Modulators for Wide Range of Dividing Ratio

Size: px
Start display at page:

Download "A Clock Regenerator using Two 2 nd Order Sigma-Delta Modulators for Wide Range of Dividing Ratio"

Transcription

1 JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.12, NO.1, MARCH, 2012 A Clock Regenerator using Two 2 nd Order Sigma-Delta Modulators for Wide Range of Dividing Ratio Seung-Wuk Oh*, Sang-Ho Kim**, Sang-Soon Im*, Yong-Sung Ahn**, and Jin-Ku Kang* Abstract This paper presents a clock regenerator using two 2 nd order Σ-Δ (sigma-delta) modulators for wide range of dividing ratio as defined in HDMI standard. The proposed circuit adopts a fractional-n frequency synthesis architecture for PLL-based clock regeneration. By converting the integer and decimal part of the N and CTS values in HDMI format and processing separately at two different Σ-Δ modulators, the proposed circuit covers a very wide range of the dividing ratio as HDMI standard. The circuit is fabricated using 0.18 m CMOS and shows 13 mw power consumption with an on-chip loop filter implementation. Index Terms High-Definition Multimedia Interface (HDMI), Transition Minimized Differential Signaling (TMDS), Cycle Time Stamp (CTS), Sigma-Delta Modulator (SDM), Multi-Modulus Divider (MMD), audio clock regenerator, phase locked loop (PLL) I. INTRODUCTION High-Definition Multimedia Interface (HDMI) is one of high-speed digital multimedia interface standards to transmit and receive video and audio data with a high quality [1]. In HDMI, when transmitting the data, the audio clock is not transmitted separately. Therefore the audio clock should be recovered in the receiver side from TMDS clock (video data timing clock) coming from the Manuscript received Jul. 15, 2011; revised Nov. 23, * Inha University Electronics, Incheon, Korea ** Silicon Works Ilsan, Gyeonggi-do, Korea woogibebe@inha.edu transmitter. HDMI recommended seven different audio sampling clocks, which are 32 KHz, 44.4 KHz, 88.2 KHz, KHz, 48 KHz, 96 KHz, and 192 KHz. Frequency range between 25.2 MHz to MHz is used for TMDS clocks. With various combinations with TMDS clock frequency, N (Dividing ratio of video clock to TMDS clock), and Cycle Time Stamp (CTS), the recommended sampling audio clocks are generated. Since the output is 128*fs, the final output frequency varies from MHz to MHz. In HDMI system, the source device transmits N and CTS to the sink device with TMDS clock in order to regenerate the audio clock. By using received N and CTS values, the clock regenerator of the sink device regenerates the audio clock. Therefore, the sink device requires 2 dividers receiving N and CTS. However, in HDMI specifications, the range of N (4096 ~ 46592: 16- bit)) and CTS (25200 ~ : 19-bit) value is very wide for various device applications. In order to cover very wide range of the N and CTS values, conventional integer-n type PLL design approaches consume a large chip area. And its locking time is higher due to a narrow loop bandwidth limited by a low frequency input clock to the PLL. Therefore, the difficulty in the design of the audio clock regeneration in HDMI is to cover this wide range of dividing values. This paper proposes an architecture that regenerates clock covering a very wide range of dividing ratio [2, 3]. In the proposed approach the dividing values of N and CTS are separated in to integer part and fractional part, and the integer parts are provided to a MMD (Multi- Modulus Divider) block and the fractional parts are provided to two different 2 nd Σ-Δ modulators. The proposed architecture can reduce the dividing range of

2 JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.12, NO.1, MARCH, MMD by the maximum of 6 bits and still covers whole range of the dividing ratio. Section II describes the proposed architecture, and circuit design is given in section III. Measured results are presented in section IV followed by the conclusion. II. PROPOSED ARCHITECTURE 1. Conventional Atchitecture Fig. 1 shows a conventional structure (integer-n type frequency synthesis) of an audio clock regenerator in HDMI. The output is represented as 128*fs with an audio sampling clock (fs) times 128. At the source device, first, the audio clock (128*fs) is divided by N, then CTS value is decided by counting the TMDS clock in one period of (128*fs)/N clock. The TMDS clock, N, and CTS are transmitted to the sink device for the clock generation. Then the sink device regenerates the clock through the PLL (Phase-Locked Loop) with N and CTS. The relationship between the output clock (128*fs) and TMDS clock is given in Eq. (1) : 128 TMDS *fs (f * N) / CTS (1). In a conventional approach, in order to satisfy a very wide dividing range of dividing values, the circuit blocks for the dividers become larger. Besides, since the reference clock ( f TMDS / CTS = 1 KHz) to the PLL loop is low, the loop bandwidth of the PLL is also reduced. As a result the locking time is increased. A very narrow loop bandwidth means large values of R and C in loop filter are required, which makes it difficult to integrate on a single chip [4, 5]. 2. The Proposed Architecture This paper proposes a circuit to regenerate the audio clock using a fractional-n PLL structure. The proposed circuit uses two 2 nd order Σ-Δ modulators for proper dividing of the TDMS clock from the source. We chose a fractional-n type frequency synthesis design approach. In order to do that, the N and CTS values are separated into integer and fractional parts and the integer value (k) are provided to the MMD and the fractional values are provided to the 2 nd Σ-Δ modulator. This means each dividing block is converted to a fractional-n divider with Σ-Δ modulator. In order to facilitate the design procedure with the proposed scheme, the whole range of the N and CTS values are converted to an integer and fractional part by dividing them with 2 10 and 2 13, respectively. Table 1 shows that the range of N and CTS for HDMI specification and N/2 10 and CTS/2 13 values. The reason why N is divided by 2 10 is to utilize the 2 nd Σ-Δ modulator more efficiently. Since the dividing variation of the MMD is k-1, k, k+1, k+2, the k value should be more than 3 [6]. If N is divided by 2 11 instead of 2 10, the minimum value of k becomes 2. This means dividing by 1 occurs in the MMD, which is not allowed in the fractional-n frequency synthesis. For this reason, N is divided by 2 10 and CTS is divided by 2 13, respectively. Table 1. The range of N and CTS value in HDMI specification and their binary values separated into integer part (k) and fractional parts by dividing 2 10 (10 digits fractional) and 2 13 (13 digits fractional), respectively Fig. 1. The block diagram of a conventional audio clock regenerator in HDMI.

3 12 SEUNG-WUK OH et al : A CLOCK REGENERATOR USING TWO 2 ND ORDER SIGMA-DELTA MODULATORS FOR ~ Thus, we can separate the N and CTS values into integer and fractional parts. As a result, the maximum 6 binary digits of integer part (k) are provided to the MMD, and fractional bits (10 bits for N and 13 bits for CTS, respectively) are for the 2 nd Σ-Δ modulator s input. Using this approach N can be reduced from 4096 ~ (decimal) to 4 ~ 45 (decimal, binary 6 bits), and CTS from ~ (decimal) to 3 ~ 51 (decimal, binary 6 bits). Therefore the circuit architecture can be simplified while covering very wide range of dividing values. Based on the proposed scheme two different circuit design approaches can be devised. The first one is a fractional-n PLL using an off-chip loop filter and the second one is using an on-chip loop filter. If the proposed scheme is implemented with an off-chip loop filter, the frequency resolution is could be higher with a large capacitor. Fig. 2 shows the structure of the audio clock regenerator with an off-chip loop filter. The divider design for covering the very wide dividing ratio can be simplified as Table 1. In HDMI specification, the reference clock to PFD is made by dividing the TMDS clock by the CTS value. The reference clock rate to PFD is fixed at 1 KHz with a combination of CTS value and TMDS clock rate. Since this reference clock is very low, the loop bandwidth of PLL must be set below 100 Hz. Therefore very large capacitor is needed in the loop filter and it takes a long time to lock. As explained before, the integer part (MSB 6bits) of CTS value is provided to the fractional divider (MMD) and fractional part (LSB 13 bits) is provided to the 2 nd order Σ-Δ modulator. The final output (128*fs) can be derived from Eq. (2), which is the same as Eq. (1). It represents the operation of the clock generator given in Fig * fs f TMDS N *( * )* CTS ( * ) (2). In order to realize the proposed scheme with on-chip implementation, the other architecture is devised as shown in Fig. 3. Fig. 3 presents the proposed audio clock regenerator with an on-chip loop filter implementation. The proposed structure increases the loop bandwidth by 2 10 times and the values of R and C in the loop filter can be reduced. Thus R-C values in the loop filter are realizable on a chip, and the locking time is also reduced. The circuit takes an increased reference clock frequency to the PFD by 2 10 by dividing the output of the MMD in the first Σ-Δ modulator by 2 3 instead Therefore the clock frequency to PFD is increased to MHz. The CTS and N dividers operate as a fraction-n type divider, so the whole loop operates with a fractional-n type PLL. As the reference clock to PFD increases, an accuracy of output frequency resolution could be degraded because the fraction dividing process is executed from the inflated input frequency to PFD compared to the off-chip filter solution. The locking time is inversely proportional to the loop bandwidth, represented as Eq. (3) T L wtol ln( ) w w where w is the frequency step, w n is the natural frequency, is the damping factor, w c is the loop bandwidth, and w tol corresponds to the maxim um tolerance of the frequency at which the PLL is considered to be locked. As shown, the lock time is c (3) Fig. 2. The block diagram of proposed audio clock generator with an off-chip loop filter implementation. Fig. 3. The block diagram of proposed audio clock regenerator with an on-chip loop filter implementation.

4 JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.12, NO.1, MARCH, largely determined by the loop bandwidth, w c. Thus the loop bandwidth of the circuit with on-chip loop filter is 1,024 ( 2 10 ) times larger than that with off-chip loop filter. Therefore, the lock time of the on-chip can be reduced compared to the off-chip loop filter approach. Eq. (4) represents the output of the proposed clock generator with the on-chip loop filter, in which the final output frequency is the same as Eq. (1) 128 * fs f TMDS N * ( * 2 ) * * CTS 3 3 ( * 2 ) III. CIRCUIT DESIGN While the sigma-delta modulators play the key role in realizing the audio clock generator, design of a fractional-n PLL circuit is another task. In this section, we describe circuit components for the proposed audio clock generator. Additional circuit design technique to reduce spurious tones by dithering is also applied in the fractional-n PLL design, such as in reference [7]. In this work a 3rd order loop filter was used nd order Σ-Δ Modulator In this paper, a fractional-n PLL with Σ-Δ modulator is used for frequency synthesis. Using Σ-Δ modulators, the number of control bits can be reduced while the quantization noise is pushed into the high frequency band [8]. There is a trade-off between the order and the stability of the Σ-Δ modulator. In this work the MASH (multi-stage noise shaping) type Σ-Δ modulator is used to (4) keep the stability regardless of the order. Fig. 4 shows the block diagram of the 2 nd order MASH 1-1 sigmadelta modulator used in the proposed clock generator. It is formed by cascading two 1st order sigma-delta modulators. When the input value of Σ-Δ modulator is constant, the MASH Σ-Δ modulator generates periodical sequence of output, which generates spurs on spectr um [7, 9]. A max-sequence length dithering method to the Σ- Δ modulator is added for reducing the spurs [7]. 2. PLL Components The VCO has a tuning range from 10 MHz to 250 MHz. Since the final output (128*fs) is obtained by dividing the VCO output by 8, the final output frequency is from 1.25 MHz to MHz. Since the desired final output should be placed between MHz to MHz, the VCO covers the operating range. Fig. 5(a) shows the schematic of the VCO which consists of a 4- stage ring oscillator. The replica bias circuit can adjust Vbn dynamically by its own negative feedback loop to compensate the PVT variation. The self-biased technique can provide a wide frequency range and minimized supply/substrate noise. The delay cell of the VCO shown in Fig. 5(b) is a source-coupled pair with symmetric active loads for the better linearity of the VCO gain and wider swing [10]. Fig. 6 shows the simulated VCO (a) (b) Fig. 4. Structure of the 2 nd order MASH 1-1 Σ-Δ modulator. Fig. 5. (a) Block diagram of the Voltage Controlled Oscillator and (b) Its delay cell.

5 14 SEUNG-WUK OH et al : A CLOCK REGENERATOR USING TWO 2 ND ORDER SIGMA-DELTA MODULATORS FOR ~ Fig. 8. Loop filter schematic. follows: C1=703 pf; C2=33 pf; C3=3.3 pf; R1=15 kω; R2=143 kω. Fig. 6. Simulated VCO frequency vs Vctrl voltage. IV. MEASUREMENT RESULTS Fig. 7. Charge pump schematic. frequency as a function of the control voltage (Vctrl). The VCO circuit covers the operating frequency range under all process corners (FF, TT, SS) between 0.4 V and 1.3 V of the control voltage. Fig. 7 shows the schematic of the charge pump with current steering switches and unity gain buffer. The unity-gain buffer is used to clamp the terminal voltages of current sources during the zero-current pumping period. In this way, voltage glitches on the loop filter due to charge sharing can be eliminated [11, 12]. Both the up and the down current can be either connected to the output or drained to a dummy reference voltage by the four switches. The relative timing of the charge pump switches is optimized to avoid glitches at the output node. The LPF used in audio clock regenerator is a third order on-chip filter, as shown in Fig. 8. The values of LPF are determined by the loop bandwidth, VCO gain, PFD reference clock, charge pump current, phase margin and effective dividing factor. The loop bandwidth is set about 100 KHz and the damping factor is about 0.9. The design parameters for the on-chip loop filter are as The proposed circuit has been designed and fabricated using 0.18 m CMOS technology. Fig. 9 shows the layout and chip photo of the proposed audio clock regenerator with an on-chip loop filter. The input values for test are chosen as specified in specification. In our simulation example, TMDS clock, N and CTS value are 54 MHz, and 60000, respectively. Then the VCO output is MHz and the generated audio clock frequency is MHz. The control voltage presents about variation of 3.5 mv changes is locked at 0.99 V of the VCO control voltage as shown in Fig. 8. Fig. 10(a) shows the simulated VCO output when locked at MHz (That is 8 times of MHz). Simulations show the maximum peak-to-peak variation of the output frequency after lock is about 150 KHz locked at MHz, which is about 0.17% of the recovered clock. Fig. 11 shows the measured phase noise at MHz. The measured phase noise is dbc/hz@1 KHz, dbc/hz@10 KHz, dbc/hz@100 KHz and dbc/hz@1 MHz, respectively. Fig.12 shows the measured output signals (128*fs) at MHz, (a) Fig. 9. (a) Layout, (b) Chip photo. (b)

6 JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.12, NO.1, MARCH, (a) (a) (b) (b) Fig. 10. Simulated results on the circuit with an on-chip filter (a) VCO control voltage and (b) Final output at MHz. (c) Fig. 12. Measured output signals (128*fs) of (a) MHz, (b) MHz, (c) MHz and frequency spectrum. Fig. 11. Measured output phase noise at MHz. Table 2. Performance summary Technology Supply voltage Power consumption 0.18 μm CMOS 1.8 V 13 mw Chip area(core) 0.5 mm 2 Dividing Ratio Range Loop BW Output clock range Phase noise (@ MHz clock) 4096 ~ (N) ~ (CTS) 100 KHz 2.5 MHz ~ 62.5 MHz dbc/hz@1 KHz dbc/hz@10 KHz dbc/hz@100 KHz dbc/hz@1 MHz MHz, and MHz, respectively. Table 2 s ummarizes the measurement result of the circuit. V. CONCLUSIONS This paper presents a clock regenerator using two 2nd order sigma-delta modulators for covering wide range of dividing ratio as defined in HDMI. The proposed circuit adopts a fractional-n frequency synthesis for PLL-based clock regeneration using two Σ-Δ modulators. By converting the integer and decimal part of the N and CTS values in HDMI format and processing separately at two different Σ-Δ modulators, the proposed structure covers a

7 16 SEUNG-WUK OH et al : A CLOCK REGENERATOR USING TWO 2 ND ORDER SIGMA-DELTA MODULATORS FOR ~ very wide range of the dividing ratio. The circuit is fabricated using 0.18 m CMOS and shows 13 mw power consumption with an on-chip loop filter ACKNOWLEDGMENTS This research was supported by the National Research Foundation of Korea (NRF) funded by the Ministry of Education, Science and Technology (MEST) (No ) and by Korea Institute for Advancement of Technology (KIAT) through the Human Resource Training Project for Strategic Technology. Authors also thank the IDEC program and for its hardware and software assistance for the design and simulation. REFERENCES [1] HDMI Specification 1.3a, Nov., [2] S. W. Oh, S. H. Kim and J. K. Kang, An Audio Clock Regenerator using 2 nd Sigma-Delta Modulator for HDMI 1.3a, in Proc SoC Conference, pp , Apr., [3] Jin-Ku Kang,Patent pending Audio clock regenerator using 2nd order SDM, Korea Patent, [4] D. K. Jeong, Gaetano Borriello, David A. Hodges, and Randy H. Katz, Design of PLL-Based Clock Generation Circuits, IEEE Journal of Solid-State Circuits, Vol.sc-22, No.2, Apr., [5] Yiwu Tang, Yingjie Zhou, Steven Bibyk and Mohammed Ismail, A low-noise fast-settling PLL with extended loop bandwidth enhancement by new adaptation technique, ASIC/SOC Conference, Proceedings. 14th Annual IEEE International, pp.93-97, [6] S. H. Kim, M. S. Keel, K. W. Lee and S. K. Kim, CMOS Delta-Sigma Frequency Synthesizer with a New Frequency Divider and a Simplified MASH Structure, Journal of the Korean Physical Society, Vol.41, No.6, pp , Dec., [7] Kaveh Hosseini and Michael Peter Kennedy, Maxim um Sequence Length MASH Digital Delta-Sigma Modulators, IEEE Transations on Circuits and Systems, I:Regular papers, Vol.54, No.12, Dec., [8] T. A. D. Riley, M. A. Copeland, and T.A.Kwasniewski, Delta-sigma modulation in fractional-n frequency synthesis, IEEE J. Solid-State Circuits, Vol.28, No.5, pp , May, [9] V. R. Gonzalez-Diaz, M. A. Garcia-Andrade, G. E. Flores-Verdad and Franco Maloberti, Efficient Dithering in MASH Sigma-Delta Modulators for Fractional Frequency Synthesizers IEEE Transactions on Circuits and Systems, Vol.57, No.9, Sep., [10] J.G. Maneatis, Low-Jitter Process-Independent DLL and PLL Based on Self-Biased Techniques, IEEE Journal of Solid-State Circuits, Vol.31, No.11, Nov., [11] I. A. Young, A PLL Clock Generator With 5 to 110 MHz of Lock Range for Microprocessors, IEEE Journal of Solid-State Circuits, Vol.34, No.11, Nov., [12] Ji-Yong um, Jae-Yoon Sim and Hong-June Park, A Gate-Leakage Insensitive 0.7-V 233-nW ECG Amplifier using Non-Feedback PMOS Pseudo- Resistors in um N-well CMOS, Journal of Semiconductor Technology and Science, Vol.10, No.4, pp , Dec., Seung-Wuk Oh received the B.S. degree in the department of electronic engineering from Inha University, Incheon, Korea, in 2011 and is currently working toward the M.S. degree in electronic engineering. His research interests include highspeed interface IC, PLL, SSCG and analog/digital mixed circuit design. Sang-ho Kim received the B.S. and M.S. degrees in the Department of Electronic Engineering from Inha University, Incheon, Korea, in 2007 and 2010, respectively. In 2010, he joined R&D center, Silicon Works. His research interests are VLSI design, mixed-mode circuit design, and clock and data recovery circuits.

8 JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.12, NO.1, MARCH, Sang-Soon Im received the B.S. degree in the Department of Electronic Engineering from Inha University, Incheon, Korea, in 2010 and is currently working toward the M.S. degree in Electronic Engineering. His interests include high-speed interface IC, CDR, PLL and analog/digital mixed circuit design. Yong-Sung Ahn received the B.S. degree in the department of electronic engineering from Incheon University, Korea in 2002, the M.S. degree from the electronic engineering, Inha University, Incheon, Korea, in He is currently working toward the Ph. D degree in electronic engineering at Inha University, Incheon, Korea. In 2004, he joined R&D center, Silicon Works. His current research interests include High-speed interface, SoC design, Power management system. Jin-Ku Kang received his B.S degree from Seoul National University in 1983, his M.S degree from New Jersey Institute of Technology, NJ, in 1990, and his Ph.D degree from North Carolina State University, NC, in 1996, respectively. From 1983 to 1988, he worked at Samsung Electronics, Inc. in the area of memory and ASIC development. In 1988, he was with Texas Instrument Korea in the design center. From 1995 to 1997, he was with Intel (Portland, Oregon) as a senior design engineer involving I/O and timing circuit design. Since 1997, he has been a professor in school of electronics engineering at the Inha University, Incheon, Korea. His research interests are high-speed CMOS VLSI design, mixed mode IC design and high-speed serial interface design.

A Spread Spectrum Clock Generator for DisplayPort 1.2 with a Hershey-Kiss Modulation Profile

A Spread Spectrum Clock Generator for DisplayPort 1.2 with a Hershey-Kiss Modulation Profile http://dx.doi.org/10.5573/jsts.2013.13.4.282 JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.13, NO.4, AUGUST, 2013 A Spread Spectrum Clock Generator for DisplayPort 1.2 with a Hershey-Kiss Modulation

More information

A 10-Gb/s Multiphase Clock and Data Recovery Circuit with a Rotational Bang-Bang Phase Detector

A 10-Gb/s Multiphase Clock and Data Recovery Circuit with a Rotational Bang-Bang Phase Detector JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.16, NO.3, JUNE, 2016 ISSN(Print) 1598-1657 http://dx.doi.org/10.5573/jsts.2016.16.3.287 ISSN(Online) 2233-4866 A 10-Gb/s Multiphase Clock and Data Recovery

More information

Fractional- N PLL with 90 Phase Shift Lock and Active Switched- Capacitor Loop Filter

Fractional- N PLL with 90 Phase Shift Lock and Active Switched- Capacitor Loop Filter J. Park, F. Maloberti: "Fractional-N PLL with 90 Phase Shift Lock and Active Switched-Capacitor Loop Filter"; Proc. of the IEEE Custom Integrated Circuits Conference, CICC 2005, San Josè, 21 September

More information

Chapter 2 Analysis of Quantization Noise Reduction Techniques for Fractional-N PLL

Chapter 2 Analysis of Quantization Noise Reduction Techniques for Fractional-N PLL Chapter 2 Analysis of Quantization Noise Reduction Techniques for Fractional-N PLL 2.1 Background High performance phase locked-loops (PLL) are widely used in wireless communication systems to provide

More information

A Phase-Locked Loop with Embedded Analog-to-Digital Converter for Digital Control

A Phase-Locked Loop with Embedded Analog-to-Digital Converter for Digital Control A Phase-Locked Loop with Embedded Analog-to-Digital Converter for Digital Control Sooho Cha, Chunseok Jeong, and Changsik Yoo A phase-locked loop (PLL) is described which is operable from 0.4 GHz to 1.2

More information

A Low-Jitter Phase-Locked Loop Based on a Charge Pump Using a Current-Bypass Technique

A Low-Jitter Phase-Locked Loop Based on a Charge Pump Using a Current-Bypass Technique JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.14, NO.3, JUNE, 2014 http://dx.doi.org/10.5573/jsts.2014.14.3.331 A Low-Jitter Phase-Locked Loop Based on a Charge Pump Using a Current-Bypass Technique

More information

SSCG with Hershey-Kiss modulation profile using Dual Sigma-Delta modulators

SSCG with Hershey-Kiss modulation profile using Dual Sigma-Delta modulators SSCG with Hershey-Kiss modulation profile using Dual Sigma-Delta modulators Hyung-Min Park, Hyun-Bae Jin, and Jin-Ku Kang a) School of Electronics Engineering, Inha University 253 Yonghyun-dong, Nam-Gu,

More information

A 5.4-Gb/s Clock and Data Recovery Circuit Using Seamless Loop Transition Scheme With Minimal Phase Noise Degradation

A 5.4-Gb/s Clock and Data Recovery Circuit Using Seamless Loop Transition Scheme With Minimal Phase Noise Degradation 2518 IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I: REGULAR PAPERS, VOL. 59, NO. 11, NOVEMBER 2012 A 5.4-Gb/s Clock and Data Recovery Circuit Using Seamless Loop Transition Scheme With Minimal Phase Noise

More information

/$ IEEE

/$ IEEE IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 53, NO. 11, NOVEMBER 2006 1205 A Low-Phase Noise, Anti-Harmonic Programmable DLL Frequency Multiplier With Period Error Compensation for

More information

A PROCESS AND TEMPERATURE COMPENSATED RING OSCILLATOR

A PROCESS AND TEMPERATURE COMPENSATED RING OSCILLATOR A PROCESS AND TEMPERATURE COMPENSATED RING OSCILLATOR Yang-Shyung Shyu * and Jiin-Chuan Wu Dept. of Electronics Engineering, National Chiao-Tung University 1001 Ta-Hsueh Road, Hsin-Chu, 300, Taiwan * E-mail:

More information

Research on Self-biased PLL Technique for High Speed SERDES Chips

Research on Self-biased PLL Technique for High Speed SERDES Chips 3rd International Conference on Machinery, Materials and Information Technology Applications (ICMMITA 2015) Research on Self-biased PLL Technique for High Speed SERDES Chips Meidong Lin a, Zhiping Wen

More information

Bluetooth based Synthesizer for Wireless Sensor Measurement Applicable in Health Net Environment

Bluetooth based Synthesizer for Wireless Sensor Measurement Applicable in Health Net Environment Bulletin of Environment, Pharmacology and Life Sciences Bull. Env. Pharmacol. Life Sci., Vol 3 [10] September 2014: 99-104 2014 Academy for Environment and Life Sciences, India Online ISSN 2277-1808 Journal

More information

Delay-Locked Loop Using 4 Cell Delay Line with Extended Inverters

Delay-Locked Loop Using 4 Cell Delay Line with Extended Inverters International Journal of Electronics and Electrical Engineering Vol. 2, No. 4, December, 2014 Delay-Locked Loop Using 4 Cell Delay Line with Extended Inverters Jefferson A. Hora, Vincent Alan Heramiz,

More information

Lecture 160 Examples of CDR Circuits in CMOS (09/04/03) Page 160-1

Lecture 160 Examples of CDR Circuits in CMOS (09/04/03) Page 160-1 Lecture 160 Examples of CDR Circuits in CMOS (09/04/03) Page 160-1 LECTURE 160 CDR EXAMPLES INTRODUCTION Objective The objective of this presentation is: 1.) Show two examples of clock and data recovery

More information

Design of a 3.3-V 1-GHz CMOS Phase Locked Loop with a Two-Stage Self-Feedback Ring Oscillator

Design of a 3.3-V 1-GHz CMOS Phase Locked Loop with a Two-Stage Self-Feedback Ring Oscillator Journal of the Korean Physical Society, Vol. 37, No. 6, December 2000, pp. 803 807 Design of a 3.3-V 1-GHz CMOS Phase Locked Loop with a Two-Stage Self-Feedback Ring Oscillator Yeon Kug Moon Korea Advanced

More information

Phase interpolation technique based on high-speed SERDES chip CDR Meidong Lin, Zhiping Wen, Lei Chen, Xuewu Li

Phase interpolation technique based on high-speed SERDES chip CDR Meidong Lin, Zhiping Wen, Lei Chen, Xuewu Li 5th International Conference on Computer Sciences and Automation Engineering (ICCSAE 2015) Phase interpolation technique based on high-speed SERDES chip CDR Meidong Lin, Zhiping Wen, Lei Chen, Xuewu Li

More information

A design of 16-bit adiabatic Microprocessor core

A design of 16-bit adiabatic Microprocessor core 194 A design of 16-bit adiabatic Microprocessor core Youngjoon Shin, Hanseung Lee, Yong Moon, and Chanho Lee Abstract A 16-bit adiabatic low-power Microprocessor core is designed. The processor consists

More information

AS THE DATA rate demanded by multimedia system

AS THE DATA rate demanded by multimedia system 424 IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 59, NO. 7, JULY 2012 An All-Digital Large-N Audio Frequency Synthesizer for HDMI Applications Ching-Che Chung, Member, IEEE, Duo Sheng,

More information

THE serial advanced technology attachment (SATA) is becoming

THE serial advanced technology attachment (SATA) is becoming IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 54, NO. 11, NOVEMBER 2007 979 A Low-Jitter Spread Spectrum Clock Generator Using FDMP Ding-Shiuan Shen and Shen-Iuan Liu, Senior Member,

More information

Self-Biased PLL/DLL. ECG minute Final Project Presentation. Wenlan Wu Electrical and Computer Engineering University of Nevada Las Vegas

Self-Biased PLL/DLL. ECG minute Final Project Presentation. Wenlan Wu Electrical and Computer Engineering University of Nevada Las Vegas Self-Biased PLL/DLL ECG721 60-minute Final Project Presentation Wenlan Wu Electrical and Computer Engineering University of Nevada Las Vegas Outline Motivation Self-Biasing Technique Differential Buffer

More information

High-Robust Relaxation Oscillator with Frequency Synthesis Feature for FM-UWB Transmitters

High-Robust Relaxation Oscillator with Frequency Synthesis Feature for FM-UWB Transmitters JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.15, NO.2, APRIL, 2015 ISSN(Print) 1598-1657 http://dx.doi.org/10.5573/jsts.2015.15.2.202 ISSN(Online) 2233-4866 High-Robust Relaxation Oscillator with

More information

A VCO-based analog-to-digital converter with secondorder sigma-delta noise shaping

A VCO-based analog-to-digital converter with secondorder sigma-delta noise shaping A VCO-based analog-to-digital converter with secondorder sigma-delta noise shaping The MIT Faculty has made this article openly available. Please share how this access benefits you. Your story matters.

More information

I. INTRODUCTION. Architecture of PLL-based integer-n frequency synthesizer. TABLE I DIVISION RATIO AND FREQUENCY OF ALL CHANNELS, N =16, P =16

I. INTRODUCTION. Architecture of PLL-based integer-n frequency synthesizer. TABLE I DIVISION RATIO AND FREQUENCY OF ALL CHANNELS, N =16, P =16 320 IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I: REGULAR PAPERS, VOL. 56, NO. 2, FEBRUARY 2009 A 5-GHz CMOS Frequency Synthesizer With an Injection-Locked Frequency Divider and Differential Switched Capacitors

More information

Analysis of Phase Noise Profile of a 1.1 GHz Phase-locked Loop

Analysis of Phase Noise Profile of a 1.1 GHz Phase-locked Loop Analysis of Phase Noise Profile of a 1.1 GHz Phase-locked Loop J. Handique, Member, IAENG and T. Bezboruah, Member, IAENG 1 Abstract We analyzed the phase noise of a 1.1 GHz phaselocked loop system for

More information

Conference Guide IEEE International Symposium on Circuits and Systems. Rio de Janeiro, May 15 18, 2011

Conference Guide IEEE International Symposium on Circuits and Systems. Rio de Janeiro, May 15 18, 2011 2011 IEEE International Symposium on Circuits and Systems Rio de Janeiro, May 15 18, 2011 Conference Guide The Institute of Electrical and Eletronics Engineers IEEE Circuits and System s Society Federal

More information

THE SELF-BIAS PLL IN STANDARD CMOS

THE SELF-BIAS PLL IN STANDARD CMOS THE SELF-BIAS PLL IN STANDAD CMOS Miljan Nikolić, Milan Savić, Predrag Petković Laboratory for Electronic Design Automation, Faculty of Electronic Engineering, University of Niš, Aleksandra Medvedeva 14.,

More information

A Variable-Frequency Parallel I/O Interface with Adaptive Power Supply Regulation

A Variable-Frequency Parallel I/O Interface with Adaptive Power Supply Regulation WA 17.6: A Variable-Frequency Parallel I/O Interface with Adaptive Power Supply Regulation Gu-Yeon Wei, Jaeha Kim, Dean Liu, Stefanos Sidiropoulos 1, Mark Horowitz 1 Computer Systems Laboratory, Stanford

More information

A Single-Chip 2.4-GHz Direct-Conversion CMOS Receiver for Wireless Local Loop using Multiphase Reduced Frequency Conversion Technique

A Single-Chip 2.4-GHz Direct-Conversion CMOS Receiver for Wireless Local Loop using Multiphase Reduced Frequency Conversion Technique 800 IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 36, NO. 5, MAY 2001 A Single-Chip 2.4-GHz Direct-Conversion CMOS Receiver for Wireless Local Loop using Multiphase Reduced Frequency Conversion Technique

More information

CMOS 120 GHz Phase-Locked Loops Based on Two Different VCO Topologies

CMOS 120 GHz Phase-Locked Loops Based on Two Different VCO Topologies JOURNAL OF ELECTROMAGNETIC ENGINEERING AND SCIENCE, VOL. 17, NO. 2, 98~104, APR. 2017 http://dx.doi.org/10.5515/jkiees.2017.17.2.98 ISSN 2234-8395 (Online) ISSN 2234-8409 (Print) CMOS 120 GHz Phase-Locked

More information

A Wide-Bandwidth 2.4GHz ISM Band Fractional-N PLL with Adaptive Phase Noise Cancellation. Outline

A Wide-Bandwidth 2.4GHz ISM Band Fractional-N PLL with Adaptive Phase Noise Cancellation. Outline A Wide-Bandwidth 2.4GHz ISM Band Fractional-N PLL with Adaptive Phase Noise Cancellation Ashok Swaminathan,2, Kevin J. Wang, Ian Galton University of California, San Diego, CA 2 NextWave Broadband, San

More information

Design of Phase Locked Loop as a Frequency Synthesizer Muttappa 1 Akalpita L Kulkarni 2

Design of Phase Locked Loop as a Frequency Synthesizer Muttappa 1 Akalpita L Kulkarni 2 IJSRD - International Journal for Scientific Research & Development Vol. 3, Issue 03, 2015 ISSN (online): 2321-0613 Design of Phase Locked Loop as a Frequency Synthesizer Muttappa 1 Akalpita L Kulkarni

More information

AN4: Application Note

AN4: Application Note : Introduction The PE3291 fractional-n PLL is a dual VHF/UHF integrated frequency synthesizer with fractional ratios of 2, 4, 8, 16 and 32. Its low power, low phase noise and low spur content make the

More information

Taheri: A 4-4.8GHz Adaptive Bandwidth, Adaptive Jitter Phase Locked Loop

Taheri: A 4-4.8GHz Adaptive Bandwidth, Adaptive Jitter Phase Locked Loop Engineering, Technology & Applied Science Research Vol. 7, No. 2, 2017, 1473-1477 1473 A 4-4.8GHz Adaptive Bandwidth, Adaptive Jitter Phase Locked Loop Hamidreza Esmaeili Taheri Department of Electronics

More information

Self Biased PLL/DLL. ECG 721 Memory Circuit Design (Spring 2017) Dane Gentry 4/17/17

Self Biased PLL/DLL. ECG 721 Memory Circuit Design (Spring 2017) Dane Gentry 4/17/17 Self Biased PLL/DLL ECG 721 Memory Circuit Design (Spring 2017) Dane Gentry 4/17/17 1 Jitter Self Biased PLL/DLL Differential Buffer Delay Fig. 19.57 Bias Generator Self Biased DLL Input/Output p Delay

More information

A 1.5 Gbps Transceiver Chipset in 0.13-mm CMOS for Serial Digital Interface

A 1.5 Gbps Transceiver Chipset in 0.13-mm CMOS for Serial Digital Interface JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.17, NO.4, AUGUST, 2017 ISSN(Print) 1598-1657 https://doi.org/10.5573/jsts.2017.17.4.552 ISSN(Online) 2233-4866 A 1.5 Gbps Transceiver Chipset in 0.13-mm

More information

DESIGN AND VERIFICATION OF ANALOG PHASE LOCKED LOOP CIRCUIT

DESIGN AND VERIFICATION OF ANALOG PHASE LOCKED LOOP CIRCUIT DESIGN AND VERIFICATION OF ANALOG PHASE LOCKED LOOP CIRCUIT PRADEEP G CHAGASHETTI Mr. H.V. RAVISH ARADHYA Department of E&C Department of E&C R.V.COLLEGE of ENGINEERING R.V.COLLEGE of ENGINEERING Bangalore

More information

ALTHOUGH zero-if and low-if architectures have been

ALTHOUGH zero-if and low-if architectures have been IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 40, NO. 6, JUNE 2005 1249 A 110-MHz 84-dB CMOS Programmable Gain Amplifier With Integrated RSSI Function Chun-Pang Wu and Hen-Wai Tsao Abstract This paper describes

More information

A 10-GHz CMOS LC VCO with Wide Tuning Range Using Capacitive Degeneration

A 10-GHz CMOS LC VCO with Wide Tuning Range Using Capacitive Degeneration JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.6, NO.4, DECEMBER, 2006 281 A 10-GHz CMOS LC VCO with Wide Tuning Range Using Capacitive Degeneration Tae-Geun Yu, Seong-Ik Cho, and Hang-Geun Jeong

More information

PHASE-LOCKED loops (PLLs) are widely used in many

PHASE-LOCKED loops (PLLs) are widely used in many IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 58, NO. 3, MARCH 2011 149 Built-in Self-Calibration Circuit for Monotonic Digitally Controlled Oscillator Design in 65-nm CMOS Technology

More information

An Analog Phase-Locked Loop

An Analog Phase-Locked Loop 1 An Analog Phase-Locked Loop Greg Flewelling ABSTRACT This report discusses the design, simulation, and layout of an Analog Phase-Locked Loop (APLL). The circuit consists of five major parts: A differential

More information

A Random and Systematic Jitter Suppressed DLL-Based Clock Generator with Effective Negative Feedback Loop

A Random and Systematic Jitter Suppressed DLL-Based Clock Generator with Effective Negative Feedback Loop A Random and Systematic Jitter Suppressed DLL-Based Clock Generator with Effective Negative Feedback Loop Seong-Jin An 1 and Young-Shig Choi 2 Department of Electronic Engineering, Pukyong National University

More information

A Clock Generating System for USB 2.0 with a High-PSR Bandgap Reference Generator

A Clock Generating System for USB 2.0 with a High-PSR Bandgap Reference Generator ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY Volume 14, Number 4, 2011, 380 391 A Clock Generating System for USB 2.0 with a High-PSR Bandgap Reference Generator Seok KIM 1, Seung-Taek YOO 1,2,

More information

THE reference spur for a phase-locked loop (PLL) is generated

THE reference spur for a phase-locked loop (PLL) is generated IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 54, NO. 8, AUGUST 2007 653 Spur-Suppression Techniques for Frequency Synthesizers Che-Fu Liang, Student Member, IEEE, Hsin-Hua Chen, and

More information

Bootstrapped ring oscillator with feedforward inputs for ultra-low-voltage application

Bootstrapped ring oscillator with feedforward inputs for ultra-low-voltage application This article has been accepted and published on J-STAGE in advance of copyediting. Content is final as presented. IEICE Electronics Express, Vol.* No.*,*-* Bootstrapped ring oscillator with feedforward

More information

ECEN620: Network Theory Broadband Circuit Design Fall 2014

ECEN620: Network Theory Broadband Circuit Design Fall 2014 ECEN60: Network Theory Broadband Circuit Design Fall 014 Lecture 13: Frequency Synthesizer Examples Sam Palermo Analog & Mixed-Signal Center Texas A&M University Agenda Frequency Synthesizer Examples Design

More information

A CMOS Phase Locked Loop based PWM Generator using 90nm Technology Rajeev Pankaj Nelapati 1 B.K.Arun Teja 2 K.Sai Ravi Teja 3

A CMOS Phase Locked Loop based PWM Generator using 90nm Technology Rajeev Pankaj Nelapati 1 B.K.Arun Teja 2 K.Sai Ravi Teja 3 IJSRD - International Journal for Scientific Research & Development Vol. 3, Issue 06, 2015 ISSN (online): 2321-0613 A CMOS Phase Locked Loop based PWM Generator using 90nm Technology Rajeev Pankaj Nelapati

More information

Accurate Sub-1 V CMOS Bandgap Voltage Reference with PSRR of -118 db

Accurate Sub-1 V CMOS Bandgap Voltage Reference with PSRR of -118 db JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.16, NO.4, AUGUST, 2016 ISSN(Print) 1598-1657 http://dx.doi.org/10.5573/jsts.2016.16.4.528 ISSN(Online) 2233-4866 Accurate Sub-1 V CMOS Bandgap Voltage

More information

IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 41, NO. 2, FEBRUARY A Regulated Charge Pump With Small Ripple Voltage and Fast Start-Up

IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 41, NO. 2, FEBRUARY A Regulated Charge Pump With Small Ripple Voltage and Fast Start-Up IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 41, NO. 2, FEBRUARY 2006 425 A Regulated Charge Pump With Small Ripple Voltage and Fast Start-Up Jae-Youl Lee, Member, IEEE, Sung-Eun Kim, Student Member, IEEE,

More information

A Small-Area Solenoid Inductor Based Digitally Controlled Oscillator

A Small-Area Solenoid Inductor Based Digitally Controlled Oscillator http://dx.doi.org/10.5573/jsts.2013.13.3.198 JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.13, NO.3, JUNE, 2013 A Small-Area Solenoid Inductor Based Digitally Controlled Oscillator Hyung-Gu Park,

More information

Minimizing Spurious Tones in Digital Delta-Sigma Modulators

Minimizing Spurious Tones in Digital Delta-Sigma Modulators Minimizing Spurious Tones in Digital Delta-Sigma Modulators ANALOG CIRCUITS AND SIGNAL PROCESSING Series Editors: Mohammed Ismail Mohamad Sawan For other titles published in this series, go to http://www.springer.com/series/7381

More information

Accomplishment and Timing Presentation: Clock Generation of CMOS in VLSI

Accomplishment and Timing Presentation: Clock Generation of CMOS in VLSI Accomplishment and Timing Presentation: Clock Generation of CMOS in VLSI Assistant Professor, E Mail: manoj.jvwu@gmail.com Department of Electronics and Communication Engineering Baldev Ram Mirdha Institute

More information

AN3: Application Note

AN3: Application Note : Introduction The PE3291 fractional-n PLL is well suited for use in low data rate (narrow channel spacing) applications below 1 GHz, such as paging, remote meter reading, inventory control and RFID. It

More information

WIDE tuning range is required in CMOS LC voltage-controlled

WIDE tuning range is required in CMOS LC voltage-controlled IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 55, NO. 5, MAY 2008 399 A Wide-Band CMOS LC VCO With Linearized Coarse Tuning Characteristics Jongsik Kim, Jaewook Shin, Seungsoo Kim,

More information

Integrated Circuit Design for High-Speed Frequency Synthesis

Integrated Circuit Design for High-Speed Frequency Synthesis Integrated Circuit Design for High-Speed Frequency Synthesis John Rogers Calvin Plett Foster Dai ARTECH H O US E BOSTON LONDON artechhouse.com Preface XI CHAPTER 1 Introduction 1 1.1 Introduction to Frequency

More information

Design of low phase noise InGaP/GaAs HBT-based differential Colpitts VCOs for interference cancellation system

Design of low phase noise InGaP/GaAs HBT-based differential Colpitts VCOs for interference cancellation system Indian Journal of Engineering & Materials Sciences Vol. 17, February 2010, pp. 34-38 Design of low phase noise InGaP/GaAs HBT-based differential Colpitts VCOs for interference cancellation system Bhanu

More information

Research and Development Activities in RF and Analog IC Design. RFIC Building Blocks. Single-Chip Transceiver Systems (I) Howard Luong

Research and Development Activities in RF and Analog IC Design. RFIC Building Blocks. Single-Chip Transceiver Systems (I) Howard Luong Research and Development Activities in RF and Analog IC Design Howard Luong Analog Research Laboratory Department of Electrical and Electronic Engineering Hong Kong University of Science and Technology

More information

A Low Power, Small Area Cyclic Time-to-Digital Converter in All-Digital PLL for DVB-S2 Application

A Low Power, Small Area Cyclic Time-to-Digital Converter in All-Digital PLL for DVB-S2 Application JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.13, NO.2, APRIL, 2013 http://dx.doi.org/10.5573/jsts.2013.13.2.145 A Low Power, Small Area Cyclic Time-to-Digital Converter in All-Digital PLL for DVB-S2

More information

An 8-Gb/s Inductorless Adaptive Passive Equalizer in µm CMOS Technology

An 8-Gb/s Inductorless Adaptive Passive Equalizer in µm CMOS Technology JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.12, NO.4, DECEMBER, 2012 http://dx.doi.org/10.5573/jsts.2012.12.4.405 An 8-Gb/s Inductorless Adaptive Passive Equalizer in 0.18- µm CMOS Technology

More information

20 MHz-3 GHz Programmable Chirp Spread Spectrum Generator for a Wideband Radio Jamming Application

20 MHz-3 GHz Programmable Chirp Spread Spectrum Generator for a Wideband Radio Jamming Application J Electr Eng Technol Vol. 9, No.?: 742-?, 2014 http://dx.doi.org/10.5370/jeet.2014.9.?.742 ISSN(Print) 1975-0102 ISSN(Online) 2093-7423 20 MHz-3 GHz Programmable Chirp Spread Spectrum Generator for a Wideband

More information

Dedication. To Mum and Dad

Dedication. To Mum and Dad Dedication To Mum and Dad Acknowledgment Table of Contents List of Tables List of Figures A B A B 0 1 B A List of Abbreviations Abstract Chapter1 1 Introduction 1.1. Motivation Figure 1. 1 The relative

More information

A CMOS Frequency Synthesizer with an Injection-Locked Frequency Divider for a 5 GHz Wireless LAN Receiver. Hamid Rategh

A CMOS Frequency Synthesizer with an Injection-Locked Frequency Divider for a 5 GHz Wireless LAN Receiver. Hamid Rategh A CMOS Frequency Synthesizer with an Injection-Locked Frequency Divider for a 5 GHz Wireless LAN Receiver Hamid Rategh Center for Integrated Systems Stanford University OUTLINE Motivation Introduction

More information

A Robust Oscillator for Embedded System without External Crystal

A Robust Oscillator for Embedded System without External Crystal Appl. Math. Inf. Sci. 9, No. 1L, 73-80 (2015) 73 Applied Mathematics & Information Sciences An International Journal http://dx.doi.org/10.12785/amis/091l09 A Robust Oscillator for Embedded System without

More information

An All-digital Delay-locked Loop using a Lock-in Pre-search Algorithm for High-speed DRAMs

An All-digital Delay-locked Loop using a Lock-in Pre-search Algorithm for High-speed DRAMs JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.17, NO.6, DECEMBER, 2017 ISSN(Print) 1598-1657 https://doi.org/10.5573/jsts.2017.17.6.825 ISSN(Online) 2233-4866 An All-digital Delay-locked Loop using

More information

ECE1352. Term Paper Low Voltage Phase-Locked Loop Design Technique

ECE1352. Term Paper Low Voltage Phase-Locked Loop Design Technique ECE1352 Term Paper Low Voltage Phase-Locked Loop Design Technique Name: Eric Hu Student Number: 982123400 Date: Nov. 14, 2002 Table of Contents Abstract pg. 04 Chapter 1 Introduction.. pg. 04 Chapter 2

More information

LETTER A 1.25-Gb/s Burst-Mode Half-Rate Clock and Data Recovery Circuit Using Realigned Oscillation

LETTER A 1.25-Gb/s Burst-Mode Half-Rate Clock and Data Recovery Circuit Using Realigned Oscillation 196 LETTER A 1.25-Gb/s Burst-Mode Half-Rate Clock and Data Recovery Circuit Using Realigned Oscillation Ching-Yuan YANG a), Member and Jung-Mao LIN, Nonmember SUMMARY In this letter, a 1.25-Gb/s 0.18-µm

More information

A10-Gb/slow-power adaptive continuous-time linear equalizer using asynchronous under-sampling histogram

A10-Gb/slow-power adaptive continuous-time linear equalizer using asynchronous under-sampling histogram LETTER IEICE Electronics Express, Vol.10, No.4, 1 8 A10-Gb/slow-power adaptive continuous-time linear equalizer using asynchronous under-sampling histogram Wang-Soo Kim and Woo-Young Choi a) Department

More information

REDUCING power consumption and enhancing energy

REDUCING power consumption and enhancing energy 548 IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 63, NO. 6, JUNE 2016 A Low-Voltage PLL With a Supply-Noise Compensated Feedforward Ring VCO Sung-Geun Kim, Jinsoo Rhim, Student Member,

More information

Design of a Frequency Synthesizer for WiMAX Applications

Design of a Frequency Synthesizer for WiMAX Applications Design of a Frequency Synthesizer for WiMAX Applications Samarth S. Pai Department of Telecommunication R. V. College of Engineering Bangalore, India Abstract Implementation of frequency synthesizers based

More information

Phase-Locked Loop with Leakage and Power/Ground Noise Compensation in 32nm Technology

Phase-Locked Loop with Leakage and Power/Ground Noise Compensation in 32nm Technology JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.7, NO.4, DECEMBER, 2007 241 Phase-Locked Loop with Leakage and Power/Ground Noise Compensation in 32nm Technology Kyung Ki Kim*, Yong-Bin Kim*, and

More information

A Low Area, Switched-Resistor Loop Filter Technique for Fractional-N Synthesizers Applied to a MEMS-based Programmable Oscillator

A Low Area, Switched-Resistor Loop Filter Technique for Fractional-N Synthesizers Applied to a MEMS-based Programmable Oscillator A Low Area, Switched-Resistor Loop Filter Technique for Fractional-N Synthesizers Applied to a MEMS-based Programmable Oscillator ISSCC 00, Session 3. M.H. Perrott, S. Pamarti, E. Hoffman, F.S. Lee, S.

More information

THE DEMANDS of a high-bandwidth dynamic random access

THE DEMANDS of a high-bandwidth dynamic random access 422 IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 58, NO. 7, JULY 2011 Clock- and Data-Recovery Circuit With Independently Controlled Eye-Tracking Loop for High-Speed Graphic DRAMs

More information

3 rd order Sigma-delta modulator with delayed feed-forward path for low-power applications

3 rd order Sigma-delta modulator with delayed feed-forward path for low-power applications 3 rd order Sigma-delta modulator with delayed feed-forward path for low-power applications Min-woong Lee, Seong-ik Cho Electronic Engineering Chonbuk National University 567 Baekje-daero, deokjin-gu, Jeonju-si,

More information

An ultra-low power BPSK demodulator with dual band filtering for implantable biomedical devices

An ultra-low power BPSK demodulator with dual band filtering for implantable biomedical devices LETTER IEICE Electronics Express, Vol.10, No.7, 1 5 An ultra-low power BPSK demodulator with dual band filtering for implantable biomedical devices Benjamin P. Wilkerson, Joon-Hyup Seo, Jin-Cheol Seo,

More information

A 3-10GHz Ultra-Wideband Pulser

A 3-10GHz Ultra-Wideband Pulser A 3-10GHz Ultra-Wideband Pulser Jan M. Rabaey Simone Gambini Davide Guermandi Electrical Engineering and Computer Sciences University of California at Berkeley Technical Report No. UCB/EECS-2006-136 http://www.eecs.berkeley.edu/pubs/techrpts/2006/eecs-2006-136.html

More information

Noise Analysis of Phase Locked Loops

Noise Analysis of Phase Locked Loops Noise Analysis of Phase Locked Loops MUHAMMED A. IBRAHIM JALIL A. HAMADAMIN Electrical Engineering Department Engineering College Salahaddin University -Hawler ERBIL - IRAQ Abstract: - This paper analyzes

More information

A PSEUDO-CLASS-AB TELESCOPIC-CASCODE OPERATIONAL AMPLIFIER

A PSEUDO-CLASS-AB TELESCOPIC-CASCODE OPERATIONAL AMPLIFIER A PSEUDO-CLASS-AB TELESCOPIC-CASCODE OPERATIONAL AMPLIFIER M. Taherzadeh-Sani, R. Lotfi, and O. Shoaei ABSTRACT A novel class-ab architecture for single-stage operational amplifiers is presented. The structure

More information

A Low Power Digitally Controlled Oscillator Using 0.18um Technology

A Low Power Digitally Controlled Oscillator Using 0.18um Technology A Low Power Digitally Controlled Oscillator Using 0.18um Technology R. C. Gurjar 1, Rupali Jarwal 2, Ulka Khire 3 1, 2,3 Microelectronics and VLSI Design, Electronics & Instrumentation Engineering department,

More information

/$ IEEE

/$ IEEE IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I: REGULAR PAPERS, VOL. 56, NO. 1, JANUARY 2009 51 A 1 6 PLL-Based Spread-Spectrum Clock Generator With a Ditherless Fractional Topology Ching-Yuan Yang, Member,

More information

CHAPTER 6 PHASE LOCKED LOOP ARCHITECTURE FOR ADC

CHAPTER 6 PHASE LOCKED LOOP ARCHITECTURE FOR ADC 138 CHAPTER 6 PHASE LOCKED LOOP ARCHITECTURE FOR ADC 6.1 INTRODUCTION The Clock generator is a circuit that produces the timing or the clock signal for the operation in sequential circuits. The circuit

More information

5.5: A 3.2 to 4GHz, 0.25µm CMOS Frequency Synthesizer for IEEE a/b/g WLAN

5.5: A 3.2 to 4GHz, 0.25µm CMOS Frequency Synthesizer for IEEE a/b/g WLAN 5.5: A 3.2 to 4GHz, 0.25µm CMOS Frequency Synthesizer for IEEE 802.11a/b/g WLAN Manolis Terrovitis, Michael Mack, Kalwant Singh, and Masoud Zargari 1 Atheros Communications, Sunnyvale, California 1 Atheros

More information

A Low Noise, Voltage Control Ring Oscillator Based on Pass Transistor Delay Cell

A Low Noise, Voltage Control Ring Oscillator Based on Pass Transistor Delay Cell A Low Noise, Voltage Control Ring Oscillator Based on Pass Transistor Delay Cell Devi Singh Baghel 1, R.C. Gurjar 2 M.Tech Student, Department of Electronics and Instrumentation, Shri G.S. Institute of

More information

Fabricate a 2.4-GHz fractional-n synthesizer

Fabricate a 2.4-GHz fractional-n synthesizer University of Malaya From the SelectedWorks of Professor Mahmoud Moghavvemi Summer June, 2013 Fabricate a 2.4-GHz fractional-n synthesizer H Ameri Mahmoud Moghavvemi, University of Malaya a Attaran Available

More information

A Digital Readout IC with Digital Offset Canceller for Capacitive Sensors

A Digital Readout IC with Digital Offset Canceller for Capacitive Sensors http://dx.doi.org/10.5573/jsts.2012.12.3.278 JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.12, NO.3, SEPTEMBER, 2012 A Digital Readout IC with Digital Offset Canceller for Capacitive Sensors Dong-Hyuk

More information

A Clock and Data Recovery Circuit With Programmable Multi-Level Phase Detector Characteristics and a Built-in Jitter Monitor

A Clock and Data Recovery Circuit With Programmable Multi-Level Phase Detector Characteristics and a Built-in Jitter Monitor 1472 IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I: REGULAR PAPERS, VOL. 62, NO. 6, JUNE 2015 A Clock and Data Recovery Circuit With Programmable Multi-Level Phase Detector Characteristics and a Built-in

More information

A Continuous-time Sigma-delta Modulator with Clock Jitter Tolerant Self-resetting Return-to-zero Feedback DAC

A Continuous-time Sigma-delta Modulator with Clock Jitter Tolerant Self-resetting Return-to-zero Feedback DAC JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.18, NO.4, AUGUST, 2018 ISSN(Print) 1598-1657 https://doi.org/10.5573/jsts.2018.18.4.468 ISSN(Online) 2233-4866 A Continuous-time Sigma-delta Modulator

More information

A GHz Dual-Loop SAR-controlled Duty-Cycle Corrector Using a Mixed Search Algorithm

A GHz Dual-Loop SAR-controlled Duty-Cycle Corrector Using a Mixed Search Algorithm http://dx.doi.org/10.5573/jsts.2013.13.2.152 JURNAL F SEMICNDUCTR TECHNLGY AND SCIENCE, VL.13, N.2, APRIL, 2013 A 0.5 2.0 GHz DualLoop SARcontrolled DutyCycle Corrector Using a Mixed Search Algorithm Sangwoo

More information

Time Table International SoC Design Conference

Time Table International SoC Design Conference 04 International SoC Design Conference Time Table A Analog and Mixed-Signal Techniques I DV Digital Circuits and VLSI Architectures ET Emerging technology LP Power Electronics / Energy Harvesting Circuits

More information

5Gbps Serial Link Transmitter with Pre-emphasis

5Gbps Serial Link Transmitter with Pre-emphasis Gbps Serial Link Transmitter with Pre-emphasis Chih-Hsien Lin, Chung-Hong Wang and Shyh-Jye Jou Department of Electrical Engineering,National Central University,Chung-Li, Taiwan R.O.C. Abstract- High-speed

More information

A 2.5 V 109 db DR ADC for Audio Application

A 2.5 V 109 db DR ADC for Audio Application 276 JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.10, NO.4, DECEMBER, 2010 A 2.5 V 109 db DR ADC for Audio Application Gwangyol Noh and Gil-Cho Ahn Abstract A 2.5 V feed-forward second-order deltasigma

More information

Integrated Microsystems Laboratory. Franco Maloberti

Integrated Microsystems Laboratory. Franco Maloberti University of Pavia Integrated Microsystems Laboratory Power Efficient Data Convertes Franco Maloberti franco.maloberti@unipv.it OUTLINE Introduction Managing the noise power budget Challenges of State-of-the-art

More information

A High-Resolution Dual-Loop Digital DLL

A High-Resolution Dual-Loop Digital DLL JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.16, NO.4, AUGUST, 216 ISSN(Print) 1598-1657 http://dx.doi.org/1.5573/jsts.216.16.4.52 ISSN(Online) 2233-4866 A High-Resolution Dual-Loop Digital DLL

More information

A Fully Integrated CMOS Phase-Locked Loop With 30MHz to 2GHz Locking Range and ±35 ps Jitter

A Fully Integrated CMOS Phase-Locked Loop With 30MHz to 2GHz Locking Range and ±35 ps Jitter University of Pennsylvania ScholarlyCommons epartmental Papers (ESE) epartment of Electrical & Systems Engineering 7-1-2003 A Fully Integrated CMOS Phase-Locked Loop With 30MHz to 2GHz Locking Range and

More information

NEW WIRELESS applications are emerging where

NEW WIRELESS applications are emerging where IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 39, NO. 4, APRIL 2004 709 A Multiply-by-3 Coupled-Ring Oscillator for Low-Power Frequency Synthesis Shwetabh Verma, Member, IEEE, Junfeng Xu, and Thomas H. Lee,

More information

A 10Gbps Analog Adaptive Equalizer and Pulse Shaping Circuit for Backplane Interface

A 10Gbps Analog Adaptive Equalizer and Pulse Shaping Circuit for Backplane Interface Proceedings of the 5th WSEAS Int. Conf. on CIRCUITS, SYSTEMS, ELECTRONICS, CONTROL & SIGNAL PROCESSING, Dallas, USA, November 1-3, 2006 225 A 10Gbps Analog Adaptive Equalizer and Pulse Shaping Circuit

More information

A Switched-Capacitor Band-Pass Biquad Filter Using a Simple Quasi-unity Gain Amplifier

A Switched-Capacitor Band-Pass Biquad Filter Using a Simple Quasi-unity Gain Amplifier A Switched-Capacitor Band-Pass Biquad Filter Using a Simple Quasi-unity Gain Amplifier Hugo Serra, Nuno Paulino, and João Goes Centre for Technologies and Systems (CTS) UNINOVA Dept. of Electrical Engineering

More information

A single-slope 80MS/s ADC using two-step time-to-digital conversion

A single-slope 80MS/s ADC using two-step time-to-digital conversion A single-slope 80MS/s ADC using two-step time-to-digital conversion The MIT Faculty has made this article openly available. Please share how this access benefits you. Your story matters. Citation As Published

More information

A Low-Power and Portable Spread Spectrum Clock Generator for SoC Applications

A Low-Power and Portable Spread Spectrum Clock Generator for SoC Applications IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS 1 A Low-Power and Portable Spread Spectrum Clock Generator for SoC Applications Duo Sheng, Ching-Che Chung, and Chen-Yi Lee Abstract In

More information

Second-Order Sigma-Delta Modulator in Standard CMOS Technology

Second-Order Sigma-Delta Modulator in Standard CMOS Technology SERBIAN JOURNAL OF ELECTRICAL ENGINEERING Vol. 1, No. 3, November 2004, 37-44 Second-Order Sigma-Delta Modulator in Standard CMOS Technology Dragiša Milovanović 1, Milan Savić 1, Miljan Nikolić 1 Abstract:

More information

Case5:08-cv PSG Document Filed09/17/13 Page1 of 11 EXHIBIT

Case5:08-cv PSG Document Filed09/17/13 Page1 of 11 EXHIBIT Case5:08-cv-00877-PSG Document578-15 Filed09/17/13 Page1 of 11 EXHIBIT N ISSCC 2004 Case5:08-cv-00877-PSG / SESSION 26 / OPTICAL AND Document578-15 FAST I/O / 26.10 Filed09/17/13 Page2 of 11 26.10 A PVT

More information

RECENTLY, low-voltage and low-power circuit design

RECENTLY, low-voltage and low-power circuit design IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 55, NO. 4, APRIL 2008 319 A Programmable 0.8-V 10-bit 60-MS/s 19.2-mW 0.13-m CMOS ADC Operating Down to 0.5 V Hee-Cheol Choi, Young-Ju

More information