Insights Into Circuits for Frequency Synthesis at mm-waves Andrea Mazzanti Università di Pavia, Italy

Size: px
Start display at page:

Download "Insights Into Circuits for Frequency Synthesis at mm-waves Andrea Mazzanti Università di Pavia, Italy"

Transcription

1 RFIC2014, Tampa Bay June 1-3, 2014 Insights Into Circuits for Frequency Synthesis at mm-waves Andrea Mazzanti Università di Pavia, Italy

2 High data rate wireless networks MAN / LAN PAN ~7GHz of unlicensed bandwidth available around ~60GHz Intense standardization activity WiGig, ad, WirelessHD, c, ECMA-387 W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

3 Outline Frequency synthesizer for a sliding-if mmwave Receiver in 65nm CMOS Inductor-less CMOS frequency divider operating up to 70GHz A low-noise wide tuning-range mmwave VCO in 32nm CMOS For more refer to: F. Vecchi et al., A Wideband Receiver for Multi-Gb/s Communications in 65nm CMOS, JSSC, march 2011 W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

4 PHY for Gb/s wireless communications High Rate 60GHz PHY Proposal 2.16 GHz f GHz Large RF bandwidth (~9GHz minimum) RX Minimum Sensitivity: from -60dBm (1Gb/s) to -50dBm (4Gb/s) RX Maximum Noise Figure < 10dB Large LO tuning range required Very stringent phase noise at maximum data rate Source: ECMA International, High Rate 60 GHz Phy, MAC and HDMI PAL, Standard ECMA-387, 1st Edition, Dec [Online] W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

5 Phase noise requirements 2Gbps 16-QAM Phase noise rotates signal constellation and impairs BER Phase noise is required in most stringent cases, assuming 1MHz PLL bandwidth Source: IEEE c [Online] W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

6 Sliding-IF RX architecture RF Mixer I IF Mixers Buffer LNA / 2 0 Fref VCO 40GHz PLL LO Buffer / 2 90 Q Buffer First down-conversion to 1/3 of the received frequency Only one PLL at GHz Integrated PN: < -20dBc Dividers by 2 to generate I/Q IF signals W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

7 PLL architecture 36 MHz PFD CMOS 5 CP CML to CMOS CML 4 VCO ILFD 2 To RF Mixer To IF Mixers CP contribution to In-band phase noise: L CP SIcp = ICP 2 2π N 1 2 Design strategy Increase CP current (2mA) But reduce VCO gain (500MHz/V) And optimize LPF to ensure stability Increasing I CP reduces L CP but stability becomes an issue W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

8 40GHz VCO and Dividers 16% Tuning Range ~ 30% Locking Range W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

9 Phase Noise Measurements RF MIXER IF MIXER BUFFER PN db LNA 60.1 f GHz 40.1 PN f GHz 40 GHz VCO 40GHz PLL /2 20 GHz f GHz VCO Phase Noise: from 40 GHz carrier Integrated Phase Noise: -22.5dBc [10kHz-10MHz] from 60GHz carrier W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

10 mmwave receiver LNA RF & IF MIX. DIV. I VCO DIV. Q SYNTHESIZER Gain (db) GHz Noise Figure (db) Frequency (GHz) Technology: STM 65nm CMOS Area: 2.4mm 2 Power Consumption> 44mW PLL, 40mW RX front-end External LO Integrated PLL W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

11 Outline Frequency synthesizer for a sliding-if mmwave Receiver in 65nm CMOS Inductor-less CMOS frequency divider operating up to 70GHz A low-noise wide tuning-range mmwave VCO in 32nm CMOS For more, refer to: A. Ghilioni et al., mm-wave frequency dividers analysis and design based on dynamic latches with load modulation JSSC August 2013 W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

12 Injection locked LC dividers Many examples demonstrated on bulk CMOS Limited tunability due to the LC resonance Trade off between bandwidth (tank Q) and power consumption Large area due to the inductor W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

13 CML static dividers for mmw PLLs Very wide operating range Small area (no inductors) Large power consumption to reach mm-waves W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

14 Brief review on static CML latch M 1-2 sense the input when E is High M 3-4 regenerative pair stores the sampled data during hold W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

15 Diff. pair as dynamic CML latch Regenerative pair is removed The sampled date is temporarily stored on the load (parasitic) capacitors A. Ghilioni et al., ISSCC 2011 W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

16 Diff. pair as a dynamic CML latch Design trade-off for selection of the load resistance Read phase: Hold phase: Small load resistance desirable to speed-up sensing phase Large load resistance desirable to extend hold phase A. Ghilioni et al., ISSCC 2011 W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

17 Dynamic latch with load modulation READ no load modulation Small R and high current for faster read phase HOLD no load modulation Large R for longer hold phase W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

18 Synchronous divider by four ~2x wider bandwidth with load modulation no load modulation load modulation W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

19 Simulated Waveforms Output waveforms of a latch at min and max operating frequency of the version without load fmin no load modulation with load fmax W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

20 Test chip photomicrograph Technology: 32nm bulk CMOS Core area: 18 x 55 µm 2 Supply voltage: 1V W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

21 Meas vs. sim: sensitivity curves W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

22 Measured phase noise W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

23 Comparison with state of the art [6] [7] [8] [9] [10] [11] [12] W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

24 Outline Frequency synthesizer for a sliding-if mmwave Receiver in 65nm CMOS Inductor-less CMOS frequency divider operating up to 70GHz A low-noise wide tuning-range mmwave VCO in 32nm CMOS For more, refer to: E. Mammei et al., A 33.6-to-46.2GHz 32nm CMOS VCO with 177.5dBc/Hz minimum noise FOM using inductor splitting for tuning extension ISSCC 2013 W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

25 Issues of mmwave - VCOs Tuning Range [%] Center frequency [GHz] Tuning Range reduces dramatically at mmwave High Tuning Range leads to poor phase noise FoM Achieving state of the art FoM and wide tuning range is challenging W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

26 Improvement from tech. scaling? 0.13 um 6 layers IEDM 2010, S. Francisco Continuous scaling driven by complex Systems on Chip ~ 20-30% f T improvement only per generation aggressive scaling of BEOL: large impact of routing parasitic (layout) passive components penalty W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

27 CMOS 65nm vs 32nm: BEOL Top Level Metal High Level Metals Low Level Metals High Level Vias Low Level Vias 32nm H.L.M closer to substrate (~85%) but same thickness 32nm L.L.M. closer to substrate and thinner (~50% ) 2x resistivity of 32nm VIAs CMOS65nm CMOS32nm W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

28 Performance of switches Switch On Switch Off rsw csw r SW 1 g M c SW C GS FOM = c r SW SW SW 1 f T FOM[fs] Considering post-layout, mild advantage beyond 45nm Gate Length [nm] W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

29 Quality Factor CMOS65nm CMOS32nm L=100pH Frequency [GHz] MOM Q in 32nm ~70% than 65nm due to half thickness of LLM and 2x via resistance 65nm vs 32nm: passives Quality Factor CMOS65nm Slightly lower dielectric constant in 32nm compensates lower metal distance to substrate CMOS32nm C=250fF Frequency [GHz] W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

30 Q of switched MOM Quality Factor CMOS32nm CMOS65nm Cmax/Cmin 32nm switched MOM slightly worse than 65nm W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

31 Review of switched capacitor tuning -r CFIX csw CT LT C FIX : parasitic cap of buffer and core devices C FIX equal or greater than C T at mmwave SW ON: f MIN = 2π 1 ( + ) L C C T FIX T SW OFF: f MAX determined by C FIX f MAX 1 csw << CT, CFIX 1 = Cc 2π LC T SW T 2π LT CFIX + CT + csw FIX W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

32 Proposed switched capacitor tuning LT c SW in series with C T +C FIX -r CFIX CT csw Much higher frequency jump SW ON: f MIN as in switched cap. oscillator SW OFF: C FIX no more limiting f MAX f MAX 1 csw << CT, CFIX 1 = ( C + ) 2π T CFIX c Lc SW T 2π LT C + C + c T FIX SW SW W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

33 Comparison with same frequency jump Assuming: C FIX =C T =100fF, L T =100pH, FOM SW =550fs f MIN =35.6GHz, f MAX /f MIN =1.2 W sw =41µm, c SW =50fF W sw =330µm,c SW =400fF Switch off -r CFIX CT csw LT -r CFIX CT csw LT r SW =11Ω, Q=8 r SW =1.37Ω, Q=16 Switch on -r CFIX CT LT rsw -r CFIX CT LT rsw W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

34 Q vs f max /f min with finite components Q Proposed tank Traditional switched capacitor Advantage increase for higher frequency step and/or larger C fix W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

35 VCO Design Inductor splitting with M SW for the largest tuning step Variable tank capacitance (C T ) with switched digital MOMs and varactor L T =100pH, C T =140fF, C FIX 120fF Tank Q ranges from 4 to 5.5 Transformer feedback avoids latching when M SW is off R b instead of current mirrors lowers 1/f noise W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

36 Test Chip CMOS 32nm LP from STMicroelectronics Core Area 70um x 120um 40GHz center frequency Phase Noise measured after divider by 4 in X-Band (8-12GHz) 9.8mW from 1V supply W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

37 Phase Noise & FoM 10 MHz offset W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

38 Summary and Comparison REF FREQ [GHz] TR [%] POWER [mw] [dbc/hz] FOM [dbc/hz] TECH CICC / / / /180 65nm RFIC / /29-107/-127* 158.6/ nm RFIC / /-121* 178.4/ nm JSSCC / /-119* 179/180 65nm ISSCC / nm This Work 33.6/ / /180 32nm W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

39 Conclusions A 65nm PLL proves suitable to satisfy the stringent requirements of a wideband mmw receiver, exploiting the advantages of a sliding IF RX architecture. Key PLL building blocks have been investigated to improve synthesizer performances in ultra-scaled CMOS nodes: a compact divider by-4 based on dynamic latches with > 60% fractional bandwidth, < 5mW power, 55x18µm 2 a 40GHz VCO with 31% T.R, 10mW power and a remarkable phase noise FOM > 177.5dBc/Hz. W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

40 W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

41 References [1] F.Vecchi et al.: A Wideband Receiver for Multi-Gbit/s Communications in 65 nm CMOS IEEE Journal of Solid State Circuits, Vol.46 no. 3, pp , March 2011 [2] A.Ghilioni, et al.: A 6.5mW Inductorless CMOS Frequency Divider-by-4 Operating up to 70GHz IEEE International Solid State Circuit Conference (ISSCC-2011), Digest of Technical Papers, pp , San Francisco (California, USA), February 2011 [3] A.Ghilioni et al.: A 4.8mW inductorless CMOS Frequency Divider-by-4 with more than 60% Fractional Bandwidth up to 70GHz in Proceedings of the IEEE Custom Integrated Circuits Conference (CICC), San Jose (California, USA), September 2012 [4] A.Ghilioni et al.: Analysis and Design of mm-wave Frequency Dividers Based on Dynamic Latches With Load Modulation IEEE Journal of Solid State Circuits, Vol.48 no.8, pp , August 2013 [5] E.Mammei et al.: A 33.6-to-46.2GHz 32nm CMOS VCO with 177.5dBc/Hz Minimum Noise FOM Using Inductor Splitting for Tuning Extension IEEE International Solid State Circuit Conference (ISSCC-2013), Digest of Technical Papers, pp , San Francisco (California, USA), Feb [6] H.-H. Hsieh et al.: A V-band divide-by three differential direct injection-locked frequency divider in 65-nm CMOS, in Proc IEEE Custom Integr. Circuits Conf. (CICC), Sep , 2010, pp [7] X. P. Yu et al.: A 3 mw 54.6 GHz divide-by-3 injection locked frequency divider with resistive harmonic enhancement, IEEE Microw. Wireless Compon. Lett., vol. 19, no. 9, pp , Sep [8] P. Mayr et al.: A 90 GHz 65 nm CMOS injection-locked frequency divider, in Proc IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb , 2007, pp [9] K. Yamamoto and M. Fujishima, 70 GHz CMOS harmonic injection-locked divider, in Proc IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb. 6 9, 2006, pp W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

42 References [10] C.-C. Chen et al.: Design and analysis of CMOS frequency dividers with wide input locking ranges, IEEE Trans. Microw. Theory Tech., vol. 57, no. 12, pp , Dec [11] C.-A. Yu et al.: A V-band divide-by-four frequency divider with wide locking range and quadrature outputs, IEEE Microw. Wireless Compon. Lett., vol. 22, no. 2, pp , Feb [12] L. Wu and H. C. Luong, A 0.6 V 2.2 mw 58-to-73 GHz divide-by-4 injection-locked frequency divider, in Proc IEEE Custom Integr. Circuits Conf. (CICC), Sep. 9 12, [13] J.Yin, H.C.Luong, A GHz Magnetically-Tuned Multi-Mode CMOS VCO, IEEE Custom Integrated Circuits Conf., Sept [14] S.Saberi, J.Paramesh, A GHz Dual-Resonance Transformer-coupled Quadrature VCO, IEEE Radio Frequency Integrated Circuits Conf., pp. 1 4, June 5 6, [15] M.Nariman, R.Rofougaran, F.D.Flaviis, A Switched-Capacitor mm-wave VCO in 65 nm Digital CMOS, in Proc. RFIC Conf. 2010, May ,2010, pp [16] D.Murphy et al., A Low Phase Noise, Wideband and Compact CMOS PLL for Use in a Heterodyne c Transceiver, IEEE J. Solid-State Circuits, vol. 46, no. 7, pp , July [17] J.Osorio et al., A 21.7-to-27.8GHz 2.6-degrees-rms 40mW Frequency Synthesizer in 45nm CMOS for mm-wave Communication Applications, ISSCC Dig. Tech. Papers, pp , Feb W141: Frequency Synthesis for 60 GHz and Beyond RFIC2014, Tampa Bay, 1-3 June,

A GHz 32nm CMOS VCO with 177.5dBc/Hz minimum noise FoM using inductor splitting for tuning extension

A GHz 32nm CMOS VCO with 177.5dBc/Hz minimum noise FoM using inductor splitting for tuning extension A 33.6-46.2GHz 32nm CMOS VCO with 177.5dBc/Hz minimum noise FoM using inductor splitting for tuning extension E. Mammei, E. Monaco*, A. Mazzanti, F. Svelto Università degli Studi di Pavia, Pavia, Italy

More information

A 20GHz Class-C VCO Using Noise Sensitivity Mitigation Technique

A 20GHz Class-C VCO Using Noise Sensitivity Mitigation Technique Matsuzawa Lab. Matsuzawa & Okada Lab. Tokyo Institute of Technology A 20GHz Class-C VCO Using Noise Sensitivity Mitigation Technique Kento Kimura, Kenichi Okada and Akira Matsuzawa (WE2C-2) Matsuzawa &

More information

A Dual-Step-Mixing ILFD using a Direct Injection Technique for High- Order Division Ratios in 60GHz Applications

A Dual-Step-Mixing ILFD using a Direct Injection Technique for High- Order Division Ratios in 60GHz Applications A Dual-Step-Mixing ILFD using a Direct Injection Technique for High- Order Division Ratios in 60GHz Applications Teerachot Siriburanon, Wei Deng, Ahmed Musa, Kenichi Okada, and Akira Matsuzawa Tokyo Institute

More information

95GHz Receiver with Fundamental Frequency VCO and Static Frequency Divider in 65nm Digital CMOS

95GHz Receiver with Fundamental Frequency VCO and Static Frequency Divider in 65nm Digital CMOS 95GHz Receiver with Fundamental Frequency VCO and Static Frequency Divider in 65nm Digital CMOS Ekaterina Laskin, Mehdi Khanpour, Ricardo Aroca, Keith W. Tang, Patrice Garcia 1, Sorin P. Voinigescu University

More information

A 60GHz Sub-Sampling PLL Using A Dual-Step-Mixing ILFD

A 60GHz Sub-Sampling PLL Using A Dual-Step-Mixing ILFD A 60GHz Sub-Sampling PLL Using A Dual-Step-Mixing ILFD Teerachot Siriburanon, Tomohiro Ueno, Kento Kimura, Satoshi Kondo, Wei Deng, Kenichi Okada, and Akira Matsuzawa Tokyo Institute of Technology, Japan

More information

A 5GHz, 32mW CMOS Frequency Synthesizer with an Injection Locked Frequency Divider. Hamid Rategh, Hirad Samavati, Thomas Lee

A 5GHz, 32mW CMOS Frequency Synthesizer with an Injection Locked Frequency Divider. Hamid Rategh, Hirad Samavati, Thomas Lee A 5GHz, 32mW CMOS Frequency Synthesizer with an Injection Locked Frequency Divider Hamid Rategh, Hirad Samavati, Thomas Lee OUTLINE motivation introduction synthesizer architecture synthesizer building

More information

SiNANO-NEREID Workshop:

SiNANO-NEREID Workshop: SiNANO-NEREID Workshop: Towards a new NanoElectronics Roadmap for Europe Leuven, September 11 th, 2017 WP3/Task 3.2 Connectivity RF and mmw Design Outline Connectivity, what connectivity? High data rates

More information

Technology Trend of Ultra-High Data Rate Wireless CMOS Transceivers

Technology Trend of Ultra-High Data Rate Wireless CMOS Transceivers 2017.07.03 Technology Trend of Ultra-High Data Rate Wireless CMOS Transceivers Akira Matsuzawa and Kenichi Okada Tokyo Institute of Technology Contents 1 Demand for high speed data transfer Developed high

More information

Research and Development Activities in RF and Analog IC Design. RFIC Building Blocks. Single-Chip Transceiver Systems (I) Howard Luong

Research and Development Activities in RF and Analog IC Design. RFIC Building Blocks. Single-Chip Transceiver Systems (I) Howard Luong Research and Development Activities in RF and Analog IC Design Howard Luong Analog Research Laboratory Department of Electrical and Electronic Engineering Hong Kong University of Science and Technology

More information

65-GHz Receiver in SiGe BiCMOS Using Monolithic Inductors and Transformers

65-GHz Receiver in SiGe BiCMOS Using Monolithic Inductors and Transformers 65-GHz Receiver in SiGe BiCMOS Using Monolithic Inductors and Transformers Michael Gordon, Terry Yao, Sorin P. Voinigescu University of Toronto March 10 2006, UBC, Vancouver Outline Motivation mm-wave

More information

Frequency Synthesizers for RF Transceivers. Domine Leenaerts Philips Research Labs.

Frequency Synthesizers for RF Transceivers. Domine Leenaerts Philips Research Labs. Frequency Synthesizers for RF Transceivers Domine Leenaerts Philips Research Labs. Purpose Overview of synthesizer architectures for RF transceivers Discuss the most challenging RF building blocks Technology

More information

Radio Research Directions. Behzad Razavi Communication Circuits Laboratory Electrical Engineering Department University of California, Los Angeles

Radio Research Directions. Behzad Razavi Communication Circuits Laboratory Electrical Engineering Department University of California, Los Angeles Radio Research Directions Behzad Razavi Communication Circuits Laboratory Electrical Engineering Department University of California, Los Angeles Outline Introduction Millimeter-Wave Transceivers - Applications

More information

A Low Phase Noise 24/77 GHz Dual-Band Sub-Sampling PLL for Automotive Radar Applications in 65 nm CMOS Technology

A Low Phase Noise 24/77 GHz Dual-Band Sub-Sampling PLL for Automotive Radar Applications in 65 nm CMOS Technology A Low Phase Noise 24/77 GHz Dual-Band Sub-Sampling PLL for Automotive Radar Applications in 65 nm CMOS Technology Xiang Yi, Chirn Chye Boon, Junyi Sun, Nan Huang and Wei Meng Lim VIRTUS, Nanyang Technological

More information

5.5: A 3.2 to 4GHz, 0.25µm CMOS Frequency Synthesizer for IEEE a/b/g WLAN

5.5: A 3.2 to 4GHz, 0.25µm CMOS Frequency Synthesizer for IEEE a/b/g WLAN 5.5: A 3.2 to 4GHz, 0.25µm CMOS Frequency Synthesizer for IEEE 802.11a/b/g WLAN Manolis Terrovitis, Michael Mack, Kalwant Singh, and Masoud Zargari 1 Atheros Communications, Sunnyvale, California 1 Atheros

More information

A Low Phase Noise LC VCO for 6GHz

A Low Phase Noise LC VCO for 6GHz A Low Phase Noise LC VCO for 6GHz Mostafa Yargholi 1, Abbas Nasri 2 Department of Electrical Engineering, University of Zanjan, Zanjan, Iran 1 yargholi@znu.ac.ir, 2 abbas.nasri@znu.ac.ir, Abstract: This

More information

ISSCC 2003 / SESSION 20 / WIRELESS LOCAL AREA NETWORKING / PAPER 20.2

ISSCC 2003 / SESSION 20 / WIRELESS LOCAL AREA NETWORKING / PAPER 20.2 ISSCC 2003 / SESSION 20 / WIRELESS LOCAL AREA NETWORKING / PAPER 20.2 20.2 A Digitally Calibrated 5.15-5.825GHz Transceiver for 802.11a Wireless LANs in 0.18µm CMOS I. Bouras 1, S. Bouras 1, T. Georgantas

More information

20 GHz Low Power QVCO and De-skew Techniques in 0.13µm Digital CMOS. Masum Hossain & Tony Chan Carusone University of Toronto

20 GHz Low Power QVCO and De-skew Techniques in 0.13µm Digital CMOS. Masum Hossain & Tony Chan Carusone University of Toronto 20 GHz Low Power QVCO and De-skew Techniques in 0.13µm Digital CMOS Masum Hossain & Tony Chan Carusone University of Toronto masum@eecg.utoronto.ca Motivation Data Rx3 Rx2 D-FF D-FF Rx1 D-FF Clock Clock

More information

Quadrature GPS Receiver Front-End in 0.13μm CMOS: The QLMV cell

Quadrature GPS Receiver Front-End in 0.13μm CMOS: The QLMV cell 1 Quadrature GPS Receiver Front-End in 0.13μm CMOS: The QLMV cell Yee-Huan Ng, Po-Chia Lai, and Jia Ruan Abstract This paper presents a GPS receiver front end design that is based on the single-stage quadrature

More information

Keywords Divide by-4, Direct injection, Injection locked frequency divider (ILFD), Low voltage, Locking range.

Keywords Divide by-4, Direct injection, Injection locked frequency divider (ILFD), Low voltage, Locking range. Volume 6, Issue 4, April 2016 ISSN: 2277 128X International Journal of Advanced Research in Computer Science and Software Engineering Research Paper Available online at: www.ijarcsse.com Design of CMOS

More information

A CMOS Frequency Synthesizer with an Injection-Locked Frequency Divider for a 5 GHz Wireless LAN Receiver. Hamid Rategh

A CMOS Frequency Synthesizer with an Injection-Locked Frequency Divider for a 5 GHz Wireless LAN Receiver. Hamid Rategh A CMOS Frequency Synthesizer with an Injection-Locked Frequency Divider for a 5 GHz Wireless LAN Receiver Hamid Rategh Center for Integrated Systems Stanford University OUTLINE Motivation Introduction

More information

Dual-Frequency GNSS Front-End ASIC Design

Dual-Frequency GNSS Front-End ASIC Design Dual-Frequency GNSS Front-End ASIC Design Ed. 01 15/06/11 In the last years Acorde has been involved in the design of ASIC prototypes for several EU-funded projects in the fields of FM-UWB communications

More information

Outline. Motivation. Design Challenges. Design of Mode-Switching VCO. Measurement Results. Conclusion 7/8/14

Outline. Motivation. Design Challenges. Design of Mode-Switching VCO. Measurement Results. Conclusion 7/8/14 Mazhareddin Taghivand, Kamal Aggarwal and Ada Poon Dept. of Electrical Engineering Stanford University Outline Motivation Design Challenges Design of Mode-Switching VCO Measurement Results Conclusion 2

More information

Hot Topics and Cool Ideas in Scaled CMOS Analog Design

Hot Topics and Cool Ideas in Scaled CMOS Analog Design Engineering Insights 2006 Hot Topics and Cool Ideas in Scaled CMOS Analog Design C. Patrick Yue ECE, UCSB October 27, 2006 Slide 1 Our Research Focus High-speed analog and RF circuits Device modeling,

More information

A Triple-Band Voltage-Controlled Oscillator Using Two Shunt Right-Handed 4 th -Order Resonators

A Triple-Band Voltage-Controlled Oscillator Using Two Shunt Right-Handed 4 th -Order Resonators JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.16, NO.4, AUGUST, 2016 ISSN(Print) 1598-1657 http://dx.doi.org/10.5573/jsts.2016.16.4.506 ISSN(Online) 2233-4866 A Triple-Band Voltage-Controlled Oscillator

More information

I. INTRODUCTION. Architecture of PLL-based integer-n frequency synthesizer. TABLE I DIVISION RATIO AND FREQUENCY OF ALL CHANNELS, N =16, P =16

I. INTRODUCTION. Architecture of PLL-based integer-n frequency synthesizer. TABLE I DIVISION RATIO AND FREQUENCY OF ALL CHANNELS, N =16, P =16 320 IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I: REGULAR PAPERS, VOL. 56, NO. 2, FEBRUARY 2009 A 5-GHz CMOS Frequency Synthesizer With an Injection-Locked Frequency Divider and Differential Switched Capacitors

More information

A Power-Scalable 7-Tap FIR Equalizer with Tunable Active Delay Line for 10-to-25Gb/s Multi-Mode Fiber EDC in 28nm LP-CMOS

A Power-Scalable 7-Tap FIR Equalizer with Tunable Active Delay Line for 10-to-25Gb/s Multi-Mode Fiber EDC in 28nm LP-CMOS A Power-Scalable 7-Tap FIR Equalizer with Tunable Active Delay Line for 10-to-25Gb/s Multi-Mode Fiber EDC in 28nm LP-CMOS E. Mammei, F. Loi, F. Radice*, A. Dati*, M. Bruccoleri*, M. Bassi, A. Mazzanti

More information

ISSCC 2006 / SESSION 33 / MOBILE TV / 33.4

ISSCC 2006 / SESSION 33 / MOBILE TV / 33.4 33.4 A Dual-Channel Direct-Conversion CMOS Receiver for Mobile Multimedia Broadcasting Vincenzo Peluso, Yang Xu, Peter Gazzerro, Yiwu Tang, Li Liu, Zhenbiao Li, Wei Xiong, Charles Persico Qualcomm, San

More information

5.4: A 5GHz CMOS Transceiver for IEEE a Wireless LAN

5.4: A 5GHz CMOS Transceiver for IEEE a Wireless LAN 5.4: A 5GHz CMOS Transceiver for IEEE 802.11a Wireless LAN David Su, Masoud Zargari, Patrick Yue, Shahriar Rabii, David Weber, Brian Kaczynski, Srenik Mehta, Kalwant Singh, Sunetra Mendis, and Bruce Wooley

More information

A 2.6GHz/5.2GHz CMOS Voltage-Controlled Oscillator*

A 2.6GHz/5.2GHz CMOS Voltage-Controlled Oscillator* WP 23.6 A 2.6GHz/5.2GHz CMOS Voltage-Controlled Oscillator* Christopher Lam, Behzad Razavi University of California, Los Angeles, CA New wireless local area network (WLAN) standards have recently emerged

More information

NEW WIRELESS applications are emerging where

NEW WIRELESS applications are emerging where IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 39, NO. 4, APRIL 2004 709 A Multiply-by-3 Coupled-Ring Oscillator for Low-Power Frequency Synthesis Shwetabh Verma, Member, IEEE, Junfeng Xu, and Thomas H. Lee,

More information

Design of mm-wave Injection Locking Power Amplifier. Student: Jiafu Lin Supervisor: Asst. Prof. Boon Chirn Chye

Design of mm-wave Injection Locking Power Amplifier. Student: Jiafu Lin Supervisor: Asst. Prof. Boon Chirn Chye Design of mm-wave Injection Locking Power Amplifier Student: Jiafu Lin Supervisor: Asst. Prof. Boon Chirn Chye 1 Design Review Ref. Process Topology VDD (V) RFIC 2008[1] JSSC 2007[2] JSSC 2009[3] JSSC

More information

Low-Power RF Integrated Circuit Design Techniques for Short-Range Wireless Connectivity

Low-Power RF Integrated Circuit Design Techniques for Short-Range Wireless Connectivity Low-Power RF Integrated Circuit Design Techniques for Short-Range Wireless Connectivity Marvin Onabajo Assistant Professor Analog and Mixed-Signal Integrated Circuits (AMSIC) Research Laboratory Dept.

More information

ECEN620: Network Theory Broadband Circuit Design Fall 2014

ECEN620: Network Theory Broadband Circuit Design Fall 2014 ECEN60: Network Theory Broadband Circuit Design Fall 014 Lecture 13: Frequency Synthesizer Examples Sam Palermo Analog & Mixed-Signal Center Texas A&M University Agenda Frequency Synthesizer Examples Design

More information

mmw to THz ultra high data rate radio access technologies

mmw to THz ultra high data rate radio access technologies mmw to THz ultra high data rate radio access technologies Dr. Laurent HERAULT VP Europe, CEA LETI Pierre Vincent Head of RF IC design Lab, CEA LETI Outline mmw communication use cases and standards mmw

More information

Above 200 GHz On-Chip CMOS Frequency Generation, Transmission and Receiving

Above 200 GHz On-Chip CMOS Frequency Generation, Transmission and Receiving Above 200 GHz On-Chip CMOS Frequency Generation, Transmission and Receiving Bassam Khamaisi and Eran Socher Department of Physical Electronics Faculty of Engineering Tel-Aviv University Outline Background

More information

CMOS Integrated Circuits for Millimeter-Wave Applications

CMOS Integrated Circuits for Millimeter-Wave Applications Università degli Studi di Pavia Laboratorio Circuiti Integrati Analogici CMOS Integrated Circuits for Millimeter-Wave Applications Andrea Mazzanti Topics on Microelectronics (TOM), May 2011 Outline mmwave

More information

ISSCC 2006 / SESSION 20 / WLAN/WPAN / 20.5

ISSCC 2006 / SESSION 20 / WLAN/WPAN / 20.5 20.5 An Ultra-Low Power 2.4GHz RF Transceiver for Wireless Sensor Networks in 0.13µm CMOS with 400mV Supply and an Integrated Passive RX Front-End Ben W. Cook, Axel D. Berny, Alyosha Molnar, Steven Lanzisera,

More information

/$ IEEE

/$ IEEE IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 53, NO. 11, NOVEMBER 2006 1205 A Low-Phase Noise, Anti-Harmonic Programmable DLL Frequency Multiplier With Period Error Compensation for

More information

FD-SOI FOR RF IC DESIGN. SITRI LETI Workshop Mercier Eric 08 september 2016

FD-SOI FOR RF IC DESIGN. SITRI LETI Workshop Mercier Eric 08 september 2016 FD-SOI FOR RF IC DESIGN SITRI LETI Workshop Mercier Eric 08 september 2016 UTBB 28 nm FD-SOI : RF DIRECT BENEFITS (1/2) 3 back-end options available Routing possible on the AluCap level no restriction

More information

Something More We Should Know About VCOs

Something More We Should Know About VCOs Something More We Should Know About VCOs Name: Yung-Chung Lo Advisor: Dr. Jose Silva-Martinez AMSC-TAMU 1 Outline Noise Analysis and Models of VCOs Injection Locking Techniques Quadrature VCOs AMSC-TAMU

More information

SiGe PLL design at 28 GHz

SiGe PLL design at 28 GHz SiGe PLL design at 28 GHz 2015-09-23 Tobias Tired Electrical and Information Technology Lund University May 14, 2012 Waqas Ahmad (Lund University) Presentation outline E-band wireless backhaul Beam forming

More information

Design and Simulation of 5GHz Down-Conversion Self-Oscillating Mixer

Design and Simulation of 5GHz Down-Conversion Self-Oscillating Mixer Australian Journal of Basic and Applied Sciences, 5(12): 2595-2599, 2011 ISSN 1991-8178 Design and Simulation of 5GHz Down-Conversion Self-Oscillating Mixer 1 Alishir Moradikordalivand, 2 Sepideh Ebrahimi

More information

Analysis of Low Noise Amplifier

Analysis of Low Noise Amplifier International Journal of Electronics and Communication Engineering. ISSN 0974-2166 Volume 8, Number 1 (2015), pp. 29-33 International Research Publication House http://www.irphouse.com Analysis of Low

More information

Design Considerations for 5G mm-wave Receivers. Stefan Andersson, Lars Sundström, and Sven Mattisson

Design Considerations for 5G mm-wave Receivers. Stefan Andersson, Lars Sundström, and Sven Mattisson Design Considerations for 5G mm-wave Receivers Stefan Andersson, Lars Sundström, and Sven Mattisson Outline Introduction to 5G @ mm-waves mm-wave on-chip frequency generation mm-wave analog front-end design

More information

Design of a Frequency Synthesizer for WiMAX Applications

Design of a Frequency Synthesizer for WiMAX Applications Design of a Frequency Synthesizer for WiMAX Applications Samarth S. Pai Department of Telecommunication R. V. College of Engineering Bangalore, India Abstract Implementation of frequency synthesizers based

More information

Challenges in Designing CMOS Wireless System-on-a-chip

Challenges in Designing CMOS Wireless System-on-a-chip Challenges in Designing CMOS Wireless System-on-a-chip David Su Atheros Communications Santa Clara, California IEEE Fort Collins, March 2008 Introduction Outline Analog/RF: CMOS Transceiver Building Blocks

More information

A 15 GHz Bandwidth 20 dbm P SAT Power Amplifier with 22% PAE in 65 nm CMOS

A 15 GHz Bandwidth 20 dbm P SAT Power Amplifier with 22% PAE in 65 nm CMOS A 15 GHz Bandwidth 20 dbm P SAT Power Amplifier with 22% PAE in 65 nm CMOS Junlei Zhao, Matteo Bassi, Andrea Mazzanti and Francesco Svelto University of Pavia, Italy Outline Wideband Power Amplifier Design

More information

Lecture 160 Examples of CDR Circuits in CMOS (09/04/03) Page 160-1

Lecture 160 Examples of CDR Circuits in CMOS (09/04/03) Page 160-1 Lecture 160 Examples of CDR Circuits in CMOS (09/04/03) Page 160-1 LECTURE 160 CDR EXAMPLES INTRODUCTION Objective The objective of this presentation is: 1.) Show two examples of clock and data recovery

More information

2008/09 Advances in the mixed signal IC design group

2008/09 Advances in the mixed signal IC design group 2008/09 Advances in the mixed signal IC design group Mattias Andersson Mixed-Signal IC Design Department for Electrical and Information Technology Lund University 1 Mixed Signal IC Design Researchers Associate

More information

A COMPACT SIZE LOW POWER AND WIDE TUNING RANGE VCO USING DUAL-TUNING LC TANKS

A COMPACT SIZE LOW POWER AND WIDE TUNING RANGE VCO USING DUAL-TUNING LC TANKS Progress In Electromagnetics Research C, Vol. 25, 81 91, 2012 A COMPACT SIZE LOW POWER AND WIDE TUNING RANGE VCO USING DUAL-TUNING LC TANKS S. Mou *, K. Ma, K. S. Yeo, N. Mahalingam, and B. K. Thangarasu

More information

Optimization and design of a novel prescaler and its application to GPS receivers

Optimization and design of a novel prescaler and its application to GPS receivers . RESEARCH PAPERS. SCIENCE CHINA Information Sciences September 2011 Vol. 54 No. 9: 1938 1944 doi: 10.1007/s11432-011-4206-y Optimization and design of a novel prescaler and its application to GPS receivers

More information

Fully-Integrated Low Phase Noise Bipolar Differential VCOs at 2.9 and 4.4 GHz

Fully-Integrated Low Phase Noise Bipolar Differential VCOs at 2.9 and 4.4 GHz Fully-Integrated Low Phase Noise Bipolar Differential VCOs at 2.9 and 4.4 GHz Ali M. Niknejad Robert G. Meyer Electronics Research Laboratory University of California at Berkeley Joo Leong Tham 1 Conexant

More information

A 24-GHz Quadrature Receiver Front-end in 90-nm CMOS

A 24-GHz Quadrature Receiver Front-end in 90-nm CMOS A 24GHz Quadrature Receiver Frontend in 90nm CMOS Törmänen, Markus; Sjöland, Henrik Published in: Proc. 2009 IEEE Asia Pacific Microwave Conference Published: 20090101 Link to publication Citation for

More information

mm-wave Transceiver Challenges for the 5G and 60GHz Standards Prof. Emanuel Cohen Technion

mm-wave Transceiver Challenges for the 5G and 60GHz Standards Prof. Emanuel Cohen Technion mm-wave Transceiver Challenges for the 5G and 60GHz Standards Prof. Emanuel Cohen Technion November 11, 11, 2015 2015 1 mm-wave advantage Why is mm-wave interesting now? Available Spectrum 7 GHz of virtually

More information

1-GHz and 2.8-GHz CMOS Injection-locked Ring. Oscillator Prescalers. Rafael J. Betancourt-Zamora, Shwetabh Verma. and Thomas H.

1-GHz and 2.8-GHz CMOS Injection-locked Ring. Oscillator Prescalers. Rafael J. Betancourt-Zamora, Shwetabh Verma. and Thomas H. 1-GHz and 2.8-GHz CMOS Injection-locked Ring Oscillator Prescalers Rafael J. Betancourt-Zamora, Shwetabh Verma and Thomas H. Lee Department of Electrical Engineering Stanford University http://www-smirc.stanford.edu/

More information

Design of Injection-Locked Frequency Divider in 65 nm CMOS Technology for mm-w applications

Design of Injection-Locked Frequency Divider in 65 nm CMOS Technology for mm-w applications Design of Injection-Locked Frequency Divider in 65 nm CMOS Technology for mm-w applications Davide Brandano and José Luis González, Member, IEEE Departament d'enginyeria Electrònica Universitat Politècnica

More information

Analysis of Phase Noise Profile of a 1.1 GHz Phase-locked Loop

Analysis of Phase Noise Profile of a 1.1 GHz Phase-locked Loop Analysis of Phase Noise Profile of a 1.1 GHz Phase-locked Loop J. Handique, Member, IAENG and T. Bezboruah, Member, IAENG 1 Abstract We analyzed the phase noise of a 1.1 GHz phaselocked loop system for

More information

AVoltage Controlled Oscillator (VCO) was designed and

AVoltage Controlled Oscillator (VCO) was designed and 1 EECE 457 VCO Design Project Jason Khuu, Erik Wu Abstract This paper details the design and simulation of a Voltage Controlled Oscillator using a 0.13µm process. The final VCO design meets all specifications.

More information

1-GHz and 2.8-GHz CMOS Injection-locked Ring Oscillator Prescalers

1-GHz and 2.8-GHz CMOS Injection-locked Ring Oscillator Prescalers 1-GHz and 2.8-GHz CMOS Injection-locked Ring Oscillator Prescalers Rafael J. Betancourt-Zamora, Shwetabh Verma and Thomas H. Lee Department of Electrical Engineering Stanford University http://www-smirc.stanford.edu/

More information

ISSCC 2002 / SESSION 17 / ADVANCED RF TECHNIQUES / 17.2

ISSCC 2002 / SESSION 17 / ADVANCED RF TECHNIQUES / 17.2 ISSCC 2002 / SESSION 17 / ADVANCED RF TECHNIQUES / 17.2 17.2 A CMOS Differential Noise-Shifting Colpitts VCO Roberto Aparicio, Ali Hajimiri California Institute of Technology, Pasadena, CA Demand for higher

More information

Analog Circuits and Signal Processing. Series Editors Mohammed Ismail, Dublin, USA Mohamad Sawan, Montreal, Canada

Analog Circuits and Signal Processing. Series Editors Mohammed Ismail, Dublin, USA Mohamad Sawan, Montreal, Canada Analog Circuits and Signal Processing Series Editors Mohammed Ismail, Dublin, USA Mohamad Sawan, Montreal, Canada More information about this series at http://www.springer.com/series/7381 Marco Vigilante

More information

Quiz2: Mixer and VCO Design

Quiz2: Mixer and VCO Design Quiz2: Mixer and VCO Design Fei Sun and Hao Zhong 1 Question1 - Mixer Design 1.1 Design Criteria According to the specifications described in the problem, we can get the design criteria for mixer design:

More information

A 60-GHz Digitally-Controlled Phase Modulator with Phase Error Calibration

A 60-GHz Digitally-Controlled Phase Modulator with Phase Error Calibration IEICE Society Conference A 60-GHz Digitally-Controlled Phase Modulator with Phase Error Calibration Rui WU, Ning Li, Kenichi Okada, and Akira Tokyo Institute of Technology Background 1 9-GHz unlicensed

More information

Hong Kong University of Science and Technology. A 2-V 900-MHz Monolithic CMOS Dual-Loop Frequency Synthesizer for GSM Receivers

Hong Kong University of Science and Technology. A 2-V 900-MHz Monolithic CMOS Dual-Loop Frequency Synthesizer for GSM Receivers Hong Kong University of Science and Technology A -V 900-MHz Monolithic CMOS Dual-Loop Frequency Synthesizer for GSM Receivers A thesis submitted to The Hong Kong University of Science and Technology in

More information

Synthesis of Optimal On-Chip Baluns

Synthesis of Optimal On-Chip Baluns Synthesis of Optimal On-Chip Baluns Sharad Kapur, David E. Long and Robert C. Frye Integrand Software, Inc. Berkeley Heights, New Jersey Yu-Chia Chen, Ming-Hsiang Cho, Huai-Wen Chang, Jun-Hong Ou and Bigchoug

More information

A 25-GHz Differential LC-VCO in 90-nm CMOS

A 25-GHz Differential LC-VCO in 90-nm CMOS A 25-GHz Differential LC-VCO in 90-nm CMOS Törmänen, Markus; Sjöland, Henrik Published in: Proc. 2008 IEEE Asia Pacific Conference on Circuits and Systems Published: 2008-01-01 Link to publication Citation

More information

T. Taris, H. Kraïmia, JB. Begueret, Y. Deval. Bordeaux, France. 12/15-16, 2011 Lauzanne, Switzerland

T. Taris, H. Kraïmia, JB. Begueret, Y. Deval. Bordeaux, France. 12/15-16, 2011 Lauzanne, Switzerland 1 MOSFET Modeling for Ultra Low-Power RF Design T. Taris, H. Kraïmia, JB. Begueret, Y. Deval Bordeaux, France 2 Context More services in Environment survey Energy management Process optimisation Aging

More information

High-Robust Relaxation Oscillator with Frequency Synthesis Feature for FM-UWB Transmitters

High-Robust Relaxation Oscillator with Frequency Synthesis Feature for FM-UWB Transmitters JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.15, NO.2, APRIL, 2015 ISSN(Print) 1598-1657 http://dx.doi.org/10.5573/jsts.2015.15.2.202 ISSN(Online) 2233-4866 High-Robust Relaxation Oscillator with

More information

A 10-GHz CMOS LC VCO with Wide Tuning Range Using Capacitive Degeneration

A 10-GHz CMOS LC VCO with Wide Tuning Range Using Capacitive Degeneration JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.6, NO.4, DECEMBER, 2006 281 A 10-GHz CMOS LC VCO with Wide Tuning Range Using Capacitive Degeneration Tae-Geun Yu, Seong-Ik Cho, and Hang-Geun Jeong

More information

PART MAX2605EUT-T MAX2606EUT-T MAX2607EUT-T MAX2608EUT-T MAX2609EUT-T TOP VIEW IND GND. Maxim Integrated Products 1

PART MAX2605EUT-T MAX2606EUT-T MAX2607EUT-T MAX2608EUT-T MAX2609EUT-T TOP VIEW IND GND. Maxim Integrated Products 1 19-1673; Rev 0a; 4/02 EVALUATION KIT MANUAL AVAILABLE 45MHz to 650MHz, Integrated IF General Description The are compact, high-performance intermediate-frequency (IF) voltage-controlled oscillators (VCOs)

More information

Passive Device Characterization for 60-GHz CMOS Power Amplifiers

Passive Device Characterization for 60-GHz CMOS Power Amplifiers Passive Device Characterization for 60-GHz CMOS Power Amplifiers Kenichi Okada, Kota Matsushita, Naoki Takayama, Shogo Ito, Ning Li, and Akira Tokyo Institute of Technology, Japan 2009/4/20 Motivation

More information

CMOS RFIC Design for Direct Conversion Receivers. Zhaofeng ZHANG Supervisor: Dr. Jack Lau

CMOS RFIC Design for Direct Conversion Receivers. Zhaofeng ZHANG Supervisor: Dr. Jack Lau CMOS RFIC Design for Direct Conversion Receivers Zhaofeng ZHANG Supervisor: Dr. Jack Lau Outline of Presentation Background Introduction Thesis Contributions Design Issues and Solutions A Direct Conversion

More information

Design and Implementation of High-Speed CMOS Clock and Data Recovery Circuit for Optical Interconnection Applications. Seong-Jun Song. Dec.

Design and Implementation of High-Speed CMOS Clock and Data Recovery Circuit for Optical Interconnection Applications. Seong-Jun Song. Dec. MS Thesis esign and Implementation of High-Speed CMOS Clock and ata Recovery Circuit for Optical Interconnection Applications Seong-Jun Song ec. 20, 2002 oratory, epartment of Electrical Engineering and

More information

A>40dB IRR, 44% Fractional-Bandwidth Ultra-Wideband mm-wave Quadrature LO Generator for 5G Networks in 55nm CMOS

A>40dB IRR, 44% Fractional-Bandwidth Ultra-Wideband mm-wave Quadrature LO Generator for 5G Networks in 55nm CMOS A>40dB I, 44% Fractional-Bandwidth Ultra-Wideband mm-wave Quadrature LO Generator for 5G Networks in 55nm MOS F. Piri 1, M. Bassi 1,2, N. Lacaita 1,2, A. Mazzanti 1, F. Svelto 1 1 University of Pavia,

More information

Radio-Frequency Conversion and Synthesis (for a 115mW GPS Receiver)

Radio-Frequency Conversion and Synthesis (for a 115mW GPS Receiver) Radio-Frequency Conversion and Synthesis (for a 115mW GPS Receiver) Arvin Shahani Stanford University Overview GPS Overview Frequency Conversion Frequency Synthesis Conclusion GPS Overview: Signal Structure

More information

A 120 GHz Voltage Controlled Oscillator Integrated with 1/128 Frequency Divider Chain in 65 nm CMOS Technology

A 120 GHz Voltage Controlled Oscillator Integrated with 1/128 Frequency Divider Chain in 65 nm CMOS Technology JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.14, NO.1, FEBRUARY, 2014 http://dx.doi.org/10.5573/jsts.2014.14.1.131 A 120 GHz Voltage Controlled Oscillator Integrated with 1/128 Frequency Divider

More information

CMOS 120 GHz Phase-Locked Loops Based on Two Different VCO Topologies

CMOS 120 GHz Phase-Locked Loops Based on Two Different VCO Topologies JOURNAL OF ELECTROMAGNETIC ENGINEERING AND SCIENCE, VOL. 17, NO. 2, 98~104, APR. 2017 http://dx.doi.org/10.5515/jkiees.2017.17.2.98 ISSN 2234-8395 (Online) ISSN 2234-8409 (Print) CMOS 120 GHz Phase-Locked

More information

A 1.9GHz Single-Chip CMOS PHS Cellphone

A 1.9GHz Single-Chip CMOS PHS Cellphone A 1.9GHz Single-Chip CMOS PHS Cellphone IEEE JSSC, Vol. 41, No.12, December 2006 William Si, Srenik Mehta, Hirad Samavati, Manolis Terrovitis, Michael Mack, Keith Onodera, Steve Jen, Susan Luschas, Justin

More information

Design of low phase noise InGaP/GaAs HBT-based differential Colpitts VCOs for interference cancellation system

Design of low phase noise InGaP/GaAs HBT-based differential Colpitts VCOs for interference cancellation system Indian Journal of Engineering & Materials Sciences Vol. 17, February 2010, pp. 34-38 Design of low phase noise InGaP/GaAs HBT-based differential Colpitts VCOs for interference cancellation system Bhanu

More information

A 2GHz, 17% tuning range quadrature CMOS VCO with high figure of merit and 0.6 phase error

A 2GHz, 17% tuning range quadrature CMOS VCO with high figure of merit and 0.6 phase error Downloaded from orbit.dtu.dk on: Dec 17, 2017 A 2GHz, 17% tuning range quadrature CMOS VCO with high figure of merit and 0.6 phase error Andreani, Pietro Published in: Proceedings of the 28th European

More information

Design technique of broadband CMOS LNA for DC 11 GHz SDR

Design technique of broadband CMOS LNA for DC 11 GHz SDR Design technique of broadband CMOS LNA for DC 11 GHz SDR Anh Tuan Phan a) and Ronan Farrell Institute of Microelectronics and Wireless Systems, National University of Ireland Maynooth, Maynooth,Co. Kildare,

More information

A 3-10GHz Ultra-Wideband Pulser

A 3-10GHz Ultra-Wideband Pulser A 3-10GHz Ultra-Wideband Pulser Jan M. Rabaey Simone Gambini Davide Guermandi Electrical Engineering and Computer Sciences University of California at Berkeley Technical Report No. UCB/EECS-2006-136 http://www.eecs.berkeley.edu/pubs/techrpts/2006/eecs-2006-136.html

More information

Review Article Performance and Trends in Millimetre-Wave CMOS Oscillators for Emerging Wireless Applications

Review Article Performance and Trends in Millimetre-Wave CMOS Oscillators for Emerging Wireless Applications Microwave Science and Technology Volume 2013, Article ID 312618, 6 pages http://dx.doi.org/10.1155/2013/312618 Review Article Performance and Trends in Millimetre-Wave CMOS Oscillators for Emerging Wireless

More information

Ground-Adjustable Inductor for Wide-Tuning VCO Design Wu-Shiung Feng, Chin-I Yeh, Ho-Hsin Li, and Cheng-Ming Tsao

Ground-Adjustable Inductor for Wide-Tuning VCO Design Wu-Shiung Feng, Chin-I Yeh, Ho-Hsin Li, and Cheng-Ming Tsao Applied Mechanics and Materials Online: 2012-12-13 ISSN: 1662-7482, Vols. 256-259, pp 2373-2378 doi:10.4028/www.scientific.net/amm.256-259.2373 2013 Trans Tech Publications, Switzerland Ground-Adjustable

More information

Design of the Low Phase Noise Voltage Controlled Oscillator with On-Chip Vs Off- Chip Passive Components.

Design of the Low Phase Noise Voltage Controlled Oscillator with On-Chip Vs Off- Chip Passive Components. 3 rd International Bhurban Conference on Applied Sciences and Technology, Bhurban, Pakistan. June 07-12, 2004 Design of the Low Phase Noise Voltage Controlled Oscillator with On-Chip Vs Off- Chip Passive

More information

Quadrature Generation Techniques in CMOS Relaxation Oscillators. S. Aniruddhan Indian Institute of Technology Madras Chennai, India

Quadrature Generation Techniques in CMOS Relaxation Oscillators. S. Aniruddhan Indian Institute of Technology Madras Chennai, India Quadrature Generation Techniques in CMOS Relaxation Oscillators S. Aniruddhan Indian Institute of Technology Madras Chennai, India Outline Introduction & Motivation Quadrature Relaxation Oscillators (QRXO)

More information

A 1MHz-64MHz Active RC TI-LPF with Variable Gain for SDR Receiver in 65-nm CMOS

A 1MHz-64MHz Active RC TI-LPF with Variable Gain for SDR Receiver in 65-nm CMOS 2017 5th International Conference on Computer, Automation and Power Electronics (CAPE 2017) A 1MHz-64MHz Active RC TI-LPF with Variable Gain for SDR Receiver in 65-nm CMOS Chaoxuan Zhang1, a, *, Xunping

More information

A 5.5 GHz Voltage Control Oscillator (VCO) with a Differential Tunable Active and Passive Inductor

A 5.5 GHz Voltage Control Oscillator (VCO) with a Differential Tunable Active and Passive Inductor A. GHz Voltage Control Oscillator (VCO) with a Differential Tunable Active and Passive Inductor Najmeh Cheraghi Shirazi, Ebrahim Abiri, and Roozbeh Hamzehyan, ember, IACSIT Abstract By using a differential

More information

Design Technique of Phase-Locked Loop Frequency Synthesizer in CMOS Technology: A Review

Design Technique of Phase-Locked Loop Frequency Synthesizer in CMOS Technology: A Review Design Technique of Phase-Locked Loop Frequency Synthesizer in CMOS Technology: A Review Purushottamkumar T. Singh, Devendra S. Chaudhari Department of Electronics and Telecommunication Engineering Government

More information

A 60GHz Transceiver RF Front-End

A 60GHz Transceiver RF Front-End TAMU ECEN625 FINAL PROJECT REPORT 1 A 60GHz Transceiver RF Front-End Xiangyong Zhou, UIN 421002457, Qiaochu Yang, UIN 221007758, Abstract This final report presents a 60GHz two-step conversion heterodyne

More information

A Pulse-Based CMOS Ultra-Wideband Transmitter for WPANs

A Pulse-Based CMOS Ultra-Wideband Transmitter for WPANs A Pulse-Based CMOS Ultra-Wideband Transmitter for WPANs Murat Demirkan* Solid-State Circuits Research Laboratory University of California, Davis *Now with Agilent Technologies, Santa Clara, CA 03/20/2008

More information

THE reference spur for a phase-locked loop (PLL) is generated

THE reference spur for a phase-locked loop (PLL) is generated IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 54, NO. 8, AUGUST 2007 653 Spur-Suppression Techniques for Frequency Synthesizers Che-Fu Liang, Student Member, IEEE, Hsin-Hua Chen, and

More information

A-1.8V Operation Switchable Direct-Conversion Receiver with sub-harmonic mixer

A-1.8V Operation Switchable Direct-Conversion Receiver with sub-harmonic mixer , pp.94-98 http://dx.doi.org/1.14257/astl.216.135.24 A-1.8V Operation Switchable Direct-Conversion Receiver with sub-harmonic mixer Mi-young Lee 1 1 Dept. of Electronic Eng., Hannam University, Ojeong

More information

Updates on THz Amplifiers and Transceiver Architecture

Updates on THz Amplifiers and Transceiver Architecture Updates on THz Amplifiers and Transceiver Architecture Sanggeun Jeon, Young-Chai Ko, Moonil Kim, Jae-Sung Rieh, Jun Heo, Sangheon Pack, and Chulhee Kang School of Electrical Engineering Korea University

More information

Fractional- N PLL with 90 Phase Shift Lock and Active Switched- Capacitor Loop Filter

Fractional- N PLL with 90 Phase Shift Lock and Active Switched- Capacitor Loop Filter J. Park, F. Maloberti: "Fractional-N PLL with 90 Phase Shift Lock and Active Switched-Capacitor Loop Filter"; Proc. of the IEEE Custom Integrated Circuits Conference, CICC 2005, San Josè, 21 September

More information

24-bit Step Size, Resolution 3 Hz typ Exact Frequency Mode Built-in Digital Self Test 40 Lead 6x6mm SMT Package: 36mm 2. Phased Array Applications

24-bit Step Size, Resolution 3 Hz typ Exact Frequency Mode Built-in Digital Self Test 40 Lead 6x6mm SMT Package: 36mm 2. Phased Array Applications FRACTIONAL-N PLL WITH INTEGRATED VCO, 80-80 MHz Features RF Bandwidth: 80 to 80 MHz Ultra Low Phase Noise -110 dbc/hz in Band Typ. Figure of Merit (FOM) -22 dbc < 180 fs RMS Jitter 24-bit Step Size, Resolution

More information

Low Phase Noise Gm-Boosted Differential Gate-to-Source Feedback Colpitts CMOS VCO Jong-Phil Hong, Student Member, IEEE, and Sang-Gug Lee, Member, IEEE

Low Phase Noise Gm-Boosted Differential Gate-to-Source Feedback Colpitts CMOS VCO Jong-Phil Hong, Student Member, IEEE, and Sang-Gug Lee, Member, IEEE IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 44, NO. 11, NOVEMBER 2009 3079 Low Phase Noise Gm-Boosted Differential Gate-to-Source Feedback Colpitts CMOS VCO Jong-Phil Hong, Student Member, IEEE, and Sang-Gug

More information

ISSN:

ISSN: High Frequency Power Optimized Ring Voltage Controlled Oscillator for 65nm CMOS Technology NEHA K.MENDHE 1, M. N. THAKARE 2, G. D. KORDE 3 Department of EXTC, B.D.C.O.E, Sevagram, India, nehakmendhe02@gmail.com

More information

A 60-GHz Broad-Band Frequency Divider in 0.13-μm CMOS

A 60-GHz Broad-Band Frequency Divider in 0.13-μm CMOS Proceedings of the 6th WSEAS International Conference on Instrumentation, Measurement, Circuits & Systems, Hangzhou, China, April 15-17, 2007 153 A 60-GHz Broad-Band Frequency Divider in 0.13-μm CMOS YUAN

More information

Very Wide Range Frequency Synthesizer Architecture for Avionic SDR Applications

Very Wide Range Frequency Synthesizer Architecture for Avionic SDR Applications Very Wide Range Frequency Synthesizer Architecture for Avionic SDR Applications Zakaria El Alaoui Ismaili 1,2, Wessam Ajib 2,François Gagnon 1 and Frederic Nabki 2 1 Electrical Engineering Department,

More information