Quantitative Studies of Impact of 3D IC Design on Repeater Usage

Size: px
Start display at page:

Download "Quantitative Studies of Impact of 3D IC Design on Repeater Usage"

Transcription

1 Quntittive Stuies of Impct of 3D IC Design on Repeter Usge Json Cong, Chunyue Liu, Guojie Luo Computer Science Deprtment, UCLA {cong, liucy, Abstrct: In this pper, we present our quntittive stuies of the impct of 3D IC esign on repeter usge. The repeter usge is estimte by the interconnect optimizer IPEM in the post-plcement/ pre-routing stge, where the 2D n 3D plcement re generte by stte-of-rt mixe-size plcers mpl6 n mpl-3d. Experiments on set of rel inustril esigns show tht, through 3D plcement, the totl number of repeters use in the on-chip interconnections cn be reuce by 19.74% n 51.41% on verge with 3 lyers n 4 lyers of 3D IC esigns, respectively. I. INTRODUCTION Three-imensionl (3D) IC technologies promise to further increse integrtion ensity, beyon Moore's Lw, n offer the potentil to significntly reuce interconnect elys n improve system performnce. Furthermore, the shortene wirelength, especilly tht of the clock net, lessens the power consumption of the circuit. 3D IC technologies lso provie flexible wy to crry out the heterogeneous system-on-chip (SoC) esign by integrting isprte technologies, such s memory n logic circuits, rio frequency (RF) n mixe signl components, optoelectronic evices, etc., onto ifferent lyers of 3D IC. Since 3D IC technology enbles n itionl egree of freeom for circuit esign, previous experiences on 2D esigns my not be vli n nee to be refreshe. To etermine the system performnce n relibility, it is pointe out tht interconnect hs become the ominting fctor [1][2]. Thus, interconnect-centric nlysis is very importnt in stuying the impct of 3D IC technology. Quntittive stuies of wirelength reuction from 3D IC technology hve been one for stnr cell circuits [8][10]. The stuy [7] gives n erly look on the promise of 3D IC technology. It roughly estimtes both the 2D n 3D wirelength istributions by Rent s rule, n shows tht the wiring reuirement is significntly reuce for the globl wires in 3D ICs. The stuy in [8] shows tht there is bout 50% wirelength reuction of 4-lyer 3D circuits compre to tritionl 2D implementtions. It supports the eclrtion in [14] tht the iel wirelength reuction, which ignores the cost of TS vis, is the squre root of the number of vilble evice lyers. The stuy in [10] performs extensive experiments on the reltions mong wirelength, TS vi number n temperture with ifferent number of evice lyers. It shows tht scrificing only 2% of the iel wirelength reuction cn chieve 46% TS vi number reuction for 4-lyer 3D circuits. It lso shows tht temperture cn be reuce by bout 20% with only 1% less of the iel wirelength reuction n 10% more TS vis. However, there is lck of quntittive stuy on the impct of 3D IC technology to the repeter usge, which hs increse rmticlly for 2D esigns [1][2][3]. It is known tht ely of n unbuffere segment of wire is qurtic to the wirelength, n repeters re use to linerize the ely. Repeters re very effective in reucing long interconnect, but they lso consume gret mount of sttic n ynmic power. Therefore, it is importnt to quntify the benefit of 3D esign on repeter reuction. In this pper, we perform quntittive stuies on repeters usge ue to the scling in the 3 r imension, which hve ifferent number evice lyers from 1 to 4. The repeter numbers re estimte in the post-plcement/pre-routing stge. The plcements for 1 evice lyer circuits re one by mpl6 [4], n the plcements for 2 to 4 evice lyer circuits re one by mpl-3d [8]. The interconnection ely is estimte by the tool IPEM [11]. From the experimentl results, we hve observe consierble ecrese of repeters which in turn reuce the power n re. II. 3D PLACEMENT The quntittive stuies of repeter estimtion re performe t the post-plcement stge. In this section we will first escribe our plcement methos. Seprte 2D n 3D plcements re one by the stte-of-the-rt 2D n 3D plcers, mpl6 n mpl3d, respectively. A. 2D Plcer Recent nlyticl globl plcers show very successful results in both qulity n sclbility [4][16][17]. Menwhile, mny stuies [18] show tht multilevel lgorithm is promising technique to hnle lrge-scle problems. Therefore, we use multilevel nlyticl plcer for high qulity 2D

2 plcement. The nlyticl plcement engine [4][9] is to solve the plcement problem by nonliner optimiztion lgorithms, which is formulte in Figure 1. The ifferentibility of the objective n constrint functions is require. The objective of hlf-perimeter wirelength is pproximte by replcing the mx function with log-sum-exp function [1]. The non-overlp constrints re replce by ensity constrints, n the ensity function is smoothe by Helmholtz eqution [4] for ifferentibility. The multilevel frmework [4] consists of corsening, relxtion n interpoltion, s showe in Figure 2. Corsening is to buil hierrchy of the netlist by clustering. The corsene netlist is still netlist so tht plcement problem is solve t ech level. The corsest netlist is plce first n then the solution is interpolte to the finer netlist s n initil solution. This initil solution is relxe by the nlyticl plcement engine referre bove. The solution t ech level is interpolte to finer level until solution t the finest level is obtine. Aitionl cycles of such process my be pplie. Legliztion n etile plcement [6] re pplie fter the globl plcement. minimize WireLength( xy, ) subject to Density Trget_Density i, j Figure 1 Nonliner Progrmming one first on region K times lrger thn the plcement region on one lyer in the 3D IC. The 2D plcement region is then shrinke uniformly to meet the 3D plcement region, n remin the reltive loctions of the plce cells. The lyer ssignment of these cells is etermine by moifie Tetris legliztion, n is further refine by RCN grph. Lyer-by-lyer etile plcement is pplie to obtin finl 3D plcement. The results [8] show tht the wirelength of 4-lyer 3D IC cn be s short s 50% of 2D implementtion. 2D Plcement 2D to 3D Trnsformtion Lyer Ressignment through RCN Grph 2D Detile Plcement for Ech Lyer,b,c, c b c b Figure 3 Trnsformtion-bse 3D Plcer Stcking Legliztion Figure 2 Multilevel Frmework B. 3D Plcer To tke vntge of the existing high-qulity 2D plcer, we use the 3D plcer bse on 2D to 3D trnsformtion [8]. It is therml-wre 3D plcer proviing tre-offs between the wirelength n the number of Through-Silicon (TS) vis. The trnsformtion methos inclue locl stcking, foling-2, foling-4, n winow-bse stcking/foling. Among these trnsformtion methos, locl stking [8] performs best mong in terms of wirelength, if ignoring the cost of TS vis. A trnsformtion frmework with the locl stcking metho is showe in Figure 3. For K-lyer 3D IC, 2D plcement is III. REPEATER ESTIMATION After the plcement, in this section we will introuce our pproch of repeter estimtion. To optimize the repeter insertion in the on-chip interconnections for minimum ely n re, we evelope IPEM [11], which cn provie set of proceures tht estimte interconnect performnce uner vrious performnce optimiztion lgorithms for eep submicron technology. Although mny interconnect optimiztion lgorithms, such s wire sizing n spcing, optiml buffer insertion, wire sizing optimiztion, globl interconnect sizing n spcing n simultneous river, buffer, n interconnect sizing, hve been intensively investigte previously, these pproches re generlly evelope for physicl level, i.e., they re not efficient to be use in higher level esign n synthesis. However the interconnection shoul be consiere s erly s possible for esign convergence. Uner this circumstnce, the interconnect estimtion moeling techniques is propose to get fst n ccurte estimtion of the optiml interconnect ion performnce uner vrious optimiztion lgorithms. IPEM is such tool tht through opting simple close-form formule or computtionl proceures, it cn provie fst yet ccurte estimtion of interconnection ely n re. As cn be seen in

3 Figure 4, when provie the river effective resistnce of the input stge G 0, the river effective resistnce of G, interconnect wirelength l n loing cpcitnce C L, IPEM cn provie the optiml ely n re of the bol interconnection wire through optimiztion lgorithms incluing OWS (Optiml Wire Sizing), SDWS (Simultneous Driver n Wire Sizing), BIWS (Buffer Insertion n Wire Sizing) n BISWS (Buffer Insertion, Sizing n Wire Sizing), etc. Pckge trgete t extensive interconnect lyout optimiztion. Figure 5 shows the comprison results uner 0.18 um technology for OWS between IPEM enote by the squres n Trio enote by the soli points, with R = r g /100, C L = c g *100, where r g n c g re the output resistnce n the input cpcitnce of minimum evice respectively. Figure 4 IPEM Interconnection Optimiztion Here, we give n exmple of IPEM uner the OWS optimiztion. For OWS, the size of the river G in Figure 2 is fixe. Let T ows (R, l, C L ) be the ely uner OWS for n interconnect l with river resistnce R n loing cpcitnce C L. Through extensive nlyticl n numericl stuies on the complex optiml wire shping function, the following simple close-form formule uner OWS is obtine. T ( R, l, C ) ( l / W ( l) 2 l / W ( l) ows L R c R rc c l )* l f f (1) 1 1 rc (2) 4 1 rc 2 (3) 2 RC L Where r is the sheet resistnce, c is the unit re cpcitnce, c f is the unit effective-fringing cpcitnce, n W(x) is Lmbert s W function efine s the vlue of w tht stisfies we w = x. The close-form re estimtion formul is obtine s shown in (4). r( c fl 2 CL) Aows ( R, l, CL ) l (4) 2Rc The other optimiztion techniques of IPEM cn be foun in [11]. Experiment results [11] show tht IPEM hs n ccurcy of 90% on verge, with running spee of 1000 times fster thn Trio [12] which is Tree-Repeter-Interconnect Optimiztion Figure 5 Comprison of Trios n IPEM for OWS IV. EXPERIMENTAL SETUP AND RESULTS The experiments re performe on the IBM- PLACE benchmrks [13]. Since these benchmrks o not hve source/sink pin informtion, to get reltively more ccurte informtion of the net wirelength, we use the length of minimum-wirelength-tree of net to estimte the optiml number of repeters require in this net inste of using the hlf-bouning box metho use in [8]. The rectiliner Steiner miniml tree hs been wiely use in erly esign stges such s physicl synthesis, floorplnning, interconnect plnning n plcement to estimte wirelength, routing congestion n interconnect ely. It uses the minimum wirelength eges to connect noes in given net. In this pper, rectiliner Steiner tree construction pckge FLUTE [14] is use to clculte the Steiner wirelength tree in orer to estimte the repeter insertion without performing the etile routing. FLUTE is bse on pre-compute lookup tble to mke the Steiner minimum tree construction fst n ccurte for low egree nets. For high egree nets, the net is ivie into severl low egree nets until the tble cn be use. To ccurtely estimte the ely n re of the TS vi resistnce n cpcitnce, we use the pproch in [15] to moel the TS vi s length of wire. Becuse of its lrge size, the TS vi hs gret self-cpcitnce. By simultions on ech vi n the lengths of metl-2 wires in ech lyer, the uthors in

4 [15] pproximte the cpcitnce of n TS vi with 3 μm thickness s roughly 8~20 μm of wire. The resistnce is less significnt becuse of the lrge cross-sectionl re of ech vi (bout 0.1 Ω per vi), which is equivlent to bout 0.2 μm of metl-2 wire. We use 3D IC technology by MIT Lincoln lb n the minimum istnce between jcent lyers is 2~3.45 μm. Thus, we cn pproximtely trnsform ll the TS vis between jcent lyers s 14 μm wires (n verge vlue of 8~20 μm). This vlue is ouble when the vi is going through two lyers. Since FLUTE cn only generte 2D minimum wirelength tree, in orer to trnsform it to 3D tree for our 3D esigns, we mke the following ssumptions: 1) Assume tht ll the tree wires re plce in mile lyer of the 3D stck lyers, 2) The pins in other lyers use TS vis to connect to the tree on the mile lyer. This ssumption minimizes the totl tritionl wires in net but overestimtes the totl number of TS vis. However, it cn provie us more ccurte informtion of the totl net wirelength compre to the 3D vi n wirelength estimtion metho use in [8] where the number of vi is simply set s the number of the lyers the net spns. The experiments re performe uner 32 nm technology. The technology prmeters we use to configure IPEM re liste in Tble 1. We run FLUTE n IPEM for ech net in ech benchmrk. Tble 1 Technology Prmeters Tble 2 shows the comprison results for IBM- PLACE benchmrks. As cn be seen, by using 3D plcement with 3 lyers, the totl wirelength cn be reuce by 15.49% n the number of repeters use in interconnection cn be reuce by 19.74% respectively on verge compre to the cse of 2D esign. Furthermore, when 4 lyers re use in the 3D plcement, the wirelength cn be further reuce by 42.13% n the number of repeters cn be reuce by 51.41%. As shown in Tble 2, the reuction in the number of repeters through 3D IC compre to tht of the 2D cses is lwys more thn the reuction of the totl wirelength. This is becuse incresing the number of lyers will efficiently ecrese the length of the nets with lrge minimum wirelength tree, n nets with very smll minimum wirelength tree lwys o not nee repeters. As cn be seen in the IPEM results, wires less thn 500 um usully result in 0 repeters. Therefore, by reucing the nets with lrge length of the minimum wirelength tree, we cn significntly reuce the number repeters n the re/power of the on-chip interconnection. V. CONCLUSION Using 3D technology couple with stte-of-rt 3D plcement tool, we hve observe significntly reuction in the number of repeters use in the on-chip interconnections. By reucing the repeter usge, we expect to chieve consierble sving of the power n re of the on-chip interconnections. ACKNOWLEDGEMENTS This work is prtilly supporte by IBM uner DARPA subcontrct n by GRC uner contrct 2005-TJ REFERENCE [1] J. Cong, "An Interconnect-Centric Design Flow for Nnometer Technologies", Proceeings of the IEEE, vol. 89, no. 4, pp , April [2] J. Cong, L. He, K. Y. Khoo, C. K. Koh n Z. Pn "Interconnect Design for Deep Submicron ICs," Proc. IEEE Int'l Conf. on Computer-Aie Design, Sn Jose, Cliforni, pp , Nov [3] P. Sxen, N. Menezes, P. Cocchini, n D.A. Kirkptrick, "Repeter scling n its impct on CAD," IEEE Trnsctions on Computer-Aie Design of Integrte Circuits n Systems, vol.23, no.4, pp , April [4] J. Cong, T. Chn, J. Shinnerl, K. Sze n M. Xie, "mpl6: Enhnce Multilevel Mixe-size Plcement," Proceeings of the ACM Interntionl Symposium on Physicl Design, Sn Jose, CA, pp , April [5] G.-J. Nm, ISPD 2006 Plcement Contest: Benchmrk Suite n Results, Proceeings of the 2006 Interntionl Symposium on Physicl Design, pp , [6] J. Cong, M. Xie, A Robust Mixe-Size Legliztion n Detile Plcement Algorithm, IEEE Trnsctions on Computer-Aie Design of Integrte Circuits n Systems, vol.27, no.8, pp , Aug [7] K. Bnerjee, S.J. Souri, P. Kpur, n K.C. Srswt, 3-D ICs: Novel Chip Design for Improving Deep-submicrometer Interconnect Performnce n Systems-on-chip Integrtion, Proceeings of the IEEE, vol. 89, no. 5, pp , My [8] J. Cong, G. Luo, J. Wei, Y. Zhng, Therml-Awre 3D IC Plcement vi Trnsformtion, Proc. of the 12th Asi n South Pcific Design Automtion Conference, Yokohm, Jpn, pp , Jn [9] J. Cong n G. Luo, "Highly Efficient Grient Computtion for Density-Constrine Anlyticl Plcement Methos",

5 Proceeings of the 2008 ACM Interntionl Symposium on Physicl Design, Portln, Oregon, pp , April 2008 [10] B. Goplen n S. Sptnekr, Plcement of 3D ICs with therml n interlyer vi consiertions, Proc. of the 44th nnul conference on Design utomtion, pp , [11] J. Cong n D.Z. Pn, "Interconnect Estimtion n Plnning for Deep Submicron Designs", Proc. of Design Automtion Conference, New Orlens, LA., pp , June, 1999 [12] J. Cong, L. He, C.K. Koh n Z. Pn, "Globl Interconnect Sizing n Spcing with Consiertion of Coupling Cpcitnce", ACM/IEEE Int'l Conf. on Computer-Aie Design, pp , Dec [13] [14] C. Chu, Y. Wong, "FLUTE: Fst Lookup Tble Bse Rectiliner Steiner Miniml Tree Algorithm for VLSI Design", IEEE Trnsctions on Computer-Aie Design of Integrte Circuits n Systems, Vol. 27, Issue 1, pp , Jn [15] W.R. Dvis; J. Wilson, S. Mick, etc., "Demystifying 3D ICs: the pros n cons of going verticl," IEEE Design & Test of Computers, Vol. 22, Issue 6, pp , Nov.-Dec [16] T.-C. Chen, Z.-W. Jing, T.-C. Hsu, H.-C. Chen, n Y.-W. Chng, "A High-qulity Mixe-size Anlyticl Plcer Consiering Preplce Blocks n Density Constrints," Proceeings of the 2006 IEEE/ACM Interntionl Conference on Computer-Aie Design, Sn Jose, CA, pp , November [17] H. Eisenmnn n F. M. Johnnes, "Generic Globl Plcement n Floorplnning," Proceeings of the 35th Annul Conference on Design Automtion, Sn Frncisco, CA, pp , June [18] Multilevel Optimiztion n VLSICAD, e. J. Cong n J.R. Shinnerl, Kluwer Acemic Publishers, Boston, [19] W. C. Nylor, R. Donelly, n L. Sh, Non-liner Optimiztion System n Metho for Wire Length n Dely Optimiztion for n Automtic Electric Circuit Plcer, US Ptent , October Tble 2 Results of the number of wirelength/repeters for IBM-PLACE Benchmrks 2D Plcement 3D Plcement (3 Lyers) 3D Plcement (4 Lyers) Benchmrks Totl Wire Totl Wire length (um) #Repeters Totl Wire length (um) #Repeters #Repeters length (um) Reuce Reuce Reuce Reuce ibm 01 5,340,531 5,241 5,705, % 5, % 3,690, % 2, % ibm 02 15,733,437 18,370 13,231, % 14, % 8,811, % 8, % ibm 03 15,624,821 18,023 11,654, % 12, % 8,941, % 8, % ibm 04 18,478,722 20,720 14,883, % 15, % 10,486, % 9, % ibm 05 41,260,244 52,740 33,841, % 41, % 28,683, % 34, % ibm 06 25,726,920 29,757 19,515, % 20, % 15,071, % 14, % ibm 07 40,571,536 48,630 30,162, % 33, % 22,374, % 22, % ibm 08 45,723,304 55,685 34,622, % 39, % 25,579, % 26, % ibm 09 36,590,608 42,210 27,722, % 28, % 21,091, % 20, % ibm 10 62,148,072 74,318 49,074, % 54, % 34,961, % 35, % ibm 11 43,441,568 47,504 42,149, % 45, % 24,954, % 21, % ibm 12 75,913,368 92,264 67,831, % 80, % 42,164, % 44, % ibm 13 71,395,456 84,036 67,278, % 76, % 40,258, % 39, % ibm ,077, , ,393, % 121, % 69,462, % 67, % ibm ,876, , ,695, % 176, % 93,114, % 97, % ibm ,410, , ,584, % 180, % 101,196, % 103, % ibm ,743, , ,178, % 273, % 146,224, % 163, % Averge 15.49% 19.74% 42.13% 51.41%

Inclined Plane Walking Compensation for a Humanoid Robot

Inclined Plane Walking Compensation for a Humanoid Robot Incline Plne Wlking Compenstion for Humnoi Robot Nttpong Kewlek n Thvi Mneewrn Institute of Fiel Robotics, King Mongkut's University of Technology Thonburi, Bngkok, Thiln (Tel : +662-4709339; E-mil: k.nttpong@hotmil.co.th,

More information

Mixed CMOS PTL Adders

Mixed CMOS PTL Adders Anis do XXVI Congresso d SBC WCOMPA l I Workshop de Computção e Aplicções 14 20 de julho de 2006 Cmpo Grnde, MS Mixed CMOS PTL Adders Déor Mott, Reginldo d N. Tvres Engenhri em Sistems Digitis Universidde

More information

A Development of Earthing-Resistance-Estimation Instrument

A Development of Earthing-Resistance-Estimation Instrument A Development of Erthing-Resistnce-Estimtion Instrument HITOSHI KIJIMA Abstrct: - Whenever erth construction work is done, the implnted number nd depth of electrodes hve to be estimted in order to obtin

More information

Study on SLT calibration method of 2-port waveguide DUT

Study on SLT calibration method of 2-port waveguide DUT Interntionl Conference on Advnced Electronic cience nd Technology (AET 206) tudy on LT clibrtion method of 2-port wveguide DUT Wenqing Luo, Anyong Hu, Ki Liu nd Xi Chen chool of Electronics nd Informtion

More information

ALTERNATIVE WAYS TO ENHANCE PERFORMANCE OF BTB HVDC SYSTEMS DURING POWER DISTURBANCES. Pretty Mary Tom 1, Anu Punnen 2.

ALTERNATIVE WAYS TO ENHANCE PERFORMANCE OF BTB HVDC SYSTEMS DURING POWER DISTURBANCES. Pretty Mary Tom 1, Anu Punnen 2. ALTERNATIVE WAYS TO ENHANCE PERFORMANCE OF BTB HVDC SYSTEMS DURING POWER DISTURBANCES Pretty Mry Tom, Anu Punnen Dept.of Electricl n Electronics Engg. Sint Gits College of Engineering,Pthmuttm,Kerl,Ini

More information

Redundancy Data Elimination Scheme Based on Stitching Technique in Image Senor Networks

Redundancy Data Elimination Scheme Based on Stitching Technique in Image Senor Networks Sensors & Trnsducers 204 by IFSA Publishing, S. L. http://www.sensorsportl.com Redundncy Dt Elimintion Scheme Bsed on Stitching Technique in Imge Senor Networks hunling Tng hongqing Technology nd Business

More information

CHAPTER 2 LITERATURE STUDY

CHAPTER 2 LITERATURE STUDY CHAPTER LITERATURE STUDY. Introduction Multipliction involves two bsic opertions: the genertion of the prtil products nd their ccumultion. Therefore, there re two possible wys to speed up the multipliction:

More information

CASCADED MODEL ANALYSIS OF PIXELATED SCINTILLATOR IMAGING DETECTORS

CASCADED MODEL ANALYSIS OF PIXELATED SCINTILLATOR IMAGING DETECTORS Biomeicl echtronics Lb SCIN 7 CSCE OEL NLYSIS OF PIXELE SCINILLOR IGING EECORS Ho Kyung Kim, Seung n Yun n Chng Hwy Lim June, 7, 7 School of echnicl Engineering Pusn Ntionl University Republic of Kore

More information

Power-Aware FPGA Logic Synthesis Using Binary Decision Diagrams

Power-Aware FPGA Logic Synthesis Using Binary Decision Diagrams Power-Awre FPGA Logic Synthesis Using Binry Decision Digrms Kevin Oo Tinmung, Dvid Howlnd, nd Russell Tessier Deprtment of Electricl nd Computer Engineering University of Msschusetts Amherst, MA 01003

More information

The Discussion of this exercise covers the following points:

The Discussion of this exercise covers the following points: Exercise 4 Bttery Chrging Methods EXERCISE OBJECTIVE When you hve completed this exercise, you will be fmilir with the different chrging methods nd chrge-control techniques commonly used when chrging Ni-MI

More information

Y9.ET1.3 Implementation of Secure Energy Management against Cyber/physical Attacks for FREEDM System

Y9.ET1.3 Implementation of Secure Energy Management against Cyber/physical Attacks for FREEDM System Y9.ET1.3 Implementtion of Secure Energy ngement ginst Cyber/physicl Attcks for FREED System Project Leder: Fculty: Students: Dr. Bruce cillin Dr. o-yuen Chow Jie Dun 1. Project Gols Develop resilient cyber-physicl

More information

Engineer-to-Engineer Note

Engineer-to-Engineer Note Engineer-to-Engineer Note EE-297 Technicl notes on using Anlog Devices DSPs, processors nd development tools Visit our Web resources http://www.nlog.com/ee-notes nd http://www.nlog.com/processors or e-mil

More information

Interference Cancellation Method without Feedback Amount for Three Users Interference Channel

Interference Cancellation Method without Feedback Amount for Three Users Interference Channel Open Access Librry Journl 07, Volume, e57 ISSN Online: -97 ISSN Print: -9705 Interference Cncelltion Method without Feedbc Amount for Three Users Interference Chnnel Xini Tin, otin Zhng, Wenie Ji School

More information

Design of a Pipelined DSP Microprocessor MUN DSP2000

Design of a Pipelined DSP Microprocessor MUN DSP2000 Design of Pipeline DSP icroprocessor N DSP2000 Cheng Li, Lu io, Qiyo Yu, P.Gillr n R.Venktesn Fculty of Engineering n Applie Science emoril niversity of Newfounln St. John s, NF, Cn A1B 3 E-mil: {licheng,

More information

Application of Wavelet De-noising in Vibration Torque Measurement

Application of Wavelet De-noising in Vibration Torque Measurement IJCSI Interntionl Journl of Computer Science Issues, Vol. 9, Issue 5, No 3, September 01 www.ijcsi.org 9 Appliction of Wvelet De-noising in Vibrtion orque Mesurement Ho Zho 1 1 Jixing University, Jixing,

More information

Exercise 1-1. The Sine Wave EXERCISE OBJECTIVE DISCUSSION OUTLINE. Relationship between a rotating phasor and a sine wave DISCUSSION

Exercise 1-1. The Sine Wave EXERCISE OBJECTIVE DISCUSSION OUTLINE. Relationship between a rotating phasor and a sine wave DISCUSSION Exercise 1-1 The Sine Wve EXERCISE OBJECTIVE When you hve completed this exercise, you will be fmilir with the notion of sine wve nd how it cn be expressed s phsor rotting round the center of circle. You

More information

METHOD OF LOCATION USING SIGNALS OF UNKNOWN ORIGIN. Inventor: Brian L. Baskin

METHOD OF LOCATION USING SIGNALS OF UNKNOWN ORIGIN. Inventor: Brian L. Baskin METHOD OF LOCATION USING SIGNALS OF UNKNOWN ORIGIN Inventor: Brin L. Bskin 1 ABSTRACT The present invention encompsses method of loction comprising: using plurlity of signl trnsceivers to receive one or

More information

MAXIMUM FLOWS IN FUZZY NETWORKS WITH FUNNEL-SHAPED NODES

MAXIMUM FLOWS IN FUZZY NETWORKS WITH FUNNEL-SHAPED NODES MAXIMUM FLOWS IN FUZZY NETWORKS WITH FUNNEL-SHAPED NODES Romn V. Tyshchuk Informtion Systems Deprtment, AMI corportion, Donetsk, Ukrine E-mil: rt_science@hotmil.com 1 INTRODUCTION During the considertion

More information

Testing Delay Faults in Asynchronous Handshake Circuits

Testing Delay Faults in Asynchronous Handshake Circuits Testing Dely Fults in Asynchronous Hnshke Circuits Feng Shi Electricl Engineering Dept. Yle University New Hven, Connecticut feng.shi@yle.eu Yiorgos Mkris Electricl Engineering Dept. Yle Univerisity New

More information

Experiment 3: Non-Ideal Operational Amplifiers

Experiment 3: Non-Ideal Operational Amplifiers Experiment 3: Non-Idel Opertionl Amplifiers Fll 2009 Equivlent Circuits The bsic ssumptions for n idel opertionl mplifier re n infinite differentil gin ( d ), n infinite input resistnce (R i ), zero output

More information

(CATALYST GROUP) B"sic Electric"l Engineering

(CATALYST GROUP) Bsic Electricl Engineering (CATALYST GROUP) B"sic Electric"l Engineering 1. Kirchhoff s current l"w st"tes th"t (") net current flow "t the junction is positive (b) Hebr"ic sum of the currents meeting "t the junction is zero (c)

More information

Experiment 3: Non-Ideal Operational Amplifiers

Experiment 3: Non-Ideal Operational Amplifiers Experiment 3: Non-Idel Opertionl Amplifiers 9/11/06 Equivlent Circuits The bsic ssumptions for n idel opertionl mplifier re n infinite differentil gin ( d ), n infinite input resistnce (R i ), zero output

More information

A Novel Back EMF Zero Crossing Detection of Brushless DC Motor Based on PWM

A Novel Back EMF Zero Crossing Detection of Brushless DC Motor Based on PWM A ovel Bck EMF Zero Crossing Detection of Brushless DC Motor Bsed on PWM Zhu Bo-peng Wei Hi-feng School of Electricl nd Informtion, Jingsu niversity of Science nd Technology, Zhenjing 1003 Chin) Abstrct:

More information

Research on Local Mean Decomposition Algorithms in Harmonic and Voltage Flicker Detection of Microgrid

Research on Local Mean Decomposition Algorithms in Harmonic and Voltage Flicker Detection of Microgrid Sensors & Trnsducers 23 by IFSA http://www.sensorsportl.com Reserch on Locl Men Decomposition Algorithms in Hrmonic nd Voltge Flicer Detection of Microgrid Wensi CAO, Linfei LIU School of Electric Power,

More information

A Comparative Analysis of Algorithms for Determining the Peak Position of a Stripe to Sub-pixel Accuracy

A Comparative Analysis of Algorithms for Determining the Peak Position of a Stripe to Sub-pixel Accuracy A Comprtive Anlysis of Algorithms for Determining the Pek Position of Stripe to Sub-pixel Accurcy D.K.Nidu R.B.Fisher Deprtment of Artificil Intelligence, University of Edinburgh 5 Forrest Hill, Edinburgh

More information

Localization of Latent Image in Heterophase AgBr(I) Tabular Microcrystals

Localization of Latent Image in Heterophase AgBr(I) Tabular Microcrystals Interntionl ymposium on ilver Hlide Technology Locliztion of Ltent Imge in Heterophse AgBr(I) Tulr Microcrystls Elen V. Prosvirkin, Aigul B. Aishev, Timothy A. Lrichev, Boris A. echkrev Kemerovo tte University,

More information

Understanding Basic Analog Ideal Op Amps

Understanding Basic Analog Ideal Op Amps Appliction Report SLAA068A - April 2000 Understnding Bsic Anlog Idel Op Amps Ron Mncini Mixed Signl Products ABSTRACT This ppliction report develops the equtions for the idel opertionl mplifier (op mp).

More information

Lecture 20. Intro to line integrals. Dan Nichols MATH 233, Spring 2018 University of Massachusetts.

Lecture 20. Intro to line integrals. Dan Nichols MATH 233, Spring 2018 University of Massachusetts. Lecture 2 Intro to line integrls Dn Nichols nichols@mth.umss.edu MATH 233, Spring 218 University of Msschusetts April 12, 218 (2) onservtive vector fields We wnt to determine if F P (x, y), Q(x, y) is

More information

Sparse Banded Matrix Filter for Image Denoising

Sparse Banded Matrix Filter for Image Denoising Inin Journl of Science n Technology, Vol 8(24), DOI: 10.17485/ijst/2015/v8i24/80153, September 2015 ISSN (Print) : 0974-6846 ISSN (Online) : 0974-5645 Sprse Bne Mtrix Filter for Imge Denoising V. Sowmy

More information

DYE SOLUBILITY IN SUPERCRITICAL CARBON DIOXIDE FLUID

DYE SOLUBILITY IN SUPERCRITICAL CARBON DIOXIDE FLUID THERMAL SCIENCE, Yer 2015, Vol. 19, No. 4, pp. 1311-1315 1311 DYE SOLUBILITY IN SUPERCRITICAL CARBON DIOXIDE FLUID by Jun YAN, Li-Jiu ZHENG *, Bing DU, Yong-Fng QIAN, nd Fng YE Lioning Provincil Key Lbortory

More information

2. Self-tapping screws as tensile reinforcements perpendicular to the grain

2. Self-tapping screws as tensile reinforcements perpendicular to the grain Reinforcements perpeniculr to te grin using self-tpping screws Univ.-Prof. Dr.-Ing. Hns Jocim Blss Dipl.-Ing. Ireneusz Bejtk Lerstul für Ingenieurolzbu un Bukonstruktionen University of Krlsrue 7618 Krlsrue,

More information

Module 9. DC Machines. Version 2 EE IIT, Kharagpur

Module 9. DC Machines. Version 2 EE IIT, Kharagpur Module 9 DC Mchines Version EE IIT, Khrgpur esson 40 osses, Efficiency nd Testing of D.C. Mchines Version EE IIT, Khrgpur Contents 40 osses, efficiency nd testing of D.C. mchines (esson-40) 4 40.1 Gols

More information

Implementation of Different Architectures of Forward 4x4 Integer DCT For H.264/AVC Encoder

Implementation of Different Architectures of Forward 4x4 Integer DCT For H.264/AVC Encoder Implementtion of Different Architectures of Forwrd 4x4 Integer DCT For H.64/AVC Encoder Bunji Antoinette Ringnyu, Ali Tngel, Emre Krulut 3 Koceli University, Institute of Science nd Technology, Koceli,

More information

A Simple Approach to Control the Time-constant of Microwave Integrators

A Simple Approach to Control the Time-constant of Microwave Integrators 5 VOL., NO.3, MA, A Simple Approch to Control the Time-constnt of Microwve Integrtors Dhrmendr K. Updhyy* nd Rkesh K. Singh NSIT, Division of Electronics & Communiction Engineering New Delhi-78, In Tel:

More information

Adaptive Network Coding for Wireless Access Networks

Adaptive Network Coding for Wireless Access Networks Adptive Network Coding for Wireless Access Networks Tun Trn School of Electricl Engineering nd Computer Science Oregon Stte University, Corvllis, Oregon 9733 Emil: trntu@eecs.orst.edu Thinh Nguyen School

More information

Figure 2.14: Illustration of spatial frequency in image data. a) original image, f(x,y), b) plot of f(x) for the transect across image at the arrow.

Figure 2.14: Illustration of spatial frequency in image data. a) original image, f(x,y), b) plot of f(x) for the transect across image at the arrow. CEE 615: DIGITL IMGE PROCESSING Topic 2: The Digitl Imge 2-1 Fourier Trnsform full escription of the istribution of sptil frequencies in n imge is given by the twoimensionl Fourier trnsform of the imge.

More information

Algorithms for Memory Hierarchies Lecture 14

Algorithms for Memory Hierarchies Lecture 14 Algorithms for emory Hierrchies Lecture 4 Lecturer: Nodri Sitchinv Scribe: ichel Hmnn Prllelism nd Cche Obliviousness The combintion of prllelism nd cche obliviousness is n ongoing topic of reserch, in

More information

Architectural Support for Efficient Large-Scale Automata Processing

Architectural Support for Efficient Large-Scale Automata Processing Architecturl Support for Efficient Lrge-Scle Automt cessing Hongyun Liu, Mohme Ibrhim, Onur Kyirn, Sreepthi Pi, n Awit Jog College of Willim & Mry Avnce Micro Devices, Inc. University of Rochester Emil:

More information

Synchronous Machine Parameter Measurement

Synchronous Machine Parameter Measurement Synchronous Mchine Prmeter Mesurement 1 Synchronous Mchine Prmeter Mesurement Introduction Wound field synchronous mchines re mostly used for power genertion but lso re well suited for motor pplictions

More information

DESIGN OF CONTINUOUS LAG COMPENSATORS

DESIGN OF CONTINUOUS LAG COMPENSATORS DESIGN OF CONTINUOUS LAG COMPENSATORS J. Pulusová, L. Körösi, M. Dúbrvská Institute of Robotics nd Cybernetics, Slovk University of Technology, Fculty of Electricl Engineering nd Informtion Technology

More information

Improving Iris Identification using User Quality and Cohort Information

Improving Iris Identification using User Quality and Cohort Information Improving Iris Identifiction using User Qulity nd Cohort Informtion Arun Pssi, Ajy Kumr Biometrics Reserch Lbortory Deprtment of Electricl Engineering, Indin Institute of Technology Delhi Huz Khs, New

More information

SMALL SIGNAL MODELING OF DC-DC POWER CONVERTERS BASED ON SEPARATION OF VARIABLES

SMALL SIGNAL MODELING OF DC-DC POWER CONVERTERS BASED ON SEPARATION OF VARIABLES SMA SGNA MOENG OF CC POWER CONERTERS BASE ON SEPARATON OF ARABES BY NG POH KEONG (B.S.E.E, University of Kentucky, USA) EPARTMENT OF EECTRCA AN COMPUTER ENGNEERNG A THESS SUBMTTE FOR THE EGREE OF MASTER

More information

Kyushu Institute of Technology

Kyushu Institute of Technology Title: Integrted Rescue Service Stellite (IRS-St) Primry Point of Contct (POC): Mohmed Ibrhim Co-uthors: Btsuren Amglnbt, Puline Fure, Kevin Chou Orgniztion:, 1-1 Sensui, Tobt, Kitkyushu 804-8550, Jpn

More information

A New Algorithm to Compute Alternate Paths in Reliable OSPF (ROSPF)

A New Algorithm to Compute Alternate Paths in Reliable OSPF (ROSPF) A New Algorithm to Compute Alternte Pths in Relile OSPF (ROSPF) Jin Pu *, Eric Mnning, Gholmli C. Shoj, Annd Srinivsn ** PANDA Group, Computer Science Deprtment University of Victori Victori, BC, Cnd Astrct

More information

Design and Development of 8-Bits Fast Multiplier for Low Power Applications

Design and Development of 8-Bits Fast Multiplier for Low Power Applications IACSIT Interntionl Journl of Engineering nd Technology, Vol. 4, No. 6, Decemer 22 Design nd Development of 8-Bits Fst Multiplier for Low Power Applictions Vsudev G. nd Rjendr Hegdi, Memer, IACSIT proportionl

More information

Adaptive Geometric Features Based Filtering Impulse Noise in Colour Images

Adaptive Geometric Features Based Filtering Impulse Noise in Colour Images Aptive Geometric Fetures Bse Filtering Impulse Noise in Colour Imges Zhengy Xu #1, Bin Qiu *, Hong Ren Wu #3 Xinghuo Yu #4 # School of Electricl n Computer Engineering, Pltform Technologies Reserch Institute,

More information

10.4 AREAS AND LENGTHS IN POLAR COORDINATES

10.4 AREAS AND LENGTHS IN POLAR COORDINATES 65 CHAPTER PARAMETRIC EQUATINS AND PLAR CRDINATES.4 AREAS AND LENGTHS IN PLAR CRDINATES In this section we develop the formul for the re of region whose oundry is given y polr eqution. We need to use the

More information

This is a repository copy of Effect of power state on absorption cross section of personal computer components.

This is a repository copy of Effect of power state on absorption cross section of personal computer components. This is repository copy of Effect of power stte on bsorption cross section of personl computer components. White Rose Reserch Online URL for this pper: http://eprints.whiterose.c.uk/10547/ Version: Accepted

More information

CS 135: Computer Architecture I. Boolean Algebra. Basic Logic Gates

CS 135: Computer Architecture I. Boolean Algebra. Basic Logic Gates Bsic Logic Gtes : Computer Architecture I Boolen Algebr Instructor: Prof. Bhgi Nrhri Dept. of Computer Science Course URL: www.ses.gwu.edu/~bhgiweb/cs35/ Digitl Logic Circuits We sw how we cn build the

More information

ISSCC 2006 / SESSION 21 / ADVANCED CLOCKING, LOGIC AND SIGNALING TECHNIQUES / 21.5

ISSCC 2006 / SESSION 21 / ADVANCED CLOCKING, LOGIC AND SIGNALING TECHNIQUES / 21.5 21.5 A 1.1GHz Chrge-Recovery Logic Visvesh Sthe, Jung-Ying Chueh, Mrios Ppefthymiou University of Michign, Ann Aror, MI Boost Logic is chrge-recovery circuit fmily cple of operting t GHz-clss frequencies

More information

Area-Time Efficient Digit-Serial-Serial Two s Complement Multiplier

Area-Time Efficient Digit-Serial-Serial Two s Complement Multiplier Are-Time Efficient Digit-Seril-Seril Two s Complement Multiplier Essm Elsyed nd Htem M. El-Boghddi Computer Engineering Deprtment, Ciro University, Egypt Astrct - Multipliction is n importnt primitive

More information

Application Note. Differential Amplifier

Application Note. Differential Amplifier Appliction Note AN367 Differentil Amplifier Author: Dve n Ess Associted Project: Yes Associted Prt Fmily: CY8C9x66, CY8C7x43, CY8C4x3A PSoC Designer ersion: 4. SP3 Abstrct For mny sensing pplictions, desirble

More information

Kirchhoff s Rules. Kirchhoff s Laws. Kirchhoff s Rules. Kirchhoff s Laws. Practice. Understanding SPH4UW. Kirchhoff s Voltage Rule (KVR):

Kirchhoff s Rules. Kirchhoff s Laws. Kirchhoff s Rules. Kirchhoff s Laws. Practice. Understanding SPH4UW. Kirchhoff s Voltage Rule (KVR): SPH4UW Kirchhoff s ules Kirchhoff s oltge ule (K): Sum of voltge drops round loop is zero. Kirchhoff s Lws Kirchhoff s Current ule (KC): Current going in equls current coming out. Kirchhoff s ules etween

More information

EE Controls Lab #2: Implementing State-Transition Logic on a PLC

EE Controls Lab #2: Implementing State-Transition Logic on a PLC Objective: EE 44 - Controls Lb #2: Implementing Stte-rnsition Logic on PLC ssuming tht speed is not of essence, PLC's cn be used to implement stte trnsition logic. he dvntge of using PLC over using hrdwre

More information

Design and Modeling of Substrate Integrated Waveguide based Antenna to Study the Effect of Different Dielectric Materials

Design and Modeling of Substrate Integrated Waveguide based Antenna to Study the Effect of Different Dielectric Materials Design nd Modeling of Substrte Integrted Wveguide bsed Antenn to Study the Effect of Different Dielectric Mterils Jgmeet Kour 1, Gurpdm Singh 1, Sndeep Ary 2 1Deprtment of Electronics nd Communiction Engineering,

More information

System-Wide Harmonic Mitigation in a Diesel Electric Ship by Model Predictive Control

System-Wide Harmonic Mitigation in a Diesel Electric Ship by Model Predictive Control IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS System-Wide Hrmonic Mitigtion in Diesel Electric Ship by Model Predictive Control Espen Skjong, Jon Are Suul, Member, IEEE, Atle Rygg, Tor Arne Johnsen, Senior

More information

Synchronous Machine Parameter Measurement

Synchronous Machine Parameter Measurement Synchronous Mchine Prmeter Mesurement 1 Synchronous Mchine Prmeter Mesurement Introduction Wound field synchronous mchines re mostly used for power genertion but lso re well suited for motor pplictions

More information

Fuzzy Logic Controller for Three Phase PWM AC-DC Converter

Fuzzy Logic Controller for Three Phase PWM AC-DC Converter Journl of Electrotechnology, Electricl Engineering nd Mngement (2017) Vol. 1, Number 1 Clusius Scientific Press, Cnd Fuzzy Logic Controller for Three Phse PWM AC-DC Converter Min Muhmmd Kml1,, Husn Ali2,b

More information

Threshold Logic Computing: Memristive-CMOS Circuits for Fast Fourier Transform and Vedic Multiplication

Threshold Logic Computing: Memristive-CMOS Circuits for Fast Fourier Transform and Vedic Multiplication 1 Threshold Logic Computing: Memristive-CMOS Circuits for Fst Fourier Trnsform nd edic Multipliction Alex Pppchen Jmes, Dinesh S. Kumr, nd Arun Ajyn Abstrct Brin inspired circuits cn provide n lterntive

More information

ABB STOTZ-KONTAKT. ABB i-bus EIB Current Module SM/S Intelligent Installation Systems. User Manual SM/S In = 16 A AC Un = 230 V AC

ABB STOTZ-KONTAKT. ABB i-bus EIB Current Module SM/S Intelligent Installation Systems. User Manual SM/S In = 16 A AC Un = 230 V AC User Mnul ntelligent nstlltion Systems A B 1 2 3 4 5 6 7 8 30 ma 30 ma n = AC Un = 230 V AC 30 ma 9 10 11 12 C ABB STOTZ-KONTAKT Appliction Softwre Current Vlue Threshold/1 Contents Pge 1 Device Chrcteristics...

More information

& Y Connected resistors, Light emitting diode.

& Y Connected resistors, Light emitting diode. & Y Connected resistors, Light emitting diode. Experiment # 02 Ojectives: To get some hndson experience with the physicl instruments. To investigte the equivlent resistors, nd Y connected resistors, nd

More information

High Speed On-Chip Interconnects: Trade offs in Passive Termination

High Speed On-Chip Interconnects: Trade offs in Passive Termination High Speed On-Chip Interconnects: Trde offs in Pssive Termintion Rj Prihr University of Rochester, NY, USA prihr@ece.rochester.edu Abstrct In this pper, severl pssive termintion schemes for high speed

More information

Multi-beam antennas in a broadband wireless access system

Multi-beam antennas in a broadband wireless access system Multi-em ntenns in rodnd wireless ccess system Ulrik Engström, Mrtin Johnsson, nders Derneryd nd jörn Johnnisson ntenn Reserch Center Ericsson Reserch Ericsson SE-4 84 Mölndl Sweden E-mil: ulrik.engstrom@ericsson.com,

More information

A Slot-Asynchronous MAC Protocol Design for Blind Rendezvous in Cognitive Radio Networks

A Slot-Asynchronous MAC Protocol Design for Blind Rendezvous in Cognitive Radio Networks Globecom 04 - Wireless Networking Symposium A Slot-Asynchronous MAC Protocol Design for Blind Rendezvous in Cognitive Rdio Networks Xingy Liu nd Jing Xie Deprtment of Electricl nd Computer Engineering

More information

BP-P2P: Belief Propagation-Based Trust and Reputation Management for P2P Networks

BP-P2P: Belief Propagation-Based Trust and Reputation Management for P2P Networks BP-PP: Belief Propgtion-Bsed Trust nd Reputtion Mngement for PP Networs Ermn Aydy School of Electricl nd Comp. Eng. Georgi Institute of Technology Atlnt, GA 333, USA Emil: eydy@gtech.edu Frmrz Feri School

More information

Math 116 Calculus II

Math 116 Calculus II Mth 6 Clculus II Contents 7 Additionl topics in Integrtion 7. Integrtion by prts..................................... 7.4 Numericl Integrtion.................................... 7 7.5 Improper Integrl......................................

More information

Information-Coupled Turbo Codes for LTE Systems

Information-Coupled Turbo Codes for LTE Systems Informtion-Coupled Turbo Codes for LTE Systems Lei Yng, Yixun Xie, Xiowei Wu, Jinhong Yun, Xingqing Cheng nd Lei Wn rxiv:709.06774v [cs.it] 20 Sep 207 Abstrct We propose new clss of informtion-coupled

More information

INSTITUTE OF AERONAUTICAL ENGINEERING (Autonomous) Dundigal, Hyderabad

INSTITUTE OF AERONAUTICAL ENGINEERING (Autonomous) Dundigal, Hyderabad Hll Ticket No Question Pper Code: AEC009 INSTITUTE OF AERONAUTICAL ENGINEERING (Autonomous) Dundigl, Hyderd - 500 043 MODEL QUESTION PAPER Four Yer B.Tech V Semester End Exmintions, Novemer - 2018 Regultions:

More information

Modeling of Conduction and Switching Losses in Three-Phase Asymmetric Multi-Level Cascaded Inverter

Modeling of Conduction and Switching Losses in Three-Phase Asymmetric Multi-Level Cascaded Inverter Proceedings of the 5th WEA nt. onf. on Power ystems nd Electromgnetic omptibility, orfu, Greece, August 23-25, 2005 (pp176-181) Modeling of onduction nd witching Losses in Three-Phse Asymmetric Multi-Level

More information

Eliminating Non-Determinism During Test of High-Speed Source Synchronous Differential Buses

Eliminating Non-Determinism During Test of High-Speed Source Synchronous Differential Buses Eliminting Non-Determinism During of High-Speed Source Synchronous Differentil Buses Abstrct The t-speed functionl testing of deep sub-micron devices equipped with high-speed I/O ports nd the synchronous

More information

Timing Constraint-driven Technology Mapping for FPGAs Considering False Paths and Multi-Clock Domains

Timing Constraint-driven Technology Mapping for FPGAs Considering False Paths and Multi-Clock Domains Timing Constrint-driven Technology Mpping for FPGAs Considering Flse Pths nd Multi-Clock Domins Lei Cheng, Deming Chen, Mrtin D.F. Wong Univ. of Illinois t UC, Chmpign, IL USA {lcheng1,dchen,mdfwong}@uiuc.edu

More information

BP-P2P: Belief Propagation-Based Trust and Reputation Management for P2P Networks

BP-P2P: Belief Propagation-Based Trust and Reputation Management for P2P Networks 1 9th Annul IEEE Communictions Society Conference on Sensor, Mesh nd Ad Hoc Communictions nd Networs (SECON) BP-PP: Belief Propgtion-Bsed Trust nd Reputtion Mngement for PP Networs Ermn Aydy School of

More information

Example. Check that the Jacobian of the transformation to spherical coordinates is

Example. Check that the Jacobian of the transformation to spherical coordinates is lss, given on Feb 3, 2, for Mth 3, Winter 2 Recll tht the fctor which ppers in chnge of vrible formul when integrting is the Jcobin, which is the determinnt of mtrix of first order prtil derivtives. Exmple.

More information

Exponential-Hyperbolic Model for Actual Operating Conditions of Three Phase Arc Furnaces

Exponential-Hyperbolic Model for Actual Operating Conditions of Three Phase Arc Furnaces Americn Journl of Applied Sciences 6 (8): 1539-1547, 2009 ISSN 1546-9239 2009 Science Publictions Exponentil-Hyperbolic Model for Actul Operting Conditions of Three Phse Arc Furnces 1 Mhdi Bnejd, 2 Rhmt-Allh

More information

ECE 274 Digital Logic. Digital Design. RTL Design RTL Design Method. RTL Design Memory Components

ECE 274 Digital Logic. Digital Design. RTL Design RTL Design Method. RTL Design Memory Components ECE 27 Digitl Logic Memories n Hierrchy Digitl Design 5.6 5. Digitl Design Chpter 5: Slies to ccompny the textbook Digitl Design, First Eition, by Frnk Vhi, John Wiley n Sons Publishers, 27. http://www.vhi.com

More information

Robustness Analysis of Pulse Width Modulation Control of Motor Speed

Robustness Analysis of Pulse Width Modulation Control of Motor Speed Proceedings of the World Congress on Engineering nd Computer Science 2007 WCECS 2007, October 24-26, 2007, Sn Frncisco, USA obustness Anlysis of Pulse Width Modultion Control of Motor Speed Wei Zhn Abstrct

More information

9.4. ; 65. A family of curves has polar equations. ; 66. The astronomer Giovanni Cassini ( ) studied the family of curves with polar equations

9.4. ; 65. A family of curves has polar equations. ; 66. The astronomer Giovanni Cassini ( ) studied the family of curves with polar equations 54 CHAPTER 9 PARAMETRIC EQUATINS AND PLAR CRDINATES 49. r, 5. r sin 3, 5 54 Find the points on the given curve where the tngent line is horizontl or verticl. 5. r 3 cos 5. r e 53. r cos 54. r sin 55. Show

More information

Engineer-to-Engineer Note

Engineer-to-Engineer Note Engineer-to-Engineer Note EE-236 Technicl notes on using Anlog Devices DSPs, processors nd development tools Contct our technicl support t dsp.support@nlog.com nd t dsptools.support@nlog.com Or visit our

More information

Design of a Variable Reactor for Load Balancing and Harmonics Elimination

Design of a Variable Reactor for Load Balancing and Harmonics Elimination Design of Vrile Rector for Lo Blncing n Hrmonics Elimintion H Dlvn, S W Su n Q P H Fculty of Engineering, University of echnology, Syney Browy, NSW 7, Austrli Emil: {hlvn, stevensu, qungh}@engutseuu Abstrct-his

More information

Experimental Application of H Output-Feedback Controller on Two Links of SCARA Robot

Experimental Application of H Output-Feedback Controller on Two Links of SCARA Robot INTERNATIONAL JOURNAL OF CONTROL, AUTOMATION AND SYSTEMS VOL.5 NO. Jnury 6 ISSN 65-877 (Print) ISSN 65-885 (Online) http://www.reserchpu.org/journl/jc/jc.html Experimentl Appliction of H Output-Feedck

More information

Innovative plate solutions for flexographic printing. nyloflex printing plates

Innovative plate solutions for flexographic printing. nyloflex printing plates Innovtive plte solutions for flexogrphic printing nyloflex printing pltes nyloflex Printing Pltes Unique nd comprehensive expertise in flexogrphic printing Printing pltes from Flint Group to meet every

More information

Jamming-Resistant Collaborative Broadcast In Wireless Networks, Part II: Multihop Networks

Jamming-Resistant Collaborative Broadcast In Wireless Networks, Part II: Multihop Networks Jmming-Resistnt ollbortive Brodcst In Wireless Networks, Prt II: Multihop Networks Ling Xio Ximen University, hin 361005 Emil: lxio@xmu.edu.cn Huiyu Di N Stte University, Rleigh, N 27695 Emil: huiyu di@ncsu.edu

More information

A Cluster-based TDMA System for Inter-Vehicle Communications *

A Cluster-based TDMA System for Inter-Vehicle Communications * JOURNAL OF INFORMATION SCIENCE AND ENGINEERING 30, 213-231 (2014) A Cluster-bsed TDMA System for Inter-Vehicle Communictions * Deprtment of Electricl Engineering Ntionl Sun Yt-Sen University Kohsiung,

More information

A New Stochastic Inner Product Core Design for Digital FIR Filters

A New Stochastic Inner Product Core Design for Digital FIR Filters MATEC Web of Conferences, (7) DOI:./ mtecconf/7 CSCC 7 A New Stochstic Inner Product Core Design for Digitl FIR Filters Ming Ming Wong,, M. L. Dennis Wong, Cishen Zhng, nd Ismt Hijzin Fculty of Engineering,

More information

CHARACTERISTICS OF THE GPS SIGNAL SCINTILLATIONS DURING IONOSPHERIC IRREGULARITIES AND THEIR EFFECTS OVER THE GPS SYSTEM

CHARACTERISTICS OF THE GPS SIGNAL SCINTILLATIONS DURING IONOSPHERIC IRREGULARITIES AND THEIR EFFECTS OVER THE GPS SYSTEM CHRCTERISTICS OF THE GPS SIGNL SCINTILLTIONS DURING IONOSPHERIC IRREGULRITIES ND THEIR EFFECTS OVER THE GPS SYSTEM Eurico R. de Paula, I.J.Kantor, L.F.C. de Rezende ERONOMY DIVISION NTIONL INSTITUTE FOR

More information

Development and application of a patent-based design around. process

Development and application of a patent-based design around. process Authors: Yeh-Ling Hsu, Po-Er Hsu, Yung-Chieh Hung, Y-Dn Xio (--4); recommended: Yeh-Ling Hsu (-6-9). Note: his pper is presented t the st Interntionl Conference on Systemtic Innovtion, Hsinchu, iwn, Jnury.

More information

Passive and Active Hybrid Integrated EMI Filters

Passive and Active Hybrid Integrated EMI Filters Pssive nd Active Hybrid Integrted EMI Filters J. Biel, A. Wirthmueller, R. Wespe, M.. Heldwein, J. W. Kolr Power Electronic Systems bortory Swiss Federl Institute of Technology Zurich, Switzerlnd Emil:

More information

Signaling-Embedded Preamble Design for Flexible Optical Transport Networks

Signaling-Embedded Preamble Design for Flexible Optical Transport Networks Signling-Embedded Premble Design for Flexible Opticl Trnsport Networks Linglong Di nd Zhocheng Wng Tsinghu Ntionl Lbortory for Informtion Science nd Technology, Deprtment of Electronic Engineering, Tsinghu

More information

Application of AHP in the Analysis of Flexible Manufacturing System

Application of AHP in the Analysis of Flexible Manufacturing System Journl of Industril nd Intelligent Informtion Vol., No., Jnury 0 Appliction of AHP in the Anlysis of Flexible Mnufcturing System Rjveer Singh, Prveen Shrm, nd Sndeep Singhl Ntionl Institute of Technology/Mechnicl

More information

MULTILEVEL INVERTER TOPOLOGIES USING FLIPFLOPS

MULTILEVEL INVERTER TOPOLOGIES USING FLIPFLOPS MULTILVL INVRTR TOPOLOGIS USING FLIPFLOPS C.R.BALAMURUGAN S.SIVASANKARI Aruni ngineering College, Tiruvnnmli. Indi crblin010@gmil.com, sivyokesh1890@gmil.com S.P.NATARAJAN Annmli University, Chidmbrm,

More information

Simulation of Transformer Based Z-Source Inverter to Obtain High Voltage Boost Ability

Simulation of Transformer Based Z-Source Inverter to Obtain High Voltage Boost Ability Interntionl Journl of cience, Engineering nd Technology Reserch (IJETR), olume 4, Issue 1, October 15 imultion of Trnsformer Bsed Z-ource Inverter to Obtin High oltge Boost Ability A.hnmugpriy 1, M.Ishwry

More information

Design And Implementation Of Luo Converter For Electric Vehicle Applications

Design And Implementation Of Luo Converter For Electric Vehicle Applications Design And Implementtion Of Luo Converter For Electric Vehicle Applictions A.Mnikndn #1, N.Vdivel #2 ME (Power Electronics nd Drives) Deprtment of Electricl nd Electronics Engineering Sri Shkthi Institute

More information

THE STUDY OF INFLUENCE CORE MATERIALS ON TECHNOLOGICAL PROPERTIES OF UNIVERSAL BENTONITE MOULDING MATERIALS. Matej BEZNÁK, Vladimír HANZEN, Ján VRABEC

THE STUDY OF INFLUENCE CORE MATERIALS ON TECHNOLOGICAL PROPERTIES OF UNIVERSAL BENTONITE MOULDING MATERIALS. Matej BEZNÁK, Vladimír HANZEN, Ján VRABEC THE STUDY OF INFLUENCE CORE MATERIALS ON TECHNOLOGICAL PROPERTIES OF UNIVERSAL BENTONITE MOULDING MATERIALS Mtej BEZNÁK, Vldimír HANZEN, Ján VRABEC Authors: Mtej Beznák, Assoc. Prof. PhD., Vldimír Hnzen,

More information

IEEE TRANSACTIONS ON, VOL., NO. -, 201-1

IEEE TRANSACTIONS ON, VOL., NO. -, 201-1 IEEE TRANSACTIONS ON, VOL., NO. -, 201-1 Optiml Power Flow OPF) Moel with Unifie AC-DC Lo Flow n Optiml Commitment for n AC-ctenry Rilwy Power Supply System RPSS) fe by High Voltge DC HVDC) trnsmission

More information

Discontinued AN6262N, AN6263N. (planed maintenance type, maintenance type, planed discontinued typed, discontinued type)

Discontinued AN6262N, AN6263N. (planed maintenance type, maintenance type, planed discontinued typed, discontinued type) ICs for Cssette, Cssette Deck ANN, ANN Puse Detection s of Rdio Cssette, Cssette Deck Overview The ANN nd the ANN re the puse detection integrted circuits which select the progrm on the cssette tpe. In

More information

Direct AC Generation from Solar Cell Arrays

Direct AC Generation from Solar Cell Arrays Missouri University of Science nd Technology Scholrs' Mine UMR-MEC Conference 1975 Direct AC Genertion from Solr Cell Arrys Fernndo L. Alvrdo Follow this nd dditionl works t: http://scholrsmine.mst.edu/umr-mec

More information

First Round Solutions Grades 4, 5, and 6

First Round Solutions Grades 4, 5, and 6 First Round Solutions Grdes 4, 5, nd 1) There re four bsic rectngles not mde up of smller ones There re three more rectngles mde up of two smller ones ech, two rectngles mde up of three smller ones ech,

More information

4110 IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, VOL. 66, NO. 5, MAY 2017

4110 IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, VOL. 66, NO. 5, MAY 2017 40 IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, VOL. 66, NO. 5, MAY 07 Trnsmit Power Control for DD-Underlid Cellulr Networs Bsed on Sttisticl Fetures Peng Sun, Kng G. Shin, Life Fellow, IEEE, Hilin Zhng,

More information

Energy Harvesting Two-Way Channels With Decoding and Processing Costs

Energy Harvesting Two-Way Channels With Decoding and Processing Costs IEEE TRANSACTIONS ON GREEN COMMUNICATIONS AND NETWORKING, VOL., NO., MARCH 07 3 Energy Hrvesting Two-Wy Chnnels With Decoding nd Processing Costs Ahmed Arf, Student Member, IEEE, Abdulrhmn Bknin, Student

More information

B inary classification refers to the categorization of data

B inary classification refers to the categorization of data ROBUST MODULAR ARTMAP FOR MULTI-CLASS SHAPE RECOGNITION Chue Poh Tn, Chen Chnge Loy, Weng Kin Li, Chee Peng Lim Abstrct This pper presents Fuzzy ARTMAP (FAM) bsed modulr rchitecture for multi-clss pttern

More information