DLA LAND AND MARITIME COLUMBUS, OHIO

Size: px
Start display at page:

Download "DLA LAND AND MARITIME COLUMBUS, OHIO"

Transcription

1 REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE PMIC N/ PREPRED BY RICK OFFICER DL LND ND MRITIME Original date of drawing YY-MM-DD CHECKED BY RJESH PITHDI PPROVED BY CHRLES F. SFFLE TITLE MICROCIRCUIT, LINER, QUD CHNNEL DIGITL ISOLTOR, MONOLITHIC SILICON CODE IDENT. NO. REV PGE 1 OF 25 MSC N/ 5962-V094-15

2 1. SCOPE 1.1 Scope. This drawing documents the general requirements of a high performance quad channel, digital isolator microcircuit, with an operating temperature range of -55 C to +125 C. 1.2 Vendor Item Drawing dministrative Control Number. The manufacturer s PIN is the item of identification. The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation: Device type(s) X E Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) Device type Generic Circuit function 01 DUM3402 Quad channel, digital isolator Case outline(s). The case outline(s) are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 16 MS-013- Small outline surface mount Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufacturer: Finish designator B C D E Z Material Hot solder dip Tin-lead plate Gold plate Palladium Gold flash palladium Other DL LND ND MRITIME REV PGE 2

3 1.3 bsolute maximum ratings. 1/ Supply voltages (V DD1, V DD2 ) V to +7.0 V 2/ Input voltages (V I, V IB, V IC, V ID, V E1, V E2 ) V to V DDI V 2/ 3/ Output voltage (V O, V OB, V OC, V OD ) V to V DDO V 2/ 3/ verage output current per pin: 4/ Side 1 (I O1 ) m to +18 m Side 2 (I O2 ) m to +22 m Common mode transients (CM H, CM L ) kv/ s to +100 kv/ s 5/ Storage temperature range (T STG ) C to +150 C 1.4 Recommended operating conditions. 6/ Supply voltages (V DD1, V DD2 ) V to 5.5 V 2/ Input signal rise and fall times ms Operating temperature range (T ) C to +125 C 1.5 Package characteristics. Resistance (input to output) (R IO ) typical 7/ Capacitance (input to output) (C IO ) with f = 1 MHz pf typical 7/ Input capacitance (C I ) pf typical 8/ Integrated circuit junction to case thermal resistance: Thermocouple located at center of package underside. Side 1 ( JCI ) C/W typical Side 2 ( JCO ) C/W typical 1/ Stresses beyond those listed under absolute maximum rating may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2/ ll voltages are relative to their respective ground. 3/ V DDI and V DDO refer to the supply voltages on the input and output sides of a given channel, respectively. 4/ See figure 5 for maximum rated current values for various temperatures. 5/ Refers to common mode transients across the insulation barrier. Common mode transients exceeding the absolute maximum ratings can cause latch up or permanent damage. 6/ Use of this product beyond the manufacturers design rules or stated parameters is done at the user s risk. The manufacturer and/or distributor maintain no responsibility or liability for product used beyond the stated limits. 7/ Device considered a 2 terminal device; V DD1 pin to GND1 pin are shorted together, and GND2 pin to V DD2 pin are shorted together. 8/ Input capacitance is from any input data pin to ground. DL LND ND MRITIME REV PGE 3

4 2. PPLICBLE DOCUMENTS JEDEC Solid State Technology ssociation JEDEC PUB 95 Registered and Standard Outlines for Semiconductor Devices (Copies of these documents are available online at or from JEDEC Solid State Technology ssociation, 3103 North 10th Street, Suite 240 S, rlington, V ). 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with the manufacturer s part number as shown in 6.3 herein and as follows:. Manufacturer s name, CGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturer s part number and with items and C (if applicable) above. 3.3 Electrical characteristics. The maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions are as specified herein. 3.5 Diagrams Case outline. The case outline shall be as shown in and figure Terminal connections. The terminal connections shall be as shown in figure Truth table. The truth table shall be as shown in figure Logic diagram. The logic diagram shall be as shown in figure Thermal derating curve. The thermal derating curve shall be as shown in figure Data rate graphs. The data rate graphs shall be as shown in figures 6 through 9. DL LND ND MRITIME REV PGE 4

5 TBLE I. Electrical performance characteristics. 1/ Test Symbol Conditions 5 V operation 2/ Temperature, T Device type Min Limits Max Unit DC specifications Input supply current per channel, quiescent Output supply current per channel, quiescent I DDI (Q) -55 C to +125 C m 0.57 typical I DDO (Q) -55 C to +125 C m 0.29 typical Total supply current 3/ DC to 2 Mbps V DD1 or V DD2 supply current I DD1(Q), DC to 1 MHz logical signal -55 C to +125 C m frequency I DD2(Q) 2.0 typical Total supply current 3/ 10 Mbps V DD1 or V DD2 supply current I DD1(10), 5 MHz logical signal frequency -55 C to +125 C m I DD2(10) 6.0 typical DC specifications Input leakage per channel V EX input pull up current Tristate leakage current per channel Logic high input threshold Logic low input threshold I I 0 V V IX V DDX -55 C to +125 C typical I PU V EX = 0 V -55 C to +125 C typical I OZ -55 C to +125 C typical V IH, V EH -55 C to +125 C V V IL, V EL -55 C to +125 C V See footnotes at end of table. DL LND ND MRITIME REV PGE 5

6 TBLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 5 V operation 2/ Temperature, T Device type Min Limits Max Unit DC specifications continued. Logic high output voltages V OH, V OBH I OX = -20, V IX = V IXH 4/ 5/ -55 C to +125 C 01 (V DD1 or V DD2 ) 0.1 V 5.0 typical V OCH, V ODH I OX = -4 m, V IX = V IXH 4/ 5/ -55 C to +125 C (V DD1 or V DD2 ) typical Logic low output voltage V OL, I OX = 20, V IX = V IXL 4/ 6/ -55 C to +125 C V V OBL 0.0 typical V OCL, I OX = 400, V IX = V IXL 4/ 6/ -55 C to +125 C 0.1 V ODL 0.04 typical I OX = 4 m, V IX = V IXL 4/ 6/ -55 C to +125 C typical Switching specifications. Minimum pulse width PW C L = 15 pf, CMOS signal levels -55 C to +125 C ns Maximum data rate C L = 15 pf, CMOS signal levels -55 C to +125 C Mbps Propagation delay t PHL, C L = 15 pf, CMOS signal levels -55 C to +125 C ns t PLH 32 typical Pulse width distortion t PLH t PHL Pulse width distortion t PLH t PHL change versus temperature Propagation delay skew PWD C L = 15 pf, CMOS signal levels -55 C to +125 C 01 3 ns C L = 15 pf, CMOS signal levels 01 5 typical ps/ C t PSK C L = 15 pf, CMOS signal levels -55 C to +125 C ns See footnotes at end of table. DL LND ND MRITIME REV PGE 6

7 TBLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 5 V operation 2/ Temperature, T Device type Min Limits Max Unit Switching specifications continued. Channel to channel matching, codirectional channels Channel to channel matching, opposing directional channels t PSKCD C L = 15 pf, CMOS signal levels -55 C to +125 C 01 3 ns t PSKOD C L = 15 pf, CMOS signal levels -55 C to +125 C 01 6 ns Output propagation delay, disable (high/low to high impedance) Output propagation delay, enable (high impedance to high/low) t PHZ, t PLZ t PZH, t PZL C L = 15 pf, CMOS signal levels -55 C to +125 C 01 8 ns 6 typical C L = 15 pf, CMOS signal levels -55 C to +125 C 01 8 ns 6 typical Output rise/fall time (10% to 90%) Common mode 7/ transient immunity logic high output Common mode 7/ transient immunity logic low output t R / t F C L = 15 pf, CMOS signal levels typical ns CM H V IX = V DD1 /V DD2, V CM = 1000 V, -55 C to +125 C kv/ s transient magnitude = 800 V 35 typical CM L V IX = 0 V, V CM = 1000 V, -55 C to +125 C kv/ s transient magnitude = 800 V 35 typical Refresh rate fr typical Mbps Dynamic supply current per channel, input Dynamic supply current per channel, output I DDI(D) 8/ typical m/ Mbps I DDO(D) 8/ typical m/ Mbps See footnotes at end of table. DL LND ND MRITIME REV PGE 7

8 TBLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 3.3 V operation 9/ Temperature, T Device type Min Limits Max Unit DC specifications Input supply current per channel, quiescent Output supply current per channel, quiescent I DDI (Q) -55 C to +125 C m 0.31 typical I DDO (Q) -55 C to +125 C m 0.19 typical Total supply current 3/ DC to 2 Mbps V DD1 or V DD2 supply current I DD1(Q), DC to 1 MHz logical signal -55 C to +125 C m I DD2(Q) frequency 1.2 typical Total supply current 3/ 10 Mbps V DD1 or V DD2 supply current I DD1(10), 5 MHz logical signal frequency -55 C to +125 C m I DD2(10) 3.4 typical DC specifications Input leakage per channel V EX input pull up current Tristate leakage current per channel Logic high input threshold Logic low input threshold I I 0 V V IX V DDX -55 C to +125 C typical I PU V EX = 0 V -55 C to +125 C typical I OZ -55 C to +125 C typical V IH, V EH -55 C to +125 C V V IL, V EL -55 C to +125 C V See footnotes at end of table. DL LND ND MRITIME REV PGE 8

9 TBLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 3.3 V operation 9/ Temperature, T Device type Min Limits Max Unit DC specifications continued. Logic high output voltages V OH, V OBH I OX = -20, V IX = V IXH 4/ 5/ -55 C to +125 C 01 (V DD1 or V DD2 ) 0.1 V 3.3 typical V OCH, V ODH I OX = -4 m, V IX = V IXH 4/ 5/ -55 C to +125 C (V DD1 or V DD2 ) typical Logic low output voltage V OL, I OX = 20, V IX = V IXL 4/ 6/ -55 C to +125 C V V OBL 0.0 typical V OCL, I OX = 400, V IX = V IXL 4/ 6/ -55 C to +125 C 0.1 V ODL 0.04 typical I OX = 4 m, V IX = V IXL 4/ 6/ -55 C to +125 C typical Switching specifications Minimum pulse width PW C L = 15 pf, CMOS signal levels -55 C to +125 C ns Maximum data rate C L = 15 pf, CMOS signal levels -55 C to +125 C Mbps Propagation delay t PHL, C L = 15 pf, CMOS signal levels -55 C to +125 C ns t PLH 38 typical Pulse width distortion t PLH t PHL Pulse width distortion t PLH t PHL change versus temperature Propagation delay skew PWD C L = 15 pf, CMOS signal levels -55 C to +125 C 01 3 ns C L = 15 pf, CMOS signal levels 01 5 typical ps/ C t PSK C L = 15 pf, CMOS signal levels -55 C to +125 C ns See footnotes at end of table. DL LND ND MRITIME REV PGE 9

10 TBLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 3.3 V operation 9/ Temperature, T Device type Min Limits Max Unit Switching specifications continued. Channel to channel matching, codirectional channels Channel to channel matching, opposing directional channels t PSKCD C L = 15 pf, CMOS signal levels -55 C to +125 C 01 3 ns t PSKOD C L = 15 pf, CMOS signal levels -55 C to +125 C 01 6 ns Output propagation delay, disable (high/low to high impedance) Output propagation delay, enable (high impedance to high/low) t PHZ, t PLZ t PZH, t PZL C L = 15 pf, CMOS signal levels -55 C to +125 C 01 8 ns 6 typical C L = 15 pf, CMOS signal levels -55 C to +125 C 01 8 ns 6 typical Output rise/fall time (10% to 90%) Common mode 7/ transient immunity logic high output Common mode 7/ transient immunity logic low output t R / t F C L = 15 pf, CMOS signal levels 01 3 typical ns CM H V IX = V DD1 /V DD2, V CM = 1000 V, -55 C to +125 C kv/ s transient magnitude = 800 V 35 typical CM L V IX = 0 V, V CM = 1000 V, -55 C to +125 C kv/ s transient magnitude = 800 V 35 typical Refresh rate fr typical Mbps Dynamic supply current per channel, input Dynamic supply current per channel, output I DDI(D) 8/ typical m/ Mbps I DDO(D) 8/ typical m/ Mbps See footnotes at end of table. DL LND ND MRITIME REV PGE 10

11 TBLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 5 V / 3.3 V or 3.3 V / 5 V operation 10/ Temperature, T Device type Min Limits Max Unit DC specifications Input supply current per channel, quiescent I DDI (Q) 5 V / 3.3 V operation -55 C to +125 C m 0.57 typical 3.3 V / 5 V operation -55 C to +125 C typical Output supply current per channel, quiescent I DDO (Q) 5 V / 3.3 V operation -55 C to +125 C m 0.29 typical 3.3 V / 5 V operation -55 C to +125 C typical Total supply current 3/ DC to 2 Mbps V DD1 supply current I DD1(Q) DC to 1 MHz logical signal frequency, 5 V / 3.3 V operation DC to 1 MHz logical signal frequency, 3.3 V / 5 V operation V DD2 supply current I DD2(Q) DC to 1 MHz logical signal frequency, 5 V / 3.3 V operation DC to 1 MHz logical signal frequency, 3.3 V / 5 V operation -55 C to +125 C m 2.0 typical -55 C to +125 C typical -55 C to +125 C m 1.2 typical -55 C to +125 C typical Total supply current 3/ 10 Mbps V DD1 supply current I DD1(10) 5 MHz logical signal frequency, 5 V / 3.3 V operation 5 MHz logical signal frequency, 3.3 V / 5 V operation -55 C to +125 C m 6.0 typical -55 C to +125 C typical See footnotes at end of table. DL LND ND MRITIME REV PGE 11

12 TBLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 5 V / 3.3 V or 3.3 V / 5 V operation 10/ Temperature, T Device type Min Limits Max Unit DC specifications continued. Total supply current 3/ 10 Mbps V DD2 supply current I DD2(10) 5 MHz logical signal frequency, 5 V / 3.3 V operation 5 MHz logical signal frequency, 3.3 V / 5 V operation -55 C to +125 C m 3.3 typical -55 C to +125 C typical Input leakage per channel V EX input pull up current Tristate leakage current per channel I I 0 V V IX V DDX -55 C to +125 C typical I PU V EX = 0 V -55 C to +125 C typical I OZ -55 C to +125 C typical Logic high input threshold V IH, V EH 5 V / 3.3 V operation -55 C to +125 C V 3.3 V / 5 V operation 1.6 Logic low input threshold V IL, V EL 5 V / 3.3 V operation -55 C to +125 C V 3.3 V / 5 V operation 0.4 Logic high output voltages V OH, V OBH I OX = -20, V IX = V IXH 4/ 5/ -55 C to +125 C 01 (V DD1 or V DD2 ) 0.1 V (V DD1 or V DD2 ) typical V OCH, V ODH I OX = -4 m, V IX = V IXH 4/ 5/ -55 C to +125 C (V DD1 or V DD2 ) 0.4 (V DD1 or V DD2 ) 0.2 typical See footnotes at end of table. DL LND ND MRITIME REV PGE 12

13 TBLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 5 V / 3.3 V or 3.3 V / 5 V operation 10/ Temperature, T Device type Min Limits Max Unit DC specifications continued. Logic low output voltage V OL, I OX = 20, V IX = V IXL 4/ 6/ -55 C to +125 C V V OBL 0.0 typical V OCL, I OX = 400, V IX = V IXL 4/ 6/ -55 C to +125 C 0.1 V ODL 0.04 typical I OX = 4 m, V IX = V IXL 4/ 6/ -55 C to +125 C typical Switching specifications Minimum pulse width PW C L = 15 pf, CMOS signal levels -55 C to +125 C ns Maximum data rate C L = 15 pf, CMOS signal levels -55 C to +125 C Mbps Propagation delay t PHL, C L = 15 pf, CMOS signal levels -55 C to +125 C ns t PLH 35 typical Pulse width distortion t PLH t PHL Pulse width distortion t PLH t PHL change versus temperature Propagation delay skew PWD C L = 15 pf, CMOS signal levels -55 C to +125 C 01 3 ns C L = 15 pf, CMOS signal levels 01 5 typical ps/ C t PSK C L = 15 pf, CMOS signal levels -55 C to +125 C ns See footnotes at end of table. DL LND ND MRITIME REV PGE 13

14 TBLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 5 V / 3.3 V or 3.3 V / 5 V operation 10/ Temperature, T Device type Min Limits Max Unit Switching specifications continued. Channel to channel matching, codirectional channels Channel to channel matching, opposing directional channels t PSKCD C L = 15 pf, CMOS signal levels -55 C to +125 C 01 3 ns t PSKOD C L = 15 pf, CMOS signal levels -55 C to +125 C 01 6 ns Output propagation delay, disable (high/low to high impedance) Output propagation delay, enable (high impedance to high/low) t PHZ, t PLZ t PZH, t PZL C L = 15 pf, CMOS signal levels -55 C to +125 C 01 8 ns 6 typical C L = 15 pf, CMOS signal levels -55 C to +125 C 01 8 ns 6 typical Output rise/fall time (10% to 90%) t R / t F C L = 15 pf, CMOS signal levels, 5 V / 3.3 V operation 01 3 typical ns C L = 15 pf, CMOS signal levels, 3.3 V / 5 V operation 2.5 typical Common mode 7/ transient immunity logic high output Common mode 7/ transient immunity logic low output CM H V IX = V DD1 /V DD2, V CM = 1000 V, transient magnitude = 800 V CM L V IX = 0 V, V CM = 1000 V, transient magnitude = 800 V -55 C to +125 C kv/ s 35 typical -55 C to +125 C kv/ s 35 typical Refresh rate fr 5 V / 3.3 V operation typical Mbps 3.3 V / 5 V operation 1.1 typical See footnotes at end of table. DL LND ND MRITIME REV PGE 14

15 TBLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 5 V / 3.3 V or 3.3 V / 5 V operation 10/ Temperature, T Device type Min Limits Max Unit Dynamic supply current per channel, input Dynamic supply current per channel, output I DDI(D) 5 V / 3.3 V operation 8/ typical m/ Mbps 3.3 V / 5 V operation 8/ 0.10 typical I DDO(D) 5 V / 3.3 V operation 8/ typical m/ Mbps 3.3 V / 5 V operation 8/ 0.05 typical See footnotes at end of table. DL LND ND MRITIME REV PGE 15

16 TBLE I. Electrical performance characteristics Continued. 1/ 1/ Testing and other quality control techniques are used to the extent deemed necessary to assure product performance over the specified temperature range. Product may not necessarily be tested across the full temperature range and all parameters may not necessarily be tested. In the absence of specific parametric testing, product performance is assured by characterization and/or design. 2/ ll voltages are relative to their respective ground. 4.5 V V DD1 5.5 V and 4.5 V V DD2 5.5 V. Unless otherwise specified, all minimum / maximum specifications apply over the entire recommended operation range. ll typical specifications are at T = 25 C, V DD1 = V DD2 = 5 V. 3/ The supply current values for all four channels are combined when running at identical data rates. Output supply current values are specified with no output load present. See figures 6 through 8 for information on per channel supply current as a function of data rate for unloaded and loaded conditions. See figures 9 and 10 for total V DD1 and V DD2 supply currents as a function of data rate for device channel configurations. 4/ I OX is the channel X output current, where X =, B, C, or D. 5/ V IXH is the input side logic high. 6/ V IXL is the input side logic low. 7/ CM H is the maximum common mode voltage slew rate that can be sustained while maintaining the (V OUT ) 0.8 V DD2. CM L is the maximum common mode voltage slew rate that can be sustained while maintain V OUT 0.8 V. The common mode voltage slew rates apply to both rising and falling common mode voltage edges. The transient magnitude is the range over which the common mode is slewed. 8/ Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in signal data rate. See figures 6 through 8 for information on per channel supply current for unloaded and loaded conditions. 9/ ll voltages are relative to their respective ground V V DD1 3.6 V and V V DD2 3.6 V. Unless otherwise specified, all minimum / maximum specifications apply over the entire recommended operation range. ll typical specifications are at T = 25 C, V DD1 = V DD2 = 3.3 V. 10/ ll voltages are relative to their respective ground. For 5 V / 3.3 V operation, 4.5 V V DD1 5.5 V and V V DD2 3.6 V, and for 3.3 V / 5 V operation, V V DD1 3.6 V and 4.5 V V DD2 5.5 V. Unless otherwise specified, all minimum / maximum specifications apply over the entire recommended operation range. ll typical specifications are at T = 25 C, V DD1 = 3.3 V, V DD2 = 5 V or V DD1 = 5 V, V DD2 = 3.3 V. DL LND ND MRITIME REV PGE 16

17 Case X FIGURE 1. Case outline. DL LND ND MRITIME REV PGE 17

18 Case X continued. Symbol Inches Dimensions Millimeters Min Max Min Max b c D E E e BSC 1.27 BSC L n NOTES: 1. Controlling dimensions are millimeter, inch dimensions are given for reference only. 2. Falls within JEDEC MS-013 variation. FIGURE 1. Case outline - continued. DL LND ND MRITIME REV PGE 18

19 Device type 01 Case outline X Terminal number Terminal symbol Description 1 V DD1 Supply voltage for isolator side 1, V to 5.5 V. 2 GND1 Ground 1. Ground reference for isolator side 1. See note 1 3 V I Logic input. 4 V IB Logic input B. 5 V OC Logic output C. 6 V OD Logic output D. 7 V E1 Output enable 1. ctive high logic input. V OC and V OD outputs are enabled when V E1 is high or disconnected. V OC and V OD outputs are disabled when V E1 is low. In noisy environments, connecting V E1 to an external logic high or low is recommended. 8 GND1 Ground 1. Ground reference for isolator side 1. See note 1. 9 GND2 Ground 2. Ground reference for isolator side V E2 Output enable 2. ctive high logic input. V O and V OB outputs are enabled when V E2 is high or disconnected. V O and V OB outputs are disabled when V E2 is low. In noisy environments, connecting V E2 to an external logic high or low is recommended. 11 V ID Logic input D. 12 V IC Logic input C. 13 V OB Logic output B. 14 V O Logic output. 15 GND2 Ground 2. Ground reference for isolator side V DD2 Supply voltage for isolator side 2, V to 5.5 V. NOTE: 1. Both GND1 pins are internally connected and connecting both to GND1 is recommended. Both GND2 pins are internally connected and connecting both to GND2 is recommended. In noisy environments, connecting output enables (V E1 and V E2 ) to an external logic high or low is recommended. FIGURE 2. Terminal connections. DL LND ND MRITIME REV PGE 19

20 Positive logic V IX input V EX input V DDI state V DDO state V OX output Notes H H or NC Powered Powered H L H or NC Powered Powered L X L Powered Powered Z X H or NC Unpowered Powered H Outputs return to the input state within 1 s of V DDI power restoration. X L Unpowered Powered Z X X Powered Unpowered Indeterminate Outputs return to the input state within 1 s of V DDO power restoration if V EX state is H or NC. Outputs return to high impedance state within 8 ns of V DDO power restoration if V EX state is L. 1/ V IX and V OX refer to the input and output signals of a given channel (, B, C, or D). V EX refers to the output enable signal on the same side as the V OX outputs. V DDI and V DDO refer to the supply voltages on the input and output sides of the given channel, respectively. 2/ H is high, L is low, X is don t care, and NC is no connect. 3/ In noisy environments, connecting V EX to an external logic high or low is recommended. FIGURE 3. Truth table. DL LND ND MRITIME REV PGE 20

21 FIGURE 4. Logic diagram. DL LND ND MRITIME REV PGE 21

22 FIGURE 5. Thermal derating curve. DL LND ND MRITIME REV PGE 22

23 FIGURE 6. Typical input supply current per channel versus data rate (no load). FIGURE 7. Typical output supply current per channel versus data rate (no load). DL LND ND MRITIME REV PGE 23

24 FIGURE 8. Typical output supply current per channel versus data rate (15 pf output load). FIGURE 9. Typical VDD1 or VDD2 supply current versus data rate for 5 V and 3.3 V operation. DL LND ND MRITIME REV PGE 24

25 4. VERIFICTION 4.1 Product assurance requirements. The manufacturer is responsible for performing all inspection and test requirements as indicated in their internal documentation. Such procedures should include proper handling of electrostatic sensitive devices, classification, packaging, and labeling of moisture sensitive devices, as applicable. 5. PREPRTION FOR DELIVERY 5.1 Packaging. Preservation, packaging, labeling, and marking shall be in accordance with the manufacturer s standard commercial practices for electrostatic discharge sensitive devices. 6. NOTES 6.1 ESDS. Devices are electrostatic discharge sensitive and are classified as ESDS class 1 minimum. 6.2 Configuration control. The data contained herein is based on the salient characteristics of the device manufacturer s data book. The device manufacturer reserves the right to make changes without notice. This drawing will be modified as changes are provided. 6.3 Suggested source(s) of supply. Identification of the suggested source(s) of supply herein is not to be construed as a guarantee of present or continued availability as a source of supply for the item. DL Land and Maritime maintains an online database of all current sources of supply at Vendor item drawing administrative control number 1/ Device manufacturer CGE code Vendor part number -01XE DUM3402TRWZ-EP 1/ The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation. CGE code Source of supply nalog Devices Route 1 Industrial Park P.O. Box 9106 Norwood, M Point of contact: Raheen Business Park Limerick, Ireland DL LND ND MRITIME REV PGE 25

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Correct the vendor part number from SN65LVDS31MDTEP to SN65LVDS31MDREP. Make change to the V OC(PP) test by deleting 150 mv maximum and replacing with 50 mv typical..

More information

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, HIGH SPEED ISOLATORS, MONOLITHIC SILICON REVISIONS

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, HIGH SPEED ISOLATORS, MONOLITHIC SILICON REVISIONS REVISIONS LTR DESCRIPTION DTE PPROVED Make change to note 2 as specified under paragraph 6.3. Update document paragraphs to current requirements. - ro 15-05-14 C. SFFLE CURRENT DESIGN CTIVITY CGE CODE

More information

TITLE MICROCIRCUIT, DIGITAL, ADVANCED CMOS, 16- BIT BUS TRANSCEIVER WITH THREE-STATE OUTPUTS, TTL COMPATIBLE, MONOLITHIC SILICON REVISIONS

TITLE MICROCIRCUIT, DIGITAL, ADVANCED CMOS, 16- BIT BUS TRANSCEIVER WITH THREE-STATE OUTPUTS, TTL COMPATIBLE, MONOLITHIC SILICON REVISIONS REVISIONS LTR DESCRIPTION DTE PPROVED B Update boilerplate paragraphs to current requirements. - PHN Update boilerplate to current MIL-PRF-38535 requirements. - PHN 09-02-04 Charles F. Saffle 15-07-28

More information

LTR DESCRIPTION DATE (YY-MM-DD) APPROVED. Update boilerplate paragraphs to current requirements. - PHN

LTR DESCRIPTION DATE (YY-MM-DD) APPROVED. Update boilerplate paragraphs to current requirements. - PHN REVISIONS LTR DESCRIPTION DTE (YY-MM-DD) PPROVED B Update boilerplate paragraphs to current requirements. - PHN Update boilerplate to current MIL-PRF-38535 requirements. - PHN 10-01-19 Thomas M. Hess 15-11-24

More information

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE 18 19 20 21 22 REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 PMIC

More information

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED B Update boilerplate paragraphs to current requirements. - PHN Update boilerplate to current MIL-PRF-38535 requirements. - PHN 10-06-22 Thomas M. Hess 16-03-21 Thomas

More information

TITLE MICROCIRCUIT, DIGITAL, ADVANCED CMOS, 16- BIT D-TYPE EDGE-TRIGGERED FLIP-FLOP WITH 3-STATE OUTPUTS, TTL COMPATIBLE, MONOLITHIC SILICON REVISIONS

TITLE MICROCIRCUIT, DIGITAL, ADVANCED CMOS, 16- BIT D-TYPE EDGE-TRIGGERED FLIP-FLOP WITH 3-STATE OUTPUTS, TTL COMPATIBLE, MONOLITHIC SILICON REVISIONS REVISIONS LTR DESCRIPTION DTE PPROVED B Update boilerplate paragraphs to current requirements. - PHN Update boilerplate to current MIL-PRF-38535 requirements. - PHN 09-02-17 Charles F. Saffle 15-07-28

More information

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Change the topside marking from M3232C to MB3232M as specified under paragraph 6.3. Make change to note 2 and add note to case outline Y as specified under figure

More information

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 PMIC N/ PREPRED BY RICK

More information

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 PMIC N/ PREPRED BY RICK

More information

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 PMIC N/ PREPRED BY RICK OFFICER

More information

REVISIONS LTR DESCRIPTION DATE APPROVED Thomas M. Hess. Update boilerplate to current MIL-PRF requirements. - PHN

REVISIONS LTR DESCRIPTION DATE APPROVED Thomas M. Hess. Update boilerplate to current MIL-PRF requirements. - PHN REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate to current MIL-PRF-38535 requirements. - PHN 14-06-24 Thomas M. Hess CURRENT DESIGN CTIVITY CGE CODE HS CHNGED NMES TO: DL LND ND MRITIME 43218-3990

More information

DLA LAND AND MARITIME COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, CMOS, ±% V/ +5V, 4 Ω, SINGLE SPDT SWITCH, MONOLITHIC SILICON REVISIONS

DLA LAND AND MARITIME COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, CMOS, ±% V/ +5V, 4 Ω, SINGLE SPDT SWITCH, MONOLITHIC SILICON REVISIONS REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 11 12 PMIC N/ PREPRED BY Phu H. Nguyen DL

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, QUADRUPLE 2-INPUT EXCLUSIVE-OR GATE, MONOLITHIC SILICON REVISIONS

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, QUADRUPLE 2-INPUT EXCLUSIVE-OR GATE, MONOLITHIC SILICON REVISIONS REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate to current MIL-PRF-38535 requirements. - PHN 13-12-11 Thomas M. Hess CURRENT DESIGN CTIVITY CGE CODE HS CHNGED NMES TO: DL LND ND MRITIME 43218-3990

More information

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 11 12 PMIC N/ PREPRED BY RICK OFFICER DL

More information

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, CONTROLLER AREA NETWORK (CAN) TRANSCEIVER, MONOLITHIC SILICON

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, CONTROLLER AREA NETWORK (CAN) TRANSCEIVER, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DTE PPROVED dd JEDEC references under section 2. Update document paragraphs to current requirements. - ro 15-10-20 C. SFFLE CURRENT DESIGN CTIVITY CGE CODE HS CHNGED NMES TO:

More information

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Table I, input offset voltage test, delete 9 mv and substitute 8 mv. Table I, input offset current test, delete 20 n and substitute 2 n. Table I, input bias current

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, 3.3 V CAN TRANSCEIVERS, MONOLITHIC SILICON REVISIONS

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, 3.3 V CAN TRANSCEIVERS, MONOLITHIC SILICON REVISIONS REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate to current MIL-PRF-38535 requirements. - PHN 14-01-09 Thomas M. Hess CURRENT DESIGN CTIVITY CGE CODE HS CHNGED NMES TO: DL LND ND MRITIME 43218-3990

More information

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL-LINEAR, 1 OHM, SPDT ANALOG SWITCH, MONOLITHIC SILICON REVISIONS

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL-LINEAR, 1 OHM, SPDT ANALOG SWITCH, MONOLITHIC SILICON REVISIONS REVISIONS LTR DESCRIPTION DTE PPROVED Update document paragraphs to current requirements. - ro 14-06-25 C. SFFLE CURRENT DESIGN CTIVITY CGE CODE HS CHNGED NMES TO: DL LND ND MRITIME 43218-3990 Prepared

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, LINEAR, 17 V, 1.5 A SYNCHRONOUS STEP-DOWN CONVERTER, MONOLITHIC SILICON REVISIONS

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, LINEAR, 17 V, 1.5 A SYNCHRONOUS STEP-DOWN CONVERTER, MONOLITHIC SILICON REVISIONS REVISIONS LTR DESCRIPTION DTE PPROVED dd device type 02. - PHN 07-11-06 Thomas M. Hess B dd device type 03. - PHN 07-11-27 Thomas M. Hess C dd test conditions to the P-channel MOSFET current limit test

More information

Correct lead finish for device 01 on last page. - CFS

Correct lead finish for device 01 on last page. - CFS REVISIONS LTR DESCRIPTION DTE PPROVED B Correct lead finish for device 01 on last page. - CFS Update paragraph 6.3, device -02X is no longer available. Update paragraphs to current requirements. - ro 05-12-02

More information

TITLE MICROCIRCUIT, DIGITAL, MICROPROCESSOR VOLTAGE MONITORS WITH PROGRAMMABLE VOLTAGE DETECTION, MONOLITHIC SILICON REVISIONS

TITLE MICROCIRCUIT, DIGITAL, MICROPROCESSOR VOLTAGE MONITORS WITH PROGRAMMABLE VOLTAGE DETECTION, MONOLITHIC SILICON REVISIONS REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 PMIC N/ PREPRED BY Phu H. Nguyen DL LND ND

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate paragraphs to current requirements. - PHN 09-11-09 Thomas M. Hess Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, LINEAR, PRECISION PROGRAMMABLE REFERENCE, MONOLITHIC SILICON REVISIONS

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, LINEAR, PRECISION PROGRAMMABLE REFERENCE, MONOLITHIC SILICON REVISIONS REVISIONS LTR DESCRIPTION DTE PPROVED B dd device type 02. Update boilerplate to current revision. - CFS Update boilerplate paragraphs to current requirements. - PHN 06-07-06 Thomas M. Hess 13-09-12 Thomas

More information

REVISIONS LTR DESCRIPTION DATE APPROVED Thomas M. Hess. Update boilerplate paragraphs to current requirements. - PHN

REVISIONS LTR DESCRIPTION DATE APPROVED Thomas M. Hess. Update boilerplate paragraphs to current requirements. - PHN REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate paragraphs to current requirements. - PHN 11-11-29 Thomas M. Hess B dd device type 03. - phn 12-02-27 Thomas M. Hess CURRENT DESIGN CTIVITY CGE

More information

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. REVISIONS LTR DESCRIPTION DTE PPROVED dd terminal symbol description information under figure 2. Mode of transportation and quantity column under paragraph 6.3. Update document paragraphs to current requirements.

More information

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED dd reference information to section 2. Make change to notes specified under figure 1. Update boilerplate paragraphs to current requirements. - ro 11-12-01 C. SFFLE

More information

TITLE MICROCIRCUIT, DIGITAL, 200 MHz GENERAL PURPOSE CLOCK BUFFER, PCI-X COMPLIANT, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED

TITLE MICROCIRCUIT, DIGITAL, 200 MHz GENERAL PURPOSE CLOCK BUFFER, PCI-X COMPLIANT, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REISIONS LTR DESCRIPTION DTE PPROED dd top side marking in section 6.3.-phn 13-03-21 Thomas M. Hess B Correct part number in section 6.3. - phn 14-05-05 Thomas M. Hess Prepared in accordance with SME Y14.24

More information

A Add footnote to paragraphs and 6.3. Make changes to figure 1 and the dimensions table. - ro

A Add footnote to paragraphs and 6.3. Make changes to figure 1 and the dimensions table. - ro REVISIONS LTR DESCRIPTION DTE PPROVED dd footnote to paragraphs 1.2.2 and 6.3. Make changes to figure 1 and the dimensions table. - ro 12-01-12 C. SFFLE B Update document paragraphs to current requirements.

More information

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, LINEAR, SWITCH MODE LEAD ACID BATTERY CHARGER, MONOLITHIC SILICON

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, LINEAR, SWITCH MODE LEAD ACID BATTERY CHARGER, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DTE PPROVED dd the minimum limit to the High output voltage (V OH ) test as specified under Table I. Updating document paragraph to current requirements. - ro 16-05-24 C. SFFLE

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Correct terminal connections in figure 2. - phn 07-06-25 Thomas M. Hess B Update boilerplate to current MIL-PRF-38535 requirements. - PHN 14-03-20 Thomas M. Hess CURRENT

More information

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate paragraphs to current requirements. - PHN 09-06-24 Thomas M. Hess B Correct dimensions E and E1, case Y in Figure 1. Update boilerplate paragraphs

More information

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Update document paragraph to current requirements. - ro 17-11-15 Charles F. Saffle Prepared in accordance with SME Y14.24 REV PGE REV PGE Vendor item drawing REV STTUS

More information

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. REVISIONS LTR DESCRIPTION DTE PPROVED dd Mode of transportation and quantity column under paragraph 6.3. Update document paragraphs to current requirements. - ro 18-06-04 C. SFFLE Prepared in accordance

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, CMOS, GENERAL PURPOSE LINK LAYER CONTROLLER, MONOLITHIC SILICON

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, CMOS, GENERAL PURPOSE LINK LAYER CONTROLLER, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DTE PPROVED B Update boilerplate paragraphs to current requirements. - CFS Update boilerplate paragraphs to current requirements. - PHN 08-02-25 Thomas M. Hess 13-10-28 Thomas

More information

TITLE MICROCIRCUIT, LINEAR, 16-BIT, ISOLATED SIGMA-DELTA MODULATOR, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV

TITLE MICROCIRCUIT, LINEAR, 16-BIT, ISOLATED SIGMA-DELTA MODULATOR, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 PMIC N/ PREPRED BY Phu H. Nguyen DL LND ND

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, DIGITAL TRANSMITTER, MONOLITHIC SILICON REVISIONS

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, DIGITAL TRANSMITTER, MONOLITHIC SILICON REVISIONS REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate to current MIL-PRF-38535 requirements. - PHN 14-03-20 Thomas M. Hess CURRENT DESIGN CTIVITY CGE CODE HS CHNGED NMES TO: DL LND ND MRITIME 43218-3990

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate to current MIL-PRF-38535 requirements. - PHN 17-01-24 Thomas M. Hess CURRENT DESIGN CTIVITY CGE CODE HS CHNGED NMES TO: DL LND ND MRITIME 43218-3990

More information

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. REISIONS LTR DESCRIPTION DTE PPROED Update boilerplate to current MIL-PRF-38535 requirements. - PHN 17-11-16 Thomas M. Hess B Correct number of pin in section 1.2.2. - PHN 18-09-05 Thomas M. Hess Prepared

More information

Correct the maximum operating temperature range in section 1.1, 1.3 and phn. Update boilerplate to current MIL-PRF requirements.

Correct the maximum operating temperature range in section 1.1, 1.3 and phn. Update boilerplate to current MIL-PRF requirements. REVISIONS LTR DESCRIPTION DTE PPROVED B Correct the maximum operating temperature range in section 1.1, 1.3 and 1.4. - phn Update boilerplate to current MIL-PRF-38535 requirements. - PHN 09-08-18 Thomas

More information

V62/03634 DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE

V62/03634 DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE REVISIONS LTR DESCRIPTION DTE PPROVED dd new device type 09. Update boilerplate to current requirements. Corrections throughout. - CFS 06-12-11 Thomas M. Hess B Update boilerplate paragraphs to current

More information

TITLE MICROCIRCUIT, LINEAR, V AUX POWER DISTRIBUTION SWITCH, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV

TITLE MICROCIRCUIT, LINEAR, V AUX POWER DISTRIBUTION SWITCH, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 PMIC N/ PREPRED BY Phu H. Nguyen DL LND ND

More information

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED dd device type 09. - phn 08-03-24 Thomas M. Hess B C Update boilerplate to current MIL-PRF-38535 requirements. - PHN Correct terminal connections, pin 4 and pin 5

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE REVISIONS TR DESCRIPTION DTE PPROVED B Update boilerplate paragraphs to current requirements. - PN Update boilerplate to current MI-PRF-38535 requirements. - PN 11-08-22 Thomas M. ess 16-09-20 Thomas M.

More information

TITLE MICROCIRCUIT, LINEAR, LC 2 MOS, QUAD SPST SWITCHES, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV

TITLE MICROCIRCUIT, LINEAR, LC 2 MOS, QUAD SPST SWITCHES, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV REIION LTR ECRIPTION TE PPROE Prepared in accordance with ME Y14.24 endor item drawing RE PGE RE PGE RE TTU OF PGE RE PGE 1 2 3 4 5 6 7 8 9 10 11 12 13 PMIC N/ PREPRE BY Phu H. Nguyen L LN N MRITIME 43218-3990

More information

Quad Channel, High Speed Digital Isolators ADuM3440/ADuM3441/ADuM3442

Quad Channel, High Speed Digital Isolators ADuM3440/ADuM3441/ADuM3442 Data Sheet FEATURES Low power operation 5 V operation.7 ma per channel maximum @ Mbps to 2 Mbps 68 ma per channel maximum @ 5 Mbps 3.3 V operation. ma per channel maximum @ Mbps to 2 Mbps 33 ma per channel

More information

Add device type 02. Update boilerplate to current revision. - CFS

Add device type 02. Update boilerplate to current revision. - CFS REVISIONS LTR DESCRIPTION DTE PPROVED B C dd device type 02. Update boilerplate to current revision. - CFS Correct circuit function descriptions in paragraph 1.2.1 to accurately describe devices. - CFS

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate paragraphs to current requirements. - PHN 10-01-19 Thomas M. Hess Prepared in accordance with SME Y14.24 REV PGE REV PGE Vendor item drawing REV

More information

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 11 PMIC N/ PREPRED BY Phu H. Nguyen DL LND

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED B dd device type 02. Update boilerplate to current revision. - CFS Update boilerplate to current MIL-PRF-38535 requirements. - PHN 06-12-15 Thomas M. Hess 14-01-27

More information

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Under paragraph 6.3, delete the tube quantity of 36 units and replace with 96 units. - ro 17-06-05 C. SFFLE Prepared in accordance with SME Y14.24 REV PGE REV PGE

More information

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate paragraphs to current requirements. - ro 12-10-23 C. SFFLE CURRENT DESIGN CTIVITY CGE CODE HS CHNGED NMES TO: DL LND ND MRITIME 43218-3990 Prepared

More information

V62/03626 REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV REV STATUS OF PAGES PAGE

V62/03626 REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV REV STATUS OF PAGES PAGE REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE 18 19 20 REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 PMIC N/ Original

More information

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED B dd case outline Y. Inactivate device type -01XE. Update document paragraphs to current requirements. - ro dd Vendor part number D7949SCPZ-EP-R2. dd Transportation

More information

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. REVISIONS TR DESCRIPTION DTE PPROVED Update boilerplate to current MIPRF38535 requirements. PN 170417 Thomas M. ess CURRENT DESIGN CTIVITY CGE CODE S CNGED NMES TO: D ND ND MRITIME COUMBUS, OIO 432183990

More information

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. REVISIONS LTR DESCRIPTION DTE PPROVED Update document paragraphs to current requirements. - ro 18-05-08 C. SFFLE Prepared in accordance with SME Y14.24 REV PGE REV PGE Vendor item drawing REV STTUS OF

More information

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. REVISIONS LTR DESCRIPTION DTE PPROVED dd Mode of transportation and quantity column under paragraph 6.3. Update document paragraphs to current requirements. - ro 18-07-05 C. SFFLE Prepared in accordance

More information

TITLE MICROCIRCUIT, DIGITAL, PHASE DETECTOR/ FREQUENCY SYNTHESIZER, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED

TITLE MICROCIRCUIT, DIGITAL, PHASE DETECTOR/ FREQUENCY SYNTHESIZER, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REVISIONS LTR DESCRIPTION DTE PPROVED dd lead finish E to the devices. - PHN 18-02-15 Thomas M. Hess Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE

More information

5-Channel, 1 kv Unidirectional Digital Isolator ADuM7510

5-Channel, 1 kv Unidirectional Digital Isolator ADuM7510 Data Sheet FEATURES RoHS-compliant, 6-lead, QSOP package Low power operation: 5 V. ma per channel maximum @ 0 Mbps to Mbps.8 ma per channel maximum @ 0 Mbps High temperature operation: 05 C Up to 0 Mbps

More information

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, CMOS, THREE-PORT CABLE TRANSCEIVER/ARBITER, MONOLITHIC SILICON

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, CMOS, THREE-PORT CABLE TRANSCEIVER/ARBITER, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DTE PPROVED dd device type -02 as a substitute for device type -01. Obsolete device type -01. Correct vendor datasheet errors for limits of V DD, V OD, I OZ parameters. Update

More information

REVISIONS LTR DESCRIPTION DATE APPROVED. Update boilerplate to current MIL-PRF requirements. - PHN Thomas M. Hess

REVISIONS LTR DESCRIPTION DATE APPROVED. Update boilerplate to current MIL-PRF requirements. - PHN Thomas M. Hess REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate to current MIL-PRF-38535 requirements. - PHN 14-08-25 Thomas M. Hess CURRENT DESIGN CTIVITY CGE CODE HS CHNGED NMES TO: DL LND ND MRITIME 43218-3990

More information

TITLE MICROCIRCUIT, DIGITAL, 16 BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS, MONOLITHIC SILICON

TITLE MICROCIRCUIT, DIGITAL, 16 BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate to current MIL-PRF-38535 requirements. - PHN 18-05-22 Thomas M. Hess Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE

More information

TITLE MICROCIRCUIT, LINEAR, DC MOTOR DRIVER IC, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV REV STATUS OF PAGES

TITLE MICROCIRCUIT, LINEAR, DC MOTOR DRIVER IC, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV REV STATUS OF PAGES REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 11 12 13 PMIC N/ PREPRED BY Phu H. Nguyen

More information

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED B Update boilerplate paragraphs to current requirements. - PHN dd a note to figure 1 terminal connections. Update document paragraphs to current requirements. - ro

More information

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. REVISIONS LTR DESCRIPTION DTE PPROVED Make correction to SDIO, SDO Outputs parameter by deleting both Input and replacing with Output. Update document paragraphs to current requirements. - ro 18-10-02

More information

Features. Applications

Features. Applications HCPL-9000/-0900, -900/-090, HCPL-90/-09, -900J/-090J, HCPL-90J/-09J, -90J/-09J High Speed Digital Isolators Data Sheet Lead (Pb) Free RoHS 6 fully compliant RoHS 6 fully compliant options available; -xxxe

More information

TITLE MICROCIRCUIT, LINEAR, DUAL, 16-BIT NANODAC+ WITH 4 ppm/ C REFERENCE, SPI INTERFACE, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED

TITLE MICROCIRCUIT, LINEAR, DUAL, 16-BIT NANODAC+ WITH 4 ppm/ C REFERENCE, SPI INTERFACE, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REVISIONS LTR DESCRIPTION DTE PPROVED Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 PMIC N/ PREPRED BY Phu

More information

icoupler Digital Isolator ADuM1100*

icoupler Digital Isolator ADuM1100* a FEATURES High Data Rate: DC to Mbps (NRZ) Compatible with 3.3 V and 5. V Operation/ Level Translation 25 C Max Operating Temperature Low Power Operation 5 V Operation:. ma Max @ Mbps 4.5 ma Max @ 25

More information

ACCL High Speed Quad-Channel 3/1 Digital Isolator. Data Sheet. Description. Features. Functional Diagram. Applications GND 1

ACCL High Speed Quad-Channel 3/1 Digital Isolator. Data Sheet. Description. Features. Functional Diagram. Applications GND 1 High Speed Quad-Channel 3/1 Digital Isolator Description ACCL-9410 is a quad-channel bi-directional digital isolator. Using capacitive coupling through an insulation barrier, the isolator enables high

More information

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, LINEAR, VOLTAGE PREREGULATOR, HIGH POWER FACTOR, MONOLITHIC SILICON

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, LINEAR, VOLTAGE PREREGULATOR, HIGH POWER FACTOR, MONOLITHIC SILICON REVSONS LTR DESCRPTON DTE PPROVED Update boilerplate paragraphs to current requirements. - ro 12-08-29 C. SFFLE CURRENT DESGN CTVTY CGE CODE HS CHNGED NMES TO: DL LND ND MRTME 43218-3990 Prepared in accordance

More information

HCPL-9000/-0900, -9030/-0930, HCPL-9031/-0931, -900J/-090J, HCPL-901J/-091J, -902J/-092J

HCPL-9000/-0900, -9030/-0930, HCPL-9031/-0931, -900J/-090J, HCPL-901J/-091J, -902J/-092J Data Sheet HCPL-9000/-0900, -9030/-0930, HCPL-901J/-091J, -902J/-092J Description The HCPL-90xx and HCPL-09xx CMOS digital isolators feature high speed performance and excellent transient immunity specifications.

More information

FST32X Bit Bus Switch

FST32X Bit Bus Switch FST32X245 16-Bit Bus Switch General Description The Fairchild Switch FST32X245 provides 16-bits of high speed CMOS TTL-compatible bus switching in a standard flow-through mode. The low On Resistance of

More information

FST Bit Low Power Bus Switch

FST Bit Low Power Bus Switch 2-Bit Low Power Bus Switch General Description The FST3306 is a 2-bit ultra high-speed CMOS FET bus switch with TTL-compatible active LOW control inputs. The low on resistance of the switch allows inputs

More information

FST Bit Bus Switch

FST Bit Bus Switch Features 4 Ω Switch Connection between Two Ports Minimal Propagation Delay through the Switch Low I CC Zero Bounce in Flow-through Mode Control Inputs Compatible with TTL Level Description December 2012

More information

FSTD Bit Bus Switch with Level Shifting

FSTD Bit Bus Switch with Level Shifting FSTD16861 20-Bit Bus Switch with Level Shifting General Description The Fairchild Switch FSTD16861 provides 20-bits of highspeed CMOS TTL-compatible bus switching. The low On Resistance of the switch allows

More information

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. REVISIONS LTR DESCRIPTION DTE PPROVED Update boilerplate to current MIL-PRF-38535 requirements. - PHN 17-11-16 Thomas M. Hess CURRENT DESIGN CTIVITY CGE CODE HS CHNGED NMES TO: DL LND ND MRITIME 43218-3990

More information

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO REVISIONS LTR DESCRIPTION DTE PPROVED dd lead finish E to the devices. - PHN 18-02-15 Thomas M. Hess Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE

More information

Dual-Channel Digital Isolator ADuM1200-EP

Dual-Channel Digital Isolator ADuM1200-EP Data Sheet FEATURES Narrow body, 8-lead SOIC package Low power operation 5 V operation. ma per channel maximum @ Mbps to Mbps 3.7 ma per channel maximum @ Mbps 8. ma per channel maximum @ 5 Mbps 3 V operation.8

More information

74ALVC Low Voltage 16-Bit Bidirectional Transceiver with 3.6V Tolerant Inputs and Outputs and 26Ω Series Resistors in A Port Outputs

74ALVC Low Voltage 16-Bit Bidirectional Transceiver with 3.6V Tolerant Inputs and Outputs and 26Ω Series Resistors in A Port Outputs 74ALVC162245 Low Voltage 16-Bit Bidirectional Transceiver with 3.6V Tolerant Inputs and Outputs and 26Ω Series Resistors in A Port Outputs General Description The ALVC162245 contains sixteen non-inverting

More information

FST Bit Low Power Bus Switch

FST Bit Low Power Bus Switch FST3384 10-Bit Low Power Bus Switch General Description The Fairchild Switch FST3384 provides 10 bits of highspeed CMOS TTL-compatible bus switches. The low on resistance of the switch allows inputs to

More information

REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED. A Add radiation hardened requirements. -rrp C. SAFFLE SIZE A

REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED. A Add radiation hardened requirements. -rrp C. SAFFLE SIZE A REVISIONS LTR DESCRIPTION DTE (YR-MO-D) PPROVED dd radiation hardened requirements. -rrp 18-07-10 C. SFFLE REV REV REV STTUS REV OF S 1 2 3 4 5 6 7 8 9 10 11 12 13 PMIC N/ STNDRD MICROCIRCUIT DRWING THIS

More information

74LVX257 LOW VOLTAGE CMOS QUAD 2 CHANNEL MULTIPLEXER (3-STATE) WITH 5V TOLERANT INPUTS

74LVX257 LOW VOLTAGE CMOS QUAD 2 CHANNEL MULTIPLEXER (3-STATE) WITH 5V TOLERANT INPUTS LOW VOLTAGE CMOS QUAD 2 CHANNEL MULTIPLEXER (3-STATE) WITH 5V TOLERANT INPUTS HIGH SPEED: t PD =5.8ns (TYP.) at V CC = 3.3V 5V TOLERANT INPUTS POWER-DOWN PROTECTION ON INPUTS INPUT VOLTAGE LEVEL: V IL

More information

Obsolete Product(s) - Obsolete Product(s)

Obsolete Product(s) - Obsolete Product(s) Low voltage CMOS octal bus buffer (3-state) with 5V tolerant inputs and outputs Features 5V tolerant inputs and outputs High speed: t PD = 8.0ns (Max) at V CC = 3V Power down protection on inputs and outputs

More information

74ACT240TTR OCTAL BUS BUFFER WITH 3 STATE OUTPUTS (INVERTED)

74ACT240TTR OCTAL BUS BUFFER WITH 3 STATE OUTPUTS (INVERTED) OCTAL BUS BUFFER WITH 3 STATE OUTPUTS (INVERTED) HIGH SPEED: t PD = 5ns (TYP.) at V CC = 5V LOW POWER DISSIPATION: I CC = 4µA(MAX.) at T A =25 C COMPATIBLE WITH TTL OUTPUTS V IH = 2V (MIN.), V IL = 0.8V

More information

TITLE MICROCIRCUIT, LINEAR, FAULT-PROTECTED RS-485 TRANSCEIVERS WITH EXTENDED COMMON-MODE RANGE, MONOLITHIC SILICON REVISIONS

TITLE MICROCIRCUIT, LINEAR, FAULT-PROTECTED RS-485 TRANSCEIVERS WITH EXTENDED COMMON-MODE RANGE, MONOLITHIC SILICON REVISIONS REVISIONS TR ESRIPTION TE PPROVE Prepared in accordance with SME Y14.24 Vendor item drawing REV PGE REV PGE REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 PMI N/ PREPRE Y Phu H. Nguyen N N

More information

Description. Order code Temperature range Package Packaging Marking

Description. Order code Temperature range Package Packaging Marking Low-voltage CMOS quad bus buffer (3-state) with 5 V tolerant inputs and outputs Datasheet production data Features 5 V tolerant inputs and outputs High speed t PD = 5.2 ns (max.) at V CC = 3 V Power-down

More information

FST Bit Bus Switch

FST Bit Bus Switch FST3126 4-Bit Bus Switch General Description The Fairchild Switch FST3126 provides four high-speed CMOS TTL-compatible bus switches. The low on resistance of the switch allows inputs to be connected to

More information

74ALVC16500 Low Voltage 18-Bit Universal Bus Transceivers with 3.6V Tolerant Inputs and Outputs

74ALVC16500 Low Voltage 18-Bit Universal Bus Transceivers with 3.6V Tolerant Inputs and Outputs Low Voltage 18-Bit Universal Bus Transceivers with 3.6V Tolerant Inputs and Outputs General Description The ALVC16500 is an 18-bit universal bus transceiver which combines D-type latches and D-type flip-flops

More information

STANDARDIZED MILITARY DRAWING REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED M. A. Frye

STANDARDIZED MILITARY DRAWING REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED M. A. Frye REVISIONS LTR DESCRIPTION DTE (YR-MO-D) PPROVED dd case outline 3. dd vendor CGE ES66. Made changes to tables I and II, and figures and 2. 9-9-7 M.. Frye REV REV REV STTUS OF S REV 2 3 4 5 6 7 8 9 2 PMIC

More information

INTEGRATED CIRCUITS. 74ABT125 Quad buffer (3-State) Product specification Supersedes data of 1996 Mar 05 IC23 Data Handbook.

INTEGRATED CIRCUITS. 74ABT125 Quad buffer (3-State) Product specification Supersedes data of 1996 Mar 05 IC23 Data Handbook. INTEGRATED CIRCUITS Supersedes data of 1996 Mar 05 IC23 Data Handbook 1998 Jan 16 FEATURES Quad bus interface 3-State buffers Live insertion/extraction permitted Output capability: +64mA/ 32mA Latch-up

More information

FST Bit to 32-Bit Multiplexer/Demultiplexer Bus Switch

FST Bit to 32-Bit Multiplexer/Demultiplexer Bus Switch September 1997 Revised November 2000 FST16233 16-Bit to 32-Bit Multiplexer/Demultiplexer Bus Switch General Description The Fairchild Switch FST16233 is a 16-bit to 32-bit highspeed CMOS TTL-compatible

More information

ILX485. Low-Power, RS-485/RS-422 Transceivers TECHNICAL DATA

ILX485. Low-Power, RS-485/RS-422 Transceivers TECHNICAL DATA TECHNICAL DATA Low-Power, RS-485/RS-422 Transceivers ILX485 Description The ILX485 is low-power transceivers for RS-485 and RS- 422 communication. IC contains one driver and one receiver. The driver slew

More information

CD54/74AC245, CD54/74ACT245

CD54/74AC245, CD54/74ACT245 CD54/74AC245, CD54/74ACT245 Data sheet acquired from Harris Semiconductor SCHS245B September 1998 - Revised October 2000 Octal-Bus Transceiver, Three-State, Non-Inverting Features Description [ /Title

More information

PI5C Bit Bus Switch with Individual Enables A 1 B 1 GND. Features. Description. Pin Configuration. Block Diagram.

PI5C Bit Bus Switch with Individual Enables A 1 B 1 GND. Features. Description. Pin Configuration. Block Diagram. 2-Bit Bus Switch with Individual Enables Features Near-Zero propagation delay 5Ω switches connect inputs to outputs Direct bus connection when switches are ON Ultra Low Quiescent Power (0.2μA typical)

More information

74LCX125 Low Voltage Quad Buffer with 5V Tolerant Inputs and Outputs

74LCX125 Low Voltage Quad Buffer with 5V Tolerant Inputs and Outputs Low Voltage Quad Buffer with 5V Tolerant Inputs and Outputs General Description The LCX125 contains four independent non-inverting buffers with 3-STATE outputs. The inputs tolerate voltages up to 7V allowing

More information

Description IA 3 IA 2 IA 1 GND. Truth Table (1) H X X Hi-Z Disable S 0-1. L L L I0 S1-0 = 0 L L H I1 S1-0 = 1 Y A to Y B

Description IA 3 IA 2 IA 1 GND. Truth Table (1) H X X Hi-Z Disable S 0-1. L L L I0 S1-0 = 0 L L H I1 S1-0 = 1 Y A to Y B Features Near-Zero propagation delay 5Ω switches connect inputs to outputs High signal passing bandwidth (300MHz) Beyond Rail-to-Rail switching 5V I/O tolerant with 3.3V supply 2.5V and 3.3V supply voltage

More information

USB1T20 Universal Serial Bus Transceiver

USB1T20 Universal Serial Bus Transceiver Features Complies with Universal Serial Bus Specification 2.0 for FS/LS Applications Utilizes Digital Inputs and Outputs to Transmit and Receive USB Cable Data Supports 12Mbit/s Full Speed (FS) and 1.5Mbit/s

More information

Obsolete Product(s) - Obsolete Product(s)

Obsolete Product(s) - Obsolete Product(s) High speed differential line drivers and receivers Feature summary Meets or exceed the requirements of ansi eia/tia-644-1995 standard Signaling rates up to 400Mbit/s Bus terminal ESD exceeds 6kV Operates

More information

74AC257B QUAD 2 CHANNEL MULTIPLEXER (3-STATE)

74AC257B QUAD 2 CHANNEL MULTIPLEXER (3-STATE) QUAD 2 CHANNEL MULTIPLEXER (3-STATE) HIGH SPEED: t PD = 4.5ns (TYP.) at V CC = 5V LOW POWER DISSIPATION: I CC = 4µA(MAX.) at T A =25 C HIGH NOISE IMMUNITY: V NIH = V NIL = 28 % V CC (MIN.) 50Ω TRANSMISSION

More information

Obsolete Product(s) - Obsolete Product(s)

Obsolete Product(s) - Obsolete Product(s) High speed differential line receivers Features Meets or exceeds the requirements of ansi TIA/EIA-644 standard Operates with a single 3.3 V supply Designed for signaling rate up to 400 Mbps Differential

More information