WITH the widespread adoption of portable digital

Size: px
Start display at page:

Download "WITH the widespread adoption of portable digital"

Transcription

1 32 IEEE TRANSACTIONS ON NANOTECHNOLOGY, VOL. 1, NO. 1, MARCH 2002 The Science and Technology of Magnetoresistive Tunneling Memory Brad N. Engel, Nicholas D. Rizzo, Jason Janesky, Jon M. Slaughter, Renu Dave, Mark DeHerrera, Mark Durlam, Member, IEEE, and Saied Tehrani, Senior Member, IEEE Abstract Rapid advances in portable communication and computing systems are creating an increasing demand for nonvolatile random access memory that is both high-density and highspeed. Existing solid-state technologies are unable to provide all of the needed attributes in a single memory solution. Therefore, a number of different memories are currently being used to achieve the multiple functionality requirements, often compromising performance and adding cost to the system. A new technology, magnetoresistive random access memory (MRAM) based on magnetoresistive tunneling, has the potential to replace these memories in various systems with a single, universal solution. The key attributes of MRAM are nonvolatility, high-speed operation and unlimited read and write endurance. This technology is enabled by the ability to deposit high-quality, nanometer scale tunneling barriers that display enhanced magnetoresistive response. In this article we describe several fundamental technical and scientific aspects of MRAM with emphasis on recent accomplishments that enabled our successful demonstration of a 256-kb memory chip. Index Terms Magnetic film memories, magnetic tunnel junction, magnetoresistive device, magnetoresistive random access memory (MRAM), micromagnetic switching, MRAM integration, random access memories (RAMs). I. INTRODUCTION WITH the widespread adoption of portable digital electronics and wireless communication devices, the increasing demand for solid-state memories continues unabated. Currently, there are number of technologies being mass produced or aggressively pursued in research laboratories to address a variety of memory applications. In this article, we present a summary of our recent progress on a new technology, magnetoresistive random access memory (MRAM), based on integration of magnetic tunnel junction (MTJ) material and complimentary metal oxide semiconductor (CMOS) circuits. MRAM has the potential to be competitive with all existing semiconductor memories and, through its unique properties, provide new functionalities. The key attributes of MRAM technology are nonvolatility combined with high-speed operation and effectively unlimited read-write endurance. Table I shows the features of MRAM compared to several other major memory technologies. Each of the existing technologies provides particular functional advantages, but with some significant shortcomings as well. As such, none are suitable as a Manuscript received February 7, 2002; revised February 26, This work was supported in part by the U.S. Defense Advanced Research Projects Agency Grant MDA The authors are with Motorola Labs, Physical Sciences Research Laboratories, and Motorola Semiconductor Product Sector, Embedded Memory Center, Tempe, AZ USA. Publisher Item Identifier S X(02) TABLE I COMPARISON OF MRAM EXPECTED FEATURES WITH OTHER MEMORY TECHNOLOGIES. BOLD TYPE INDICATES AN UNDESIRABLE ATTRIBUTE universal memory that would provide desirable performance for all of the most important memory attributes. As can be seen in the table, MRAM possesses the nonvolatility, endurance, speed, and density necessary to function as a universal memory for a host of applications. Some of the key challenges to successful implementation of this technology are controlling the resistance uniformity, switching behavior of magnetic bits, and integration of MTJ with CMOS [1] and [2]. In this paper, we describe some of the unique aspects of the magnetic material, how the memory operates, and summarize our recent accomplishments that enabled the successful demonstration of a 256-kb memory chip with read and program address access times of 35 ns [3]. II. MEMORY CELL STRUCTURE The principle of operation of an MTJ-based MRAM bit cell relies on generating localized magnetic fields from intersecting current lines to store digital information in a free magnetic layer and using the tunneling magnetoresistance (TMR) phenomenon to read the bit state. Fig. 1 shows our preferred architecture, in which each memory cell is composed of a single transistor and an MTJ element. The line below the MTJ, designated the digit line, is electrically isolated, while the line above the MTJ device, designated the bit line, is in direct contact with the MTJ. The bit line is, therefore, used for both reading and writing. Significant progress over the past several years has been made on MTJ structures and processes that exhibit a large TMR effect [4] and [5]. The majority of experimental work has focused on Ni, Fe, Co, and their alloys as magnetic electrodes and aluminum oxide as the tunnel barrier. The magnetoresistance ratio X/02$ IEEE

2 ENGEL et al.: SCIENCE OF MAGNETORESISTIVE TUNNELING MEMORY 33 Fig. 1. MRAM cross-point architecture with bits between orthogonal conductors and each cell defined by one MTJ and one transistor. Top lines, in contact with the top electrodes of the bits, provide hard-axis field, while bottom lines are isolated and provide easy-axis field. Turning on transistor provides a current path so that the corresponding bit state can be sensed. is defined as the ratio of the resistance difference to the lowresistance value and is typically in the 30 50% range for highquality material. The basic MTJ stack is composed of multiple layers of nanometer and subnanometer-scaled thickness. The structure includes a minimum of two magnetic layers separated by a thin dielectric tunnel barrier and a mechanism to pin the magnetic moment of one of the layers in a fixed direction. The direction of the moment of the free magnetic layer is used for the information storage. The resistance of the memory bit is either low or high depending on the relative moment orientation, parallel or anti-parallel, of the free layer with respect to the fixed layer. This approach requires only the free layer magnetic moment to be switched for a write operation, while the other layer is magnetically fixed. The fixed layer must be able to hold its magnetic direction during exposure to fields that are large enough to switch the free layer. Mechanisms to maintain a fixed magnetic direction include pinning by an adjacent antiferromagnetic layer or use of a high-coercivity material. An MTJ material stack for MRAM typically has several additional layers for controlling the magnetic properties of the bit. An MRAM cell with such a material stack is shown in Fig. 2. This example uses an additional multilayer structure to improve the fixed layer performance. The Ru layer provides very strong antiferromagnetic coupling between the fixed layer and pinned layer, creating a three-layer synthetic antiferromagnet (SAF) that results in a magnetically rigid system to help control magnetic coupling to the free layer. The magnetic moment of the pinned layer is exchange biased by an antiferromagnetic pinning layer material, such as IrMn or PtMn, to prevent the SAF from responding to the magnetic fields used for write operations. In addition to the MTJ stack, the memory cell shown in Fig. 2 has a single transistor and various electrodes and current carrying lines. The line above the MTJ stack, referred to as the bit line, is in direct contact with the MTJ, and is used for both reading and writing. The line below the MTJ, referred to as the digit line, is electrically isolated and is oriented perpendicular to the bit line. Switching is accomplished by passing currents through the orthogonal digit and bit lines to create a sufficiently large magnetic field to reverse the moment of the free layer. To Fig. 2. A 1-MTJ, 1-transistor MRAM cell. The magnetoresistive signal is the result of electrons that tunnel through the thin AlO insulating layer between the magnetic fixed and free layers. The top electrode connects many bits while the bottom electrode makes contact to the isolation transistor in the CMOS below. read the bit, the isolation transistor is turned on so that a sense current can flow perpendicularly through the MTJ stack. For submicron patterned MTJ devices to have a resistance that is suitable for MRAM, the tunnel barrier thickness must be on the order of 1.5 nm or less. In addition to being pinhole free and very smooth, the AlO tunneling barrier must be extremely uniform over a wafer. Since the resistance of the junction is exponentially dependent on thickness, small variations in the AlO thickness result in large variations in the resistance [6]. The uniformity and absolute values of the resistance, in addition to the MR values of the cells are important parameters for the read operation, since in our preferred architecture the cell signal, which depends on cell resistance and MR, is compared with a nearby reference cell during read operation. Obtaining good uniformity over large wafer sizes is challenging due to the exponential dependence of the resistance on barrier thickness. However, we have achieved 1- resistance uniformity of 6% and MR uniformity of 2% over 200 mm wafers. The fully patterned bits have average % and resistance-area product RA k / m. The metal layers were formed by sputter deposition and an RF-produced oxygen plasma was used to oxidize a thin Al layer to form the AlO tunnel barrier. This uniformity is achieved through a deposition process with a 1- thickness uniformity of 0.5%. The magnetic electrodes are alloys of Ni, Fe, and Co. III. BIT PROGRAMMING Information is stored in an MRAM array by selectively switching the magnetic moment direction of individual bits. Programming is accomplished by passing currents through selected conductive lines of the cross point architecture, thereby generating a sufficient localized magnetic field only at the

3 34 IEEE TRANSACTIONS ON NANOTECHNOLOGY, VOL. 1, NO. 1, MARCH 2002 Fig. 4. Hysteresis loop measured for a patterned bit under increasing H. As H increases, E is reduced and the easy-axis switching field is reduced accordingly. Fig. 3. Schematic of energy barrier E that separates state 0 from state 1 in MRAM cell. (a) In zero magnetic field, E is maximum. (b) For nonzero H or H, E is reduced but finite. (c) For nonzero H and H, E is reduced to 0 and the cell is programmed. single bit in the intersection. The bit state is programmed to a one or zero, depending on the polarity of the current that generates the magnetic field along the bit s easy direction. All other bits are exposed only to fields from a single line (1/2 selected bits), or no lines, and are not programmed or disturbed. The programming operation relies on the magnetic field to reduce the energy barrier to magnetization reversal of the free layer. The bit of the MTJ memory cell is generally elongated in shape, so that a magnetic shape anisotropy creates an energy barrier to magnetization reversal, the energy barrier being critical for the nonvolatility of the cell. The size of can be reduced through the application of a magnetic field along the easy-axis (parallel to the long axis of the cell) or hard-axis directions (transverse to the hard-axis of the cell). As shown schematically in Fig. 3, is a maximum with no field applied. With easy-axis ( ) or hard-axis fields ( ) applied separately, is reduced but still finite. This case corresponds to the 1/2-selected bits that are only exposed to fields from one line. With both easy and hard-axis fields applied, is reduced to zero and the bit located at the intersection of the current carrying lines is programmed. The easy-axis field direction determines the written bit state depending on the current polarity. The hard-axis field, however, can be unidirectional, since its only function is to symmetrically reduce the energy barrier to allow the intersecting easy-axis line to program the bit. In Fig. 4 we show quasistatic hysteresis loops of a typical MTJ cell, which demonstrates the effect of applied field on. With is maximum so the easy-axis switching field is also a maximum. As increases, decreases and the switching field decreases accordingly. The easy-axis switching field can be plotted versus the applied hard-axis field in what is known as an astroid curve. The resulting curve defines the switching threshold for programming such that field combinations below this threshold will not Fig. 5. Easy-axis switching field versus hard-axis applied field. Squares are the average switching astroid measured for 0:6 2 1:2 m bits with applied fields swept quasistatically. Circles are measurements on the same bit size with the applied field pulsed with a 20 ns duration. be written and conversely fields above the threshold will program the bits. In Fig. 5, we show the switching astroid measured for a m b size. Due to process and material variations, an array of memory cells will have a distribution of switching fields with a width. Therefore, to program all of the bits with the same current, the applied field needs to be larger than the mean switching field by several. In addition, the applied field must be kept below a maximum value, otherwise the 1/2-selected nonvolatile bit states may be disturbed during programming. Thus, there is an operating point window for programming fields; inside this window all the bits can be programmed without errors or disturbs. A schematic of the operating point window superposed on the switching astroid is shown in Fig. 6. To maximize this window, it is critical to minimize the switching distribution

4 ENGEL et al.: SCIENCE OF MAGNETORESISTIVE TUNNELING MEMORY 35 Fig. 6. Schematic representation of MRAM program operating point window superimposed on an astroid curve. The cross-hatched regions represent the switching field distribution for an array at the unselected and 1/2-selected fields. Fig. 7. Theoretical switching astroids of patterned elliptical bits compared to the ideal Stoner Wohlfarth (SW) coherent rotation model. The points are from micromagnetic simulations of two different bit widths (0.6 and 0.26 m) at aspect ratio 2. width. In addition, the window can be further expanded by increasing the field separation between the unselected and 1/2-selected mean switching fields. Improving the hard-axis response of the bits, i.e., the steepness of the switching astroid, will allow the use of a higher unselected switching fields and, therefore, increase the separation of the distributions at a given current. This hard-axis response depends in detail on the reversal mode, which in turn is a function of free layer material, bit shape and size. The most ideal response that can be expected is that of coherent rotation of an ellipsoidal particle first studied by Stoner and Wohlfarth [7]. However, due to the planer geometry of real patterned bits, the magnetic behavior does not generally follow this ideal rotation mode, and a nucleation-propagation reversal mechanism results. Fig. 7 is a plot of theoretical astroid curves for two different bit sizes generated from micromagnetic simulations compared with the ideal coherent rotation model. It is evident from these simulations that reducing the dimension causes the reversal mode to become more coherent and approach the ideal behavior. Quasistatic experimental measurements are shown in Fig. 8 as a plot the switching astroid for three bits sizes compared with the ideal coherent rotation model. In confirmation of the predicted trend, as the bit width is scaled to smaller dimensions, the hard-axis response improves. Hence, scaling MRAM to smaller dimensions allows increased separation of the unselected and 1/2-selected bits, and, therefore, improves selectability. Understanding and control of the micromagnetic behavior of MTJ elements is essential for minimizing the switching distribution and improving hard-axis response [8] and [9]. The switching field is mainly governed by the magnetic shape anisotropy that arises from the element boundaries. Hence, bit size, shape, and aspect ratio all play roles in controlling the micromagnetic arrangement and, therefore, the switching Fig. 8. Measured quasistatic switching astroids versus bit scaling. Dashed curve is predicted behavior for idealized Stoner Wohlfarth coherently rotating particle. Values normalized to the switching field at zero hard-axis bias. behavior [10] and [14]. In addition, bit-to-bit magnetic interactions in high-density arrays can further influence switching distributions [11]. While the quasistatic switching properties of the bits are critical to characterize and understand, the high-speed switching properties of the bits are most relevant to device performance in a high frequency memory. We have also measured the switching performance of our bits down to nanosecond time scales. Returning to Fig. 5, the high-speed switching astroid is shown where the easy and hard-axis fields were applied with pulse durations of ns. There is good agreement in the general shape of the astroid curve with that measured quasistatically, indicating the switching behavior does not change significantly in pulsed operation. In order to minimize switching distributions and to ensure reliable, repeatable programming, the bits must change state

5 36 IEEE TRANSACTIONS ON NANOTECHNOLOGY, VOL. 1, NO. 1, MARCH 2002 Fig. 9. Voltage versus time for a bit undergoing thermally activated magnetization reversal. The four panels show the accumulation of multiple transitions combining to form an emergent continuous switching probability. with a single mode, which is equivalent to having a single energy barrier for magnetization reversal. We have verified that our bits possess a single energy barrier by measuring their thermally activated magnetization reversal [12]. In thermal activation theory, a finite energy barrier leads to a probability of not switching in time of ( ), where the characteristic reversal time is given by the Arrhenius Néel law ( /kt), and is the minimum thermal reversal attempt time ( ns). Our experiment consisted of applying a reverse field to a bit to reduce the switching energy barrier to a low, but nonzero value. The bit will then reverse at a later random time due to thermal activation. By measuring the TMR response, we record a time trace on an oscilloscope of the bit reversing from the high resistance state to the low resistance state. By averaging multiple transitions, the probability of not reversing versus time is derived. In Fig. 9, the voltage versus time is shown for a bit undergoing a thermally activated reversal from the high to the low state. The four panels show the accumulation of multiple transitions combining to form an emergent continuous switching probability. In Fig. 10, we see the result of averaging 256 such transitions. The dotted line is a fit of an exponential function to the data, indicating that we have excellent agreement with single energy barrier statistics. We have also used our high-speed capabilities to verify the switching reliability for a large number of write cycles. The reliability test consisted of exposing the bit to a pulsed switching current of magnitude greater than and pulse duration ns. The reversals were counted to verify that the bit switched Fig. 10. Voltage versus time for the average of 256 reversals that were random in time due to thermal activation. The dotted line is a fit to an exponential function, which is expected for thermal activation over a single energy barrier. every time. In addition, every cycles, the bit was switched quasistatically to measure the critical device parameters such as resistance, magnetoresistance, and switching field. The bit reversed every time with no significant change in the critical device parameters to greater than 10 write cycles. The approximate lifetime for FLASH memory is a much more lim-

6 ENGEL et al.: SCIENCE OF MAGNETORESISTIVE TUNNELING MEMORY 37 Fig. 11. Architecture of magnetic tunnel junction integration with CMOS. ited write cycles. These results, therefore, demonstrate the robust program endurance of MRAM that enables its potential use as a universal memory. IV. INTEGRATION AND CIRCUIT DEMONSTRATION The MRAM module, encompassing both program lines and patterned MTJ layer, is inserted in the back-end-of-line (BEOL) interconnect using four additional lithography steps. Typical bit cell architecture is based on a minimum sized active transistor as the isolation device in conjunction with an MTJ element to define the MRAM bit as shown in Fig. 11. The source and isolation are shared between neighboring cells to minimize cell area. Our 256 kb circuit was fabricated using a 0.6- m CMOS process with five layers of metal and two layers of polysilicon, with a bit cell size of 7.2 m, corresponding to, where is one-half the metal pitch. We have successfully integrated MTJ devices with CMOS transistors without any threshold shift or performance degradation to the underlying CMOS [13]. Likewise, the performance characteristics of the MTJ devices were also unchanged by the integration. The 256-kb memory demonstration has a 16-kb 16 organization, allowing parallel read of 16 bits. Each bit is selected for reading by addressing a bit line column that connects to the top terminals of a column of bits, including a reference column; a word line row is selected that activates all the transistor gates of the selected row of bits. The target bit and the associated reference bit are selected and then compared through the sense circuitry. A reference voltage equal to the midpoint voltage between the minimum and maximum resistance states of the bit is generated for the reference columns using a self-calibrating reference bias voltage generator. This allows a midpoint current to be generated for the reference side of the differential current conveyor to compare the current through the target cell to the corresponding cell in the reference column and determine the resistance state of the target cell. The current conveyor s differential operation is unaffected by internal offset voltage and consumes only 120 A at 65 MHz. Our fully fabricated one-transistor/one-mtj (1T/1MTJ) 256-kb MRAM, is 3.9 mm 3.2 mm in area. The access time of 35 ns and cycle time of 35 ns at 3.0 V uses 8.2 ma of current during read operation, consuming 24 mw [3]. V. SUMMARY In this paper we have presented our progress on the main building blocks and key issues in the development of MTJbased MRAM. We have developed MTJ material for use in MRAM applications with a suitable resistance-area product of 200 to 1000 k - m and MR values above 40%. Controlling repeatability and reproducibility of bit switching characteristics is critical for writing individual bits within an array without disturbing neighboring bits. We have demonstrated that conventional lithography and patterning of submicron structures can produce single energy barrier magnetic reversal behavior in MRAM elements. Switching repeatability, as well as hard-axis selectability, is achieved by control of bit shape and aspect ratio. MTJ memory cells were inserted into the back end of a 0.6- m CMOS process. The 256-kb MRAM circuits, based on a single-mtj, single-transistor architecture, were fabricated and tested to show 35 ns access and cycle times. This performance is very encouraging for a 0.6- m technology, and will improve significantly at smaller lithography dimensions. These results show that MRAM is a unique high-speed, nonvolatile memory with the potential to become a universal memory for a variety of applications. REFERENCES [1] W. J. Gallagher, S. S. P. Parkin, Y. Lu, X. P. Bian, A. Marley, R. A. Altman, S. A. Rishton, K. P. Roche, C. Jahnes, T. M. Shaw, and G. Xiao, Microstructured magnetic tunnel junctions, J. Appl. Phys., vol. 81, pp , [2] S. Tehrani, J. M. Slaughter, E. Chen, M. Durlam, J. Shi, and M. De- Herrera, Progress and outlook for MRAM technology, IEEE Trans. Magn., pt. 1, vol. 35, pp , Sept [3] P. K. Naji, M. Durlam, S. Tehrani, J. Calder, and M. F. DeHerrera, A 256 kb 3.0 V 1T1MTJ nonvolatile magnetoresistive RAM, in Proc. IEEE ISSCC Dig. Tech. Papers, vol. 44, Feb. 2001, pp [4] T. Miyazaki and N. Tezuka, Giant magnetic tunneling effect in Fe/Al O /Fe junction, J. Magn. Magn. Mater., vol. 139, p. L231, [5] S. S. P. Parkin, K. P. Roche, M. G. Samant, P. M. Rice, R. B. Beyers, and R. E. Scheuerlein, Exchange-biased magnetic tunnel junctions and application to nonvolatile magnetic random access memory, J. Appl. Phys., vol. 85, p. 3741, [6] E. Y. Chen, R. Whig, J. M. Slaughter, D. Cronk, J. Goggin, G. Steiner, and S. Tehrani, Comparison of oxidation methods for magnetic tunnel junction material, J. Appl. Phys., vol. 87, pp , [7] R. O Handley, Modern Magnetic Materials: Principles and Applications. New York: Wiley, [8] J. Shi, T. Zhu, M. Durlam, E. Chen, S. Tehrani, Y. F. Zheng, and J.-G. Zhu, End domain states and magnetization reversal in submicron magnetic structures, IEEE Trans. Magn., pt. 1, vol. 34, p. 997, July [9] J. Shi, S. Tehrani, T. Zhu, Y. F. Zheng, and J. G. Zhu, Magnetization vortices and anomalous switching in patterned NiFeCo submicron arrays, Appl. Phys. Lett., vol. 74, pp , [10] J. Shi, S. Tehrani, and M. Scheinfein, Geometry dependence of magnetization vortices in patterned submicron NiFe elements, Appl. Phys. Lett., vol. 76, pp , [11] J. Janesky, N. D. Rizzo, L. Savtchenko, B. Engel, J. M. Slaughter, and S. Tehrani, Magnetostatic interactions between submicrometer patterned magnetic elements, IEEE Trans. Mag., pt. 1, vol. 37, p. 2052, July [12] N. D. Rizzo, M. DeHerrera, J. Janesky, B. N. Engel, J. M. Slaughter, and S. Tehrani, Thermally activated magnetization in submicron magnetic structures for MRAM, Appl. Phys. Lett., vol. 80, pp , [13] M. Durlam, P. Naji, M. DeHerrera, S. Tehrani, G. Kerszykowski, and K. Kyler, Nonvolatile RAM based on magnetic tunnel junction elements, in Proc. IEEE ISSCC Dig. Tech. Papers, vol. 43, Feb. 2000, p [14] J. Shi and S. Tehrani, Edge pinned states in patterned submicron ultra-thin film magnetic structures, Appl. Phys. Lett., vol. 77, pp , 2000.

7 38 IEEE TRANSACTIONS ON NANOTECHNOLOGY, VOL. 1, NO. 1, MARCH 2002 Brad N. Engel received the B.S. and Ph.D. degrees in physics from the University of Florida, Gainesville, in 1981 and 1988, respectively, specializing in ultra-low temperature quantum fluids. He worked on the research faculty at the Optical Sciences Center, University of Arizona, Tucson, concentrating on artificially structured magnetic thin-film growth and behavior. In 1995, he joined Storage Technology Corporation as the Lead Engineer for the research and development of a GMR spin-valve recording head for tape applications. In 1999, he moved to Motorola Labs, Tempe, AZ, where he is currently the Manager of the Spintronics Device Physics group in the Physical Sciences Research Lab. Nicholas D. Rizzo received the B.S. degree in physics from the University of Virginia, Charlottesville, in 1991 and the Ph.D. degree in physics from Yale University, New Haven, CT, in 1997 for his research on the effect of ferromagnetic inclusions in superconducting wires. Following graduation, he was a National Research Council Postdoctoral Fellow at the National Institute of Standards and Technology, Boulder, CO, where he focused on the high-speed switching and thermal stability of magnetic disk media. In 1999, he joined Motorola Labs, Tempe, AZ, where he is currently a Principal Staff Scientist in the Spintronics Device Physics group working on MRAM. Jason Janesky received the B.S. degree in engineering physics from the University of Arizona, Tucson, in 1994 and the M.S. degree in solid state physics from Oregon State University, Corvallis, in 1998, where he worked on nuclear magnetic resonance of electroluminescent phosphor candidates for LCD displays. In 1999, he joined Motorola Labs, Tempe, AZ, where he is currently a Magnetics Characterization Engineer in the Spintronics Device Physics group. Renu Dave received the B.S. degree in metallurgical engineering from Punjab Engineering College, Punjab, India, in 1994 and the M.S. degree in material science from the University of Wisconsin, Milwaukee, in 1996, where she worked on sputter deposited nanolaminate films. In 1996, she joined Motorola Labs, Tempe, AZ, where she is currently a Material Development Engineer in the magnetic random access memory (MRAM) group. Mark DeHerrera received the B.S.E. degree in electrical engineering, from Arizona State University, Tempe, AZ, in 1997, where he is working toward the M.S. degree in electrical engineering. In 1997, he joined Motorola, Tempe, AZ, where he is currently a Device Engineer working on magnetic random access memory (MRAM) testing and characterization in the Embedded Memory Center. Mr. DeHerrera received the Distinguished Senior award from the Electrical Engineering Department, Arizona State University. Mark Durlam (S 79 MA 83 M 97) received the M.E.E.E. degree from Utah State University, Logan, in In 1992, he joined Motorola Labs, Tempe, AZ, where he worked on implanted MESFET s and PHEMT devices at the Compound Semiconductor facility. Currently, he is a Senior Staff Engineer working on magnetic random access memory (MRAM) devices in Motorola s Embedded Memory Center. Laboratories. Jon M. Slaughter received the Ph.D. degree in physics from Michigan State University, East Lansing, in 1988 for research on the structure and galvanomagnetic properties of magnetic multilayers. From 1988 to 1996, he was a Researcher at the Optical Sciences Center, University of Arizona, Tucson. In 1996, he joined Motorola Labs, Tempe, AZ, to work on magnetic material for magnetic random access memory (MRAM). Currently, he is the Manager of magnetic materials research in Motorola Labs, Physical Sciences Research Saied Tehrani (S 82 M 85 SM 92) received the B.S. degree from the University of North Carolina, Charlotte, in 1981 and the M.S. and Ph.D. degrees in electrical engineering from the University of Florida, Gainesville, in 1982 and 1985, respectively. In 1985, he joined Motorola, Tempe, AZ, and was involved in the device and process research and development of heterojunction devices for high-efficiency and low-power applications and its transfer into production for wireless applications. He started working on the magnetic random access memory (MRAM) in Currently, he is the Director of MRAM technology at the Motorola Embedded Memory Center.

MAGNETORESISTIVE random access memory

MAGNETORESISTIVE random access memory 132 IEEE TRANSACTIONS ON MAGNETICS, VOL. 41, NO. 1, JANUARY 2005 A 4-Mb Toggle MRAM Based on a Novel Bit and Switching Method B. N. Engel, J. Åkerman, B. Butcher, R. W. Dave, M. DeHerrera, M. Durlam, G.

More information

Low Power 256K MRAM Design

Low Power 256K MRAM Design Low Power 256K MRAM Design R. Beech, R. Sinclair, NVE Corp., 11409 Valley View Road, Eden Prairie, MN 55344, beech@nve.com Abstract A low power Magnetoresistive Random Access Memory (MRAM), that uses a

More information

Mayank Chakraverty and Harish M Kittur. VIT University, Vellore, India,

Mayank Chakraverty and Harish M Kittur. VIT University, Vellore, India, International Journal of Micro and Nano Systems, 2(1), 2011, pp. 1-6 FIRST PRINCIPLE SIMULATIONS OF FE/MGO/FE MAGNETIC TUNNEL JUNCTIONS FOR APPLICATIONS IN MAGNETORESISTIVE RANDOM ACCESS MEMORY BASED CELL

More information

Magnetic tunnel junction sensors with conetic alloy. Lei, ZQ; Li, GJ; Egelhoff Jr, WF; Lai, PT; Pong, PWT

Magnetic tunnel junction sensors with conetic alloy. Lei, ZQ; Li, GJ; Egelhoff Jr, WF; Lai, PT; Pong, PWT Title Magnetic tunnel junction sensors with conetic alloy Author(s) Lei, ZQ; Li, GJ; Egelhoff Jr, WF; Lai, PT; Pong, PWT Citation The 2010 Asia-Pacific Data Storage Conference (APDSC'10), Hualien, Taiwan,

More information

Magnetic Spin Devices: 7 Years From Lab To Product. Jim Daughton, NVE Corporation. Symposium X, MRS 2004 Fall Meeting

Magnetic Spin Devices: 7 Years From Lab To Product. Jim Daughton, NVE Corporation. Symposium X, MRS 2004 Fall Meeting Magnetic Spin Devices: 7 Years From Lab To Product Jim Daughton, NVE Corporation Symposium X, MRS 2004 Fall Meeting Boston, MA December 1, 2004 Outline of Presentation Early Discoveries - 1988 to 1995

More information

MgO MTJ biosensors for immunomagnetic lateralflow

MgO MTJ biosensors for immunomagnetic lateralflow MgO MTJ biosensors for immunomagnetic lateralflow detection Ricardo Jorge Penelas Janeiro Under supervision of Susana Isabel Pinheiro Cardoso de Freitas Dep. Physics, IST, Lisbon, Portugal Octrober 15,

More information

Magnetic tunnel junction sensor development for industrial applications

Magnetic tunnel junction sensor development for industrial applications Magnetic tunnel junction sensor development for industrial applications Introduction Magnetic tunnel junctions (MTJs) are a new class of thin film device which was first successfully fabricated in the

More information

Status and Prospect for MRAM Technology

Status and Prospect for MRAM Technology Status and Prospect for MRAM Technology Dr. Saied Tehrani Nonvolatile Memory Seminar Hot Chips Conference August 22, 2010 Memorial Auditorium Stanford University Everspin Technologies, Inc. - 2010 Agenda

More information

Application Note Model 765 Pulse Generator for Semiconductor Applications

Application Note Model 765 Pulse Generator for Semiconductor Applications Application Note Model 765 Pulse Generator for Semiconductor Applications Non-Volatile Memory Cells Characterization The trend of memory research is to develop a new memory called Non-Volatile RAM that

More information

COMMERCIAL APPLICATIONS OF SPINTRONICS TECHNOLOGY

COMMERCIAL APPLICATIONS OF SPINTRONICS TECHNOLOGY Presented at Nanomaterials 2004, Stamford, CT, October 25, 2004 COMMERCIAL APPLICATIONS OF SPINTRONICS TECHNOLOGY Carl H. Smith Senior Physicist, Advanced Technology Group NVE Corporation 11409 Valley

More information

In pursuit of high-density storage class memory

In pursuit of high-density storage class memory Edition October 2017 Semiconductor technology & processing In pursuit of high-density storage class memory A novel thermally stable GeSe-based selector paves the way to storage class memory applications.

More information

S1. Current-induced switching in the magnetic tunnel junction.

S1. Current-induced switching in the magnetic tunnel junction. S1. Current-induced switching in the magnetic tunnel junction. Current-induced switching was observed at room temperature at various external fields. The sample is prepared on the same chip as that used

More information

Supplementary Figure 1 High-resolution transmission electron micrograph of the

Supplementary Figure 1 High-resolution transmission electron micrograph of the Supplementary Figure 1 High-resolution transmission electron micrograph of the LAO/STO structure. LAO/STO interface indicated by the dotted line was atomically sharp and dislocation-free. Supplementary

More information

A novel sensing algorithm for Spin-Transfer-Torque magnetic RAM (STT-MRAM) by utilizing dynamic reference

A novel sensing algorithm for Spin-Transfer-Torque magnetic RAM (STT-MRAM) by utilizing dynamic reference A novel sensing algorithm for Spin-Transfer-Torque magnetic RAM (STT-MRAM) by utilizing dynamic reference Yong-Sik Park, Gyu-Hyun Kil, and Yun-Heub Song a) Department of Electronics and Computer Engineering,

More information

Magnetic and Electromagnetic Microsystems. 4. Example: magnetic read/write head

Magnetic and Electromagnetic Microsystems. 4. Example: magnetic read/write head Magnetic and Electromagnetic Microsystems 1. Magnetic Sensors 2. Magnetic Actuators 3. Electromagnetic Sensors 4. Example: magnetic read/write head (C) Andrei Sazonov 2005, 2006 1 Magnetic microsystems

More information

Microwave assisted magnetization reversal in single domain nanoelements 1

Microwave assisted magnetization reversal in single domain nanoelements 1 Microwave assisted magnetization reversal in single domain nanoelements 1 H. T. Nembach 1, H. Bauer 1, J. M. Shaw 1, M. L. Schneider 2 and T.J. Silva 1 1. Electromagnetics Division, National Institute

More information

Compact size 3D magnetometer based on magnetoresistive sensors

Compact size 3D magnetometer based on magnetoresistive sensors Compact size 3D magnetometer based on magnetoresistive sensors Gabriel António Nunes Farinha Under supervision of Prof. Susana Freitas Instituto de Engenharia de Sistemas e Computadores, Microsistemas

More information

HfO 2 Based Resistive Switching Non-Volatile Memory (RRAM) and Its Potential for Embedded Applications

HfO 2 Based Resistive Switching Non-Volatile Memory (RRAM) and Its Potential for Embedded Applications 2012 International Conference on Solid-State and Integrated Circuit (ICSIC 2012) IPCSIT vol. 32 (2012) (2012) IACSIT Press, Singapore HfO 2 Based Resistive Switching Non-Volatile Memory (RRAM) and Its

More information

New High Density Recording Technology: Energy Assisted Recording Media

New High Density Recording Technology: Energy Assisted Recording Media New High Density Recording Technology: Energy Assisted Recording Yuki Inaba Hitoshi Nakata Daisuke Inoue A B S T R A C T Energy assisted recording, is a next-generation high-density recording technology.

More information

SUPPLEMENTARY INFORMATION

SUPPLEMENTARY INFORMATION Induction of coherent magnetization switching in a few atomic layers of FeCo using voltage pulses Yoichi Shiota 1, Takayuki Nozaki 1, 2,, Frédéric Bonell 1, Shinichi Murakami 1,2, Teruya Shinjo 1, and

More information

Shape Biased Low Power Spin Dependent Tunneling Magnetic Field Sensors

Shape Biased Low Power Spin Dependent Tunneling Magnetic Field Sensors Approved for public release; distribution is unlimited Shape Biased Low Power Spin Dependent Tunneling Magnetic Field Sensors 10-5-2001 Mark Tondra, Zhenghong Qian, Dexin Wang, Cathy Nordman, John Anderson,

More information

Conductance switching in Ag 2 S devices fabricated by sulphurization

Conductance switching in Ag 2 S devices fabricated by sulphurization 3 Conductance switching in Ag S devices fabricated by sulphurization The electrical characterization and switching properties of the α-ag S thin films fabricated by sulfurization are presented in this

More information

PHYSICS-BASED THRESHOLD VOLTAGE MODELING WITH REVERSE SHORT CHANNEL EFFECT

PHYSICS-BASED THRESHOLD VOLTAGE MODELING WITH REVERSE SHORT CHANNEL EFFECT Journal of Modeling and Simulation of Microsystems, Vol. 2, No. 1, Pages 51-56, 1999. PHYSICS-BASED THRESHOLD VOLTAGE MODELING WITH REVERSE SHORT CHANNEL EFFECT K-Y Lim, X. Zhou, and Y. Wang School of

More information

Performance of a Resistance-To-Voltage Read Circuit for Sensing Magnetic Tunnel Junctions

Performance of a Resistance-To-Voltage Read Circuit for Sensing Magnetic Tunnel Junctions Performance of a Resistance-To-Voltage Read Circuit for Sensing Magnetic Tunnel Junctions Michael J. Hall Viktor Gruev Roger D. Chamberlain Michael J. Hall, Viktor Gruev, and Roger D. Chamberlain, Performance

More information

Atomic-layer deposition of ultrathin gate dielectrics and Si new functional devices

Atomic-layer deposition of ultrathin gate dielectrics and Si new functional devices Atomic-layer deposition of ultrathin gate dielectrics and Si new functional devices Anri Nakajima Research Center for Nanodevices and Systems, Hiroshima University 1-4-2 Kagamiyama, Higashi-Hiroshima,

More information

A scanning tunneling microscopy based potentiometry technique and its application to the local sensing of the spin Hall effect

A scanning tunneling microscopy based potentiometry technique and its application to the local sensing of the spin Hall effect A scanning tunneling microscopy based potentiometry technique and its application to the local sensing of the spin Hall effect Ting Xie 1, a), Michael Dreyer 2, David Bowen 3, Dan Hinkel 3, R. E. Butera

More information

Resonant Tunneling Device. Kalpesh Raval

Resonant Tunneling Device. Kalpesh Raval Resonant Tunneling Device Kalpesh Raval Outline Diode basics History of Tunnel diode RTD Characteristics & Operation Tunneling Requirements Various Heterostructures Fabrication Technique Challenges Application

More information

Semiconductor Memory: DRAM and SRAM. Department of Electrical and Computer Engineering, National University of Singapore

Semiconductor Memory: DRAM and SRAM. Department of Electrical and Computer Engineering, National University of Singapore Semiconductor Memory: DRAM and SRAM Outline Introduction Random Access Memory (RAM) DRAM SRAM Non-volatile memory UV EPROM EEPROM Flash memory SONOS memory QD memory Introduction Slow memories Magnetic

More information

STT-MRAM Read-circuit with Improved Offset Cancellation

STT-MRAM Read-circuit with Improved Offset Cancellation JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.17, NO.3, JUNE, 2017 ISSN(Print) 1598-1657 https://doi.org/10.5573/jsts.2017.17.3.347 ISSN(Online) 2233-4866 STT-MRAM Read-circuit with Improved Offset

More information

Supplementary Figure 1 Schematic illustration of fabrication procedure of MoS2/h- BN/graphene heterostructures. a, c d Supplementary Figure 2

Supplementary Figure 1 Schematic illustration of fabrication procedure of MoS2/h- BN/graphene heterostructures. a, c d Supplementary Figure 2 Supplementary Figure 1 Schematic illustration of fabrication procedure of MoS 2 /hon a 300- BN/graphene heterostructures. a, CVD-grown b, Graphene was patterned into graphene strips by oxygen monolayer

More information

Tunneling Magnetoresistance Devices with MgO barrier and CoFeB electrodes for Magnetic. Field

Tunneling Magnetoresistance Devices with MgO barrier and CoFeB electrodes for Magnetic. Field Tunneling Magnetoresistance Devices with MgO barrier and CoFeB electrodes for Magnetic Field Sensors Piotr Wiśniowski Michał Dąbek Department of Electronics AGH-University of Science and Technology NANOSPIN-Meeting,

More information

IBM Research Report. Research Division Almaden - Austin - Beijing - Cambridge - Haifa - India - T. J. Watson - Tokyo - Zurich

IBM Research Report. Research Division Almaden - Austin - Beijing - Cambridge - Haifa - India - T. J. Watson - Tokyo - Zurich RC24655 (W0809-114) September 29, 2008 Physics IBM Research Report Field and Bias Dependence of High-frequency Magnetic Noise in MgO-based Magnetic Tunnel Junctions Y. Guan, D. W. Abraham, M. C. Gaidis,

More information

A Low-Power Robust Easily Cascaded PentaMTJ-Based Combinational and Sequential Circuits Mohit Kumar Gupta and Mohd Hasan, Senior Member, IEEE

A Low-Power Robust Easily Cascaded PentaMTJ-Based Combinational and Sequential Circuits Mohit Kumar Gupta and Mohd Hasan, Senior Member, IEEE IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS 1 A Low-Power Robust Easily Cascaded PentaMTJ-Based Combinational and Sequential Circuits Mohit Kumar Gupta and Mohd Hasan, Senior Member,

More information

CHAPTER 2 POLARIZATION SPLITTER- ROTATOR BASED ON A DOUBLE- ETCHED DIRECTIONAL COUPLER

CHAPTER 2 POLARIZATION SPLITTER- ROTATOR BASED ON A DOUBLE- ETCHED DIRECTIONAL COUPLER CHAPTER 2 POLARIZATION SPLITTER- ROTATOR BASED ON A DOUBLE- ETCHED DIRECTIONAL COUPLER As we discussed in chapter 1, silicon photonics has received much attention in the last decade. The main reason is

More information

Gallium nitride (GaN)

Gallium nitride (GaN) 80 Technology focus: GaN power electronics Vertical, CMOS and dual-gate approaches to gallium nitride power electronics US research company HRL Laboratories has published a number of papers concerning

More information

Control of Sputter Process for Improved Run-to-run Repeatability

Control of Sputter Process for Improved Run-to-run Repeatability Control of Sputter Process for Improved Run-to-run Repeatability S. Ghosal, R.L. Kosut, J.L. Ebert, L. Porter SC Solutions, Santa Clara, CA 95054 E-mail ghosal@scsolutions.com D. Brownell, D. Wang Nonvolatile

More information

Wafer-scale 3D integration of silicon-on-insulator RF amplifiers

Wafer-scale 3D integration of silicon-on-insulator RF amplifiers Wafer-scale integration of silicon-on-insulator RF amplifiers The MIT Faculty has made this article openly available. Please share how this access benefits you. Your story matters. Citation As Published

More information

A two-stage shift register for clocked Quantum-dot Cellular Automata

A two-stage shift register for clocked Quantum-dot Cellular Automata A two-stage shift register for clocked Quantum-dot Cellular Automata Alexei O. Orlov, Ravi Kummamuru, R. Ramasubramaniam, Craig S. Lent, Gary H. Bernstein, and Gregory L. Snider. Dept. of Electrical Engineering,

More information

Sensing Circuits for Resistive Memory

Sensing Circuits for Resistive Memory Sensing Circuits for Resistive Memory R. Jacob, Ph.D., P.E. Department of Electrical Engineering Boise State University 1910 University Dr., ET 201 Boise, ID 83725 jbaker@ieee.org Abstract A nascent class

More information

Reliable Sub-Nanosecond Switching of a Perpendicular SOT-MRAM Cell without External Magnetic Field

Reliable Sub-Nanosecond Switching of a Perpendicular SOT-MRAM Cell without External Magnetic Field Reliable Sub-Nanosecond Switching of a Perpendicular SOT-MRAM Cell without External Magnetic Field Viktor SVERDLOV, Alexander MAKAROV, and Siegfried SELBERHERR Institute for Microelectronics, TU Wien 1040

More information

[emu/cm 3 ] M s. of a 190-nm wide Pt(5 nm)/py(5 nm) nanowire measured as a function of magnetic field

[emu/cm 3 ] M s. of a 190-nm wide Pt(5 nm)/py(5 nm) nanowire measured as a function of magnetic field a Normalized MR.8.6.4.2 b M s [emu/cm 3 ] 8 7 6 2 4 6 8 Magnetic Field [Oe] 5 2 4 6 8 D [nm] Supplementary Figure. Dilution depth dependence of M s. (a) Normalized magnetoresistance of a 9-nm wide Pt(5

More information

Efficient Electromagnetic Analysis of Spiral Inductor Patterned Ground Shields

Efficient Electromagnetic Analysis of Spiral Inductor Patterned Ground Shields Efficient Electromagnetic Analysis of Spiral Inductor Patterned Ground Shields James C. Rautio, James D. Merrill, and Michael J. Kobasa Sonnet Software, North Syracuse, NY, 13212, USA Abstract Patterned

More information

Reliability of deep submicron MOSFETs

Reliability of deep submicron MOSFETs Invited paper Reliability of deep submicron MOSFETs Francis Balestra Abstract In this work, a review of the reliability of n- and p-channel Si and SOI MOSFETs as a function of gate length and temperature

More information

FDTD SPICE Analysis of High-Speed Cells in Silicon Integrated Circuits

FDTD SPICE Analysis of High-Speed Cells in Silicon Integrated Circuits FDTD Analysis of High-Speed Cells in Silicon Integrated Circuits Neven Orhanovic and Norio Matsui Applied Simulation Technology Gateway Place, Suite 8 San Jose, CA 9 {neven, matsui}@apsimtech.com Abstract

More information

ACURRENT reference is an essential circuit on any analog

ACURRENT reference is an essential circuit on any analog 558 IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 43, NO. 2, FEBRUARY 2008 A Precision Low-TC Wide-Range CMOS Current Reference Guillermo Serrano, Member, IEEE, and Paul Hasler, Senior Member, IEEE Abstract

More information

Semiconductor Physics and Devices

Semiconductor Physics and Devices Metal-Semiconductor and Semiconductor Heterojunctions The Metal-Oxide-Semiconductor Field-Effect Transistor (MOSFET) is one of two major types of transistors. The MOSFET is used in digital circuit, because

More information

High-Speed Scalable Silicon-MoS 2 P-N Heterojunction Photodetectors

High-Speed Scalable Silicon-MoS 2 P-N Heterojunction Photodetectors High-Speed Scalable Silicon-MoS 2 P-N Heterojunction Photodetectors Veerendra Dhyani 1, and Samaresh Das 1* 1 Centre for Applied Research in Electronics, Indian Institute of Technology Delhi, New Delhi-110016,

More information

A REVIEW ON MAGNETIC TUNNEL JUNCTION TECHNOLOGY

A REVIEW ON MAGNETIC TUNNEL JUNCTION TECHNOLOGY A REVIEW ON MAGNETIC TUNNEL JUNCTION TECHNOLOGY Pawan Choudhary 1, Dr. Kanika Sharma 2, Sagar Balecha 3, Bhaskar Mishra 4 1 M.E Scholar, Electronics & Communication Engineering, National Institute of Technical

More information

Verification Structures for Transmission Line Pulse Measurements

Verification Structures for Transmission Line Pulse Measurements Verification Structures for Transmission Line Pulse Measurements R.A. Ashton Agere Systems, 9333 South John Young Parkway, Orlando, Florida, 32819 USA Phone: 44-371-731; Fax: 47-371-777; e-mail: rashton@agere.com

More information

A Spin-Torque Transfer MRAM in 90nm CMOS. Hui William Song

A Spin-Torque Transfer MRAM in 90nm CMOS. Hui William Song A Spin-Torque Transfer MRAM in 90nm CMOS by Hui William Song A thesis submitted in conformity with the requirements for the degree of Master of Applied Science Graduate Department of Electrical and Computer

More information

Long-distance propagation of short-wavelength spin waves. Liu et al.

Long-distance propagation of short-wavelength spin waves. Liu et al. Long-distance propagation of short-wavelength spin waves Liu et al. Supplementary Note 1. Characterization of the YIG thin film Supplementary fig. 1 shows the characterization of the 20-nm-thick YIG film

More information

IMI Labs Semiconductor Applications. June 20, 2016

IMI Labs Semiconductor Applications. June 20, 2016 IMI Labs Semiconductor Applications June 20, 2016 Materials Are At the Core of Innovation in the 21st Century Weight Space Flexibility Heat Management Lightweight Energy Efficient Temperature Energy Efficient

More information

REFERENCE voltage generators are used in DRAM s,

REFERENCE voltage generators are used in DRAM s, 670 IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 34, NO. 5, MAY 1999 A CMOS Bandgap Reference Circuit with Sub-1-V Operation Hironori Banba, Hitoshi Shiga, Akira Umezawa, Takeshi Miyaba, Toru Tanzawa, Shigeru

More information

Adaptive Off-Time Control for Variable-Frequency, Soft-Switched Flyback Converter at Light Loads

Adaptive Off-Time Control for Variable-Frequency, Soft-Switched Flyback Converter at Light Loads 596 IEEE TRANSACTIONS ON POWER ELECTRONICS, VOL. 17, NO. 4, JULY 2002 Adaptive Off-Time Control for Variable-Frequency, Soft-Switched Flyback Converter at Light Loads Yuri Panov and Milan M. Jovanović,

More information

RECENT technology trends have lead to an increase in

RECENT technology trends have lead to an increase in IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 39, NO. 9, SEPTEMBER 2004 1581 Noise Analysis Methodology for Partially Depleted SOI Circuits Mini Nanua and David Blaauw Abstract In partially depleted silicon-on-insulator

More information

Spatial detection of ferromagnetic wires using GMR sensor and. based on shape induced anisotropy

Spatial detection of ferromagnetic wires using GMR sensor and. based on shape induced anisotropy Spatial detection of ferromagnetic wires using GMR sensor and based on shape induced anisotropy Behrooz REZAEEALAM Electrical Engineering Department, Lorestan University, P. O. Box: 465, Khorramabad, Lorestan,

More information

6. LDD Design Tradeoffs on Latch-Up and Degradation in SOI MOSFET

6. LDD Design Tradeoffs on Latch-Up and Degradation in SOI MOSFET 110 6. LDD Design Tradeoffs on Latch-Up and Degradation in SOI MOSFET An experimental study has been conducted on the design of fully depleted accumulation mode SOI (SIMOX) MOSFET with regard to hot carrier

More information

THE MEMS FLUX CONCENTRATOR: POTENTIAL LOW-COST, HIGHSENSITIVITY MAGNETOMETER

THE MEMS FLUX CONCENTRATOR: POTENTIAL LOW-COST, HIGHSENSITIVITY MAGNETOMETER University of Nebraska - Lincoln DigitalCommons@University of Nebraska - Lincoln US Army Research U.S. Department of Defense 2006 THE MEMS FLUX CONCENTRATOR: POTENTIAL LOW-COST, HIGHSENSITIVITY MAGNETOMETER

More information

Partial Discharge Inception and Propagation Characteristics of Magnet Wire for Inverter-fed Motor under Surge Voltage Application

Partial Discharge Inception and Propagation Characteristics of Magnet Wire for Inverter-fed Motor under Surge Voltage Application IEEE Transactions on Dielectrics and Electrical Insulation Vol. 14, No. 1; February 27 39 Partial Discharge Inception and Propagation Characteristics of Magnet Wire for Inverter-fed Motor under Surge Voltage

More information

Control of Induction Thermal Plasmas by Coil Current Modulation in Arbitrary-waveform

Control of Induction Thermal Plasmas by Coil Current Modulation in Arbitrary-waveform J. Plasma Fusion Res. SERIES, Vol. 8 (29) Control of Induction Thermal Plasmas by Coil Current Modulation in Arbitrary-waveform Yuki TSUBOKAWA, Farees EZWAN, Yasunori TANAKA and Yoshihiko UESUGI Division

More information

Switch-less Dual-frequency Reconfigurable CMOS Oscillator using One Single Piezoelectric AlN MEMS Resonator with Co-existing S0 and S1 Lamb-wave Modes

Switch-less Dual-frequency Reconfigurable CMOS Oscillator using One Single Piezoelectric AlN MEMS Resonator with Co-existing S0 and S1 Lamb-wave Modes From the SelectedWorks of Chengjie Zuo January, 11 Switch-less Dual-frequency Reconfigurable CMOS Oscillator using One Single Piezoelectric AlN MEMS Resonator with Co-existing S and S1 Lamb-wave Modes

More information

Variation Analysis of CMOS Technologies Using Surface-Potential MOSFET Model

Variation Analysis of CMOS Technologies Using Surface-Potential MOSFET Model Invited paper Variation Analysis of CMOS Technologies Using Surface-Potential MOSFET Model Hans Jürgen Mattausch, Akihiro Yumisaki, Norio Sadachika, Akihiro Kaya, Koh Johguchi, Tetsushi Koide, and Mitiko

More information

AS THE semiconductor process is scaled down, the thickness

AS THE semiconductor process is scaled down, the thickness IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 52, NO. 7, JULY 2005 361 A New Schmitt Trigger Circuit in a 0.13-m 1/2.5-V CMOS Process to Receive 3.3-V Input Signals Shih-Lun Chen,

More information

CIRCULAR polarizers, which play an important role in

CIRCULAR polarizers, which play an important role in IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, VOL. 52, NO. 7, JULY 2004 1719 A Circular Polarizer Designed With a Dielectric Septum Loading Shih-Wei Wang, Chih-Hung Chien, Chun-Long Wang, and Ruey-Beei

More information

Open Access. C.H. Ho 1, F.T. Chien 2, C.N. Liao 1 and Y.T. Tsai*,1

Open Access. C.H. Ho 1, F.T. Chien 2, C.N. Liao 1 and Y.T. Tsai*,1 56 The Open Electrical and Electronic Engineering Journal, 2008, 2, 56-61 Open Access Optimum Design for Eliminating Back Gate Bias Effect of Silicon-oninsulator Lateral Double Diffused Metal-oxide-semiconductor

More information

AS THE GATE-oxide thickness is scaled and the gate

AS THE GATE-oxide thickness is scaled and the gate 1174 IEEE TRANSACTIONS ON ELECTRON DEVICES, VOL. 46, NO. 6, JUNE 1999 A New Quasi-2-D Model for Hot-Carrier Band-to-Band Tunneling Current Kuo-Feng You, Student Member, IEEE, and Ching-Yuan Wu, Member,

More information

Design & Simulation of Multi Gate Piezoelectric FET Devices for Sensing Applications

Design & Simulation of Multi Gate Piezoelectric FET Devices for Sensing Applications Design & Simulation of Multi Gate Piezoelectric FET Devices for Sensing Applications Sunita Malik 1, Manoj Kumar Duhan 2 Electronics & Communication Engineering Department, Deenbandhu Chhotu Ram University

More information

Power MOSFET Zheng Yang (ERF 3017,

Power MOSFET Zheng Yang (ERF 3017, ECE442 Power Semiconductor Devices and Integrated Circuits Power MOSFET Zheng Yang (ERF 3017, email: yangzhen@uic.edu) Evolution of low-voltage (

More information

Functional Integration of Parallel Counters Based on Quantum-Effect Devices

Functional Integration of Parallel Counters Based on Quantum-Effect Devices Proceedings of the th IMACS World Congress (ol. ), Berlin, August 997, Special Session on Computer Arithmetic, pp. 7-78 Functional Integration of Parallel Counters Based on Quantum-Effect Devices Christian

More information

Performance Evaluation of MISISFET- TCAD Simulation

Performance Evaluation of MISISFET- TCAD Simulation Performance Evaluation of MISISFET- TCAD Simulation Tarun Chaudhary Gargi Khanna Rajeevan Chandel ABSTRACT A novel device n-misisfet with a dielectric stack instead of the single insulator of n-mosfet

More information

A Brief Introduction to Single Electron Transistors. December 18, 2011

A Brief Introduction to Single Electron Transistors. December 18, 2011 A Brief Introduction to Single Electron Transistors Diogo AGUIAM OBRECZÁN Vince December 18, 2011 1 Abstract Transistor integration has come a long way since Moore s Law was first mentioned and current

More information

Analog Synaptic Behavior of a Silicon Nitride Memristor

Analog Synaptic Behavior of a Silicon Nitride Memristor Supporting Information Analog Synaptic Behavior of a Silicon Nitride Memristor Sungjun Kim, *, Hyungjin Kim, Sungmin Hwang, Min-Hwi Kim, Yao-Feng Chang,, and Byung-Gook Park *, Inter-university Semiconductor

More information

High Power, Magnet-free, Waveguide Based Circulator Using Angular-Momentum Biasing of a Resonant Ring

High Power, Magnet-free, Waveguide Based Circulator Using Angular-Momentum Biasing of a Resonant Ring SLAC-R-1080 High Power, Magnet-free, Waveguide Based Circulator Using Angular-Momentum Biasing of a Resonant Ring Jeffrey Neilson and Emilio Nanni August 18, 2017 Prepared for Calabazas Creek Research,

More information

Parameter Optimization Of GAA Nano Wire FET Using Taguchi Method

Parameter Optimization Of GAA Nano Wire FET Using Taguchi Method Parameter Optimization Of GAA Nano Wire FET Using Taguchi Method S.P. Venu Madhava Rao E.V.L.N Rangacharyulu K.Lal Kishore Professor, SNIST Professor, PSMCET Registrar, JNTUH Abstract As the process technology

More information

Three Terminal Devices

Three Terminal Devices Three Terminal Devices - field effect transistor (FET) - bipolar junction transistor (BJT) - foundation on which modern electronics is built - active devices - devices described completely by considering

More information

Magnetic current imaging with magnetic tunnel junction sensors: case study and analysis

Magnetic current imaging with magnetic tunnel junction sensors: case study and analysis Magnetic current imaging with magnetic tunnel junction sensors: case study and analysis Benaiah D. Schrag, Matthew J. Carter, Xiaoyong Liu, Jan S. Hoftun, and Gang Xiao Micro Magnetics, Inc., Fall River,

More information

Variation-Aware Design for Nanometer Generation LSI

Variation-Aware Design for Nanometer Generation LSI HIRATA Morihisa, SHIMIZU Takashi, YAMADA Kenta Abstract Advancement in the microfabrication of semiconductor chips has made the variations and layout-dependent fluctuations of transistor characteristics

More information

Towards a Reconfigurable Nanocomputer Platform

Towards a Reconfigurable Nanocomputer Platform Towards a Reconfigurable Nanocomputer Platform Paul Beckett School of Electrical and Computer Engineering RMIT University Melbourne, Australia 1 The Nanoscale Cambrian Explosion Disparity: Widerangeof

More information

III III a IIOI OlD IIO II II IIII uui IIO IIII uuu II uii IIi

III III a IIOI OlD IIO II II IIII uui IIO IIII uuu II uii IIi (19) United States III III a IIOI OlD IIO 1101 100 II II IIII uui IIO IIII uuu II uii IIi US 20060043443A1 12) Patent Application Publication (1 E006/0043443 Al Sugahara et at. (43) Pub. Date: Mar. 2,

More information

Wide range and tunable linear TMR sensor using two exchange pinned electrodes

Wide range and tunable linear TMR sensor using two exchange pinned electrodes Wide range and tunable linear TMR sensor using two change pinned electrodes B. Negulescu, Daniel Lacour, F. Montaigne, A. Gerken, J. Paul, V. Spetter, J. Marien, C. Duret, M. Hehn To cite this version:

More information

Subminiature Multi-stage Band-Pass Filter Based on LTCC Technology Research

Subminiature Multi-stage Band-Pass Filter Based on LTCC Technology Research International Journal of Information and Electronics Engineering, Vol. 6, No. 2, March 2016 Subminiature Multi-stage Band-Pass Filter Based on LTCC Technology Research Bowen Li and Yongsheng Dai Abstract

More information

THE THREE electrodes in an alternating current (ac) microdischarge

THE THREE electrodes in an alternating current (ac) microdischarge 488 IEEE TRANSACTIONS ON PLASMA SCIENCE, VOL. 32, NO. 3, JUNE 2004 Firing and Sustaining Discharge Characteristics in Alternating Current Microdischarge Cell With Three Electrodes Hyun Kim and Heung-Sik

More information

PHYSICS OF SEMICONDUCTOR DEVICES

PHYSICS OF SEMICONDUCTOR DEVICES PHYSICS OF SEMICONDUCTOR DEVICES PHYSICS OF SEMICONDUCTOR DEVICES by J. P. Colinge Department of Electrical and Computer Engineering University of California, Davis C. A. Colinge Department of Electrical

More information

Characterisation of the Montana Instruments Cryostation C2 for low temperature Magneto-Optical Kerr Effect measurements using the NanoMOKE 3

Characterisation of the Montana Instruments Cryostation C2 for low temperature Magneto-Optical Kerr Effect measurements using the NanoMOKE 3 Technical Report TR16711rev3 Characterisation of the Montana Instruments Cryostation C2 for low temperature Magneto-Optical Kerr Effect measurements using the NanoMOKE 3 EXECUTIVE SUMMARY This technical

More information

In this lecture we will begin a new topic namely the Metal-Oxide-Semiconductor Field Effect Transistor.

In this lecture we will begin a new topic namely the Metal-Oxide-Semiconductor Field Effect Transistor. Solid State Devices Dr. S. Karmalkar Department of Electronics and Communication Engineering Indian Institute of Technology, Madras Lecture - 38 MOS Field Effect Transistor In this lecture we will begin

More information

Application Note 5011

Application Note 5011 MGA-62563 High Performance GaAs MMIC Amplifier Application Note 511 Application Information The MGA-62563 is a high performance GaAs MMIC amplifier fabricated with Avago Technologies E-pHEMT process and

More information

Pramoda N V Department of Electronics and Communication Engineering, MCE Hassan Karnataka India

Pramoda N V Department of Electronics and Communication Engineering, MCE Hassan Karnataka India Advanced Low Power CMOS Design to Reduce Power Consumption in CMOS Circuit for VLSI Design Pramoda N V Department of Electronics and Communication Engineering, MCE Hassan Karnataka India Abstract: Low

More information

Solid State Devices- Part- II. Module- IV

Solid State Devices- Part- II. Module- IV Solid State Devices- Part- II Module- IV MOS Capacitor Two terminal MOS device MOS = Metal- Oxide- Semiconductor MOS capacitor - the heart of the MOSFET The MOS capacitor is used to induce charge at the

More information

ALTHOUGH zero-if and low-if architectures have been

ALTHOUGH zero-if and low-if architectures have been IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 40, NO. 6, JUNE 2005 1249 A 110-MHz 84-dB CMOS Programmable Gain Amplifier With Integrated RSSI Function Chun-Pang Wu and Hen-Wai Tsao Abstract This paper describes

More information

Fully depleted, thick, monolithic CMOS pixels with high quantum efficiency

Fully depleted, thick, monolithic CMOS pixels with high quantum efficiency Fully depleted, thick, monolithic CMOS pixels with high quantum efficiency Andrew Clarke a*, Konstantin Stefanov a, Nicholas Johnston a and Andrew Holland a a Centre for Electronic Imaging, The Open University,

More information

Due to the absence of internal nodes, inverter-based Gm-C filters [1,2] allow achieving bandwidths beyond what is possible

Due to the absence of internal nodes, inverter-based Gm-C filters [1,2] allow achieving bandwidths beyond what is possible A Forward-Body-Bias Tuned 450MHz Gm-C 3 rd -Order Low-Pass Filter in 28nm UTBB FD-SOI with >1dBVp IIP3 over a 0.7-to-1V Supply Joeri Lechevallier 1,2, Remko Struiksma 1, Hani Sherry 2, Andreia Cathelin

More information

MODERN microwave communication systems require

MODERN microwave communication systems require IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, VOL. 54, NO. 2, FEBRUARY 2006 755 Novel Compact Net-Type Resonators and Their Applications to Microstrip Bandpass Filters Chi-Feng Chen, Ting-Yi Huang,

More information

Silicon Photonics Technology Platform To Advance The Development Of Optical Interconnects

Silicon Photonics Technology Platform To Advance The Development Of Optical Interconnects Silicon Photonics Technology Platform To Advance The Development Of Optical Interconnects By Mieke Van Bavel, science editor, imec, Belgium; Joris Van Campenhout, imec, Belgium; Wim Bogaerts, imec s associated

More information

THE COST of current plasma display panel televisions

THE COST of current plasma display panel televisions IEEE TRANSACTIONS ON ELECTRON DEVICES, VOL. 52, NO. 11, NOVEMBER 2005 2357 Reset-While-Address (RWA) Driving Scheme for High-Speed Address in AC Plasma Display Panel With High Xe Content Byung-Gwon Cho,

More information

3084 IEEE TRANSACTIONS ON NUCLEAR SCIENCE, VOL. 60, NO. 4, AUGUST 2013

3084 IEEE TRANSACTIONS ON NUCLEAR SCIENCE, VOL. 60, NO. 4, AUGUST 2013 3084 IEEE TRANSACTIONS ON NUCLEAR SCIENCE, VOL. 60, NO. 4, AUGUST 2013 Dummy Gate-Assisted n-mosfet Layout for a Radiation-Tolerant Integrated Circuit Min Su Lee and Hee Chul Lee Abstract A dummy gate-assisted

More information

INTRODUCTION TO MOS TECHNOLOGY

INTRODUCTION TO MOS TECHNOLOGY INTRODUCTION TO MOS TECHNOLOGY 1. The MOS transistor The most basic element in the design of a large scale integrated circuit is the transistor. For the processes we will discuss, the type of transistor

More information

INTRODUCTION: Basic operating principle of a MOSFET:

INTRODUCTION: Basic operating principle of a MOSFET: INTRODUCTION: Along with the Junction Field Effect Transistor (JFET), there is another type of Field Effect Transistor available whose Gate input is electrically insulated from the main current carrying

More information

Low Power Design of Schmitt Trigger Based SRAM Cell Using NBTI Technique

Low Power Design of Schmitt Trigger Based SRAM Cell Using NBTI Technique Low Power Design of Schmitt Trigger Based SRAM Cell Using NBTI Technique M.Padmaja 1, N.V.Maheswara Rao 2 Post Graduate Scholar, Gayatri Vidya Parishad College of Engineering for Women, Affiliated to JNTU,

More information

Negative Differential Resistance (NDR) Frequency Conversion with Gain

Negative Differential Resistance (NDR) Frequency Conversion with Gain Third International Symposium on Space Tcrahertz Technology Page 457 Negative Differential Resistance (NDR) Frequency Conversion with Gain R. J. Hwu, R. W. Aim, and S. C. Lee Department of Electrical Engineering

More information

Fiber-Optic Polarizer Using Resonant Tunneling through a Multilayer Overlay

Fiber-Optic Polarizer Using Resonant Tunneling through a Multilayer Overlay Fiber-Optic Polarizer Using Resonant Tunneling through a Multilayer Overlay Arun Kumar, Rajeev Jindal, and R. K. Varshney Department of Physics, Indian Institute of Technology, New Delhi 110 016 India

More information