Taking the Mystery out of Signal Integrity

Similar documents
Five Emerging Technologies that will Revolutionize High Speed Systems

Relationship Between Signal Integrity and EMC

Burn-in & Test Socket Workshop

Signal Integrity Is in Your Future

DL-150 The Ten Habits of Highly Successful Designers. or Design for Speed: A Designer s Survival Guide to Signal Integrity

DL-150 The Ten Habits of Highly Successful Designers. or Design for Speed: A Designer s Survival Guide to Signal Integrity

Optimizing Design of a Probe Card using a Field Solver

Microcircuit Electrical Issues

The Challenges of Differential Bus Design

Lecture 2: Signals and Transmission Lines

Minh Quach. Signal Integrity Consideration and Analysis 4/30/2004. Frequency & Time Domain Measurements/Analysis

Signal Integrity Tips and Techniques Using TDR, VNA and Modeling. Russ Kramer O.J. Danzy

Keysight Technologies Signal Integrity Tips and Techniques Using TDR, VNA and Modeling

A Simplified QFN Package Characterization Technique

High Speed Digital Systems Require Advanced Probing Techniques for Logic Analyzer Debug

T est POST OFFICE BOX 1927 CUPERTINO, CA TEL E P H ONE (408) FAX (408) ARIES ELECTRONICS

DesignCon 2003 High-Performance System Design Conference (HP3-5)

A Simulation Study of Simultaneous Switching Noise

High Speed Digital Systems Require Advanced Probing Techniques for Logic Analyzer Debug

Class-D Audio Power Amplifiers: PCB Layout For Audio Quality, EMC & Thermal Success (Home Entertainment Devices)

The Three Most Confusing Topics in Signal Integrity

Data Mining 12-Port S- Parameters

Logic Analyzer Probing Techniques for High-Speed Digital Systems

Demystifying Vias in High-Speed PCB Design

How to Read S-Parameters Like a Book or Tapping Into Some Of The Information Buried Inside S- Parameter Black Box Models

Impedance and Electrical Models

Aries QFP microstrip socket

Aries Kapton CSP socket

Custom Interconnects Fuzz Button with Hardhat Test Socket/Interposer 1.00 mm pitch

Probing Techniques for Signal Performance Measurements in High Data Rate Testing

Application Note. Signal Integrity Modeling. SCSI Connector and Cable Modeling from TDR Measurements

DesignCon Design of Gb/s Interconnect for High-bandwidth FPGAs. Sherri Azgomi, Altera Corporation

if the conductance is set to zero, the equation can be written as following t 2 (4)

Signal integrity means clean

Understanding, measuring, and reducing output noise in DC/DC switching regulators

Digital Systems Power, Speed and Packages II CMPE 650

Impedance Matching: Terminations

Advanced Topics in EMC Design. Issue 1: The ground plane to split or not to split?

A Technical Discussion of TDR Techniques, S-parameters, RF Sockets, and Probing Techniques for High Speed Serial Data Designs

VLSI is scaling faster than number of interface pins

Evaluation of Package Properties for RF BJTs

A Co-design Methodology of Signal Integrity and Power Integrity

Engineering the Power Delivery Network

DDR4 memory interface: Solving PCB design challenges

EM Analysis of RFIC Transmission Lines

EE290C - Spring 2004 Advanced Topics in Circuit Design

IEEE CX4 Quantitative Analysis of Return-Loss

High Speed Characterization Report

High Speed Digital Design & Verification Seminar. Measurement fundamentals

ECE 546 Introduction

LVDS Flow Through Evaluation Boards. LVDS47/48EVK Revision 1.0

Crosstalk Limitations in Phantom Signal Transmission

Signal Integrity Modeling and Simulation for IC/Package Co-Design

Analysis on the Effectiveness of Clock Trace Termination Methods and Trace Lengths on a Printed Circuit Board

Advanced Signal Integrity Measurements of High- Speed Differential Channels

EE273 Lecture 3 More about Wires Lossy Wires, Multi-Drop Buses, and Balanced Lines. Today s Assignment

The Practical Limitations of S Parameter Measurements and the Impact on Time- Domain Simulations of High Speed Interconnects

High Speed Characterization Report. Contact Plating Effects on Signal Integrity Gold on Post / Gold on Tail vs. Gold on Post / Matte Tin on Tail

Electromagnetic Analysis of AC Coupling Capacitor Mounting Structures

High Speed Design Issues and Jitter Estimation Techniques. Jai Narayan Tripathi

Aries CSP microstrip socket Cycling test

Intro. to PDN Planning PCB Stackup Technology Series

To learn S-parameter, eye diagram, ISI, modulation techniques and to simulate in Matlab and Cadence.

Introduction to EMI/EMC Challenges and Their Solution

Aries Kapton CSP socket Cycling test

Improving the immunity of sensitive analogue electronics

Effective Routing of Multiple Loads

Improving TDR/TDT Measurements Using Normalization Application Note

Minimizing Coupling of Power Supply Noise Between Digital and RF Circuit Blocks in Mixed Signal Systems

Managing Complex Impedance, Isolation & Calibration for KGD RF Test Abstract

Design Fundamentals by A. Ciccomancini Scogna, PhD Suppression of Simultaneous Switching Noise in Power and Ground Plane Pairs

EM Noise Mitigation in Electronic Circuit Boards and Enclosures

High Speed Characterization Report

CHAPTER 2 EQUIVALENT CIRCUIT MODELING OF CONDUCTED EMI BASED ON NOISE SOURCES AND IMPEDANCES

Low Jitter, Low Emission Timing Solutions For High Speed Digital Systems. A Design Methodology

GigaTest Labs CINCH 1 MM PITCH CIN::APSE LGA SOCKET. Final Report. August 31, Electrical Characterization

High Speed Characterization Report

Hot Topics and Cool Ideas in Scaled CMOS Analog Design

CIRCUITS. Raj Nair Donald Bennett PRENTICE HALL

Agilent Technologies High-Definition Multimedia

Aries Center probe CSP socket Cycling test

High Speed Characterization Report

TDR Primer. Introduction. Single-ended TDR measurements. Application Note

CLOCK AND SIGNAL DISTRIBUTION USING FCT CLOCK BUFFERS

Signal Integrity, Part 1 of 3

10 Safety earthing/grounding does not help EMC at RF

Fuzz Button interconnects at microwave and mm-wave frequencies

APPLICATION NOTE 735 Layout Considerations for Non-Isolated DC-DC Converters

EE273 Lecture 5 Noise Part 2 Signal Return Crosstalk, Inter-Symbol Interference, Managing Noise

PRELIMINARY PRELIMINARY

Suppression Techniques using X2Y as a Broadband EMI Filter IEEE International Symposium on EMC, Boston, MA

EMI. Chris Herrick. Applications Engineer

SAW Components Data Sheet B3750

AN-742 APPLICATION NOTE

Debugging EMI Using a Digital Oscilloscope. Dave Rishavy Product Manager - Oscilloscopes

Guide to CMP-28/32 Simbeor Kit

Outcomes: Core Competencies for ECE145A/218A

Course Introduction. Content: 19 pages 3 questions. Learning Time: 30 minutes

Microcontroller Systems. ELET 3232 Topic 13: Load Analysis

ECE 497 JS Lecture 16 Power Distribution

Transcription:

Slide - 1 Jan 2002 Taking the Mystery out of Signal Integrity Dr. Eric Bogatin, CTO, GigaTest Labs Signal Integrity Engineering and Training 134 S. Wolfe Rd Sunnyvale, CA 94086 408-524-2700 www.gigatest.com Copies of this presentation are available for download from www.gigatest.com www.agilent.com/find/si eric@gigatest.com Slide - 2 Overview There are two kinds of design engineers, those that have signal integrity problems, and those that will The four signal integrity problems Why signal integrity will get harder to solve The right design methodology The role of accurate, high bandwidth measurements Two case studies: switching noise, probing 1

Slide - 3 What is Signal Integrity? driver 3 inch long PCB Trace receiver How the electrical properties of the interconnects screw up the beautiful, pristine signals from the chips, and what to do about it. Slide - 4 General SI Problem #1: If the instantaneous impedance a signal sees ever changes, some of the signal will reflect and the rest will be distorted. Ringing is often due to multiple reflections between impedance discontinuities at the ends driver 3 inch long PCB Trace receiver (low impedance) (~ 50 Ohms) (high impedance) 2

Slide - 5 Signal Integrity Engineering is about Finding and Fixing Problems 3 inch long PCB Trace 3 inch long PCB Trace Series termination (~40 Ohms) Slide - 6 A Guiding Principle In order to solve a signal integrity problem you must first understand its root cause 3

Slide - 7 Signal Integrity Initially Looks Confusing TERMINATIONS LINE DELAY EMISSIONS PARASITICS CAPACITANCE ATTENUATION EMI/EMC LOADED LINES NON-MONOTONIC EDGES SUSCEPTABILITY POWER AND GROUND BOUNCE GROUND DISTRIBUTION SKIN DEPTH LOSSY LINES IR DROP INDUCTANCE CRITICAL NET SIGNAL INTEGRITY RINGING RETURN CURRENT PATH CROSSTALK STUB LENGTHS GAPS IN PLANES IMPEDANCE DISCONTINUITIES TRANSMISSION LINES DELTA I NOISE REFLECTIONS UNDERSHOOT, OVERSHOOT RC DELAY DISPERSION MODE CONVERSION RISE TIME DEGRADATION Slide - 8 The Four High Speed Problems 1. Signal quality of one net: reflections and distortions from impedance discontinuities in the signal or return path 2. Cross talk between multiple nets: mutual C and mutual L coupling with an ideal return path and without an ideal return path 3. Rail collapse in the power distribution system (PDS): voltage drops across impedance in the pwr/gnd network 4. EMI from a component or the system 4

Slide - 9 Conceptual Origin of Simultaneous Switching Output (SSO) Noise On Chip I charge Active loop I discharge Switching lines Quiet data line V CC V SS Quiet loop L GND Bonding L Bonding Power 1991 Integrated Circuit Engineering Corporation common lead inductance 15836 What influences SSO Noise:! Mutual inductance between the loops! Number of SSOs! di/dt Slide - 10 Projected Increase in Clock Frequencies Clock Frequency (M H z ) 3500 3000 2500 2000 1500 1000 500 Microprocessor based products on-chip o n -b o a rd 0 1996 1998 2000 2002 2004 2006 2008 2010 2012 2014 Year Source: SIA Roadmap 5

Slide - 11 High Speed Serial Link Applications Drive High Frequency Hypertransport AGP8x 3GIO Infiniband OC-48 OC-192 RapidIO16 OC-768 1.6 Gbps (400 MHz- 1.6 GHz) 2.1 Gbps (533 MHz) 2.5 Gbps (2 x 1.25 GHz) 2.5 Gbps (2.5 GHz) 2.488 Gbps ( 2.5 GHz) 9.953 Gbps ( 10 GHz) 32 Gbps (1 GHz, 16 bit mode) 39.81 Gbps ( 40 GHz) Slide - 12 A Scary Future Smaller transistor channel lengths! shorter rise times, higher clock frequencies Short rise times! signal integrity problems get worse Shorter design cycle times! designs must work the first time There are two kinds of design engineers, those that have signal integrity problems, and those that will So what s the right design methodology? 6

Slide - 13 Example: Gold Dot Interconnect from Delphi General Construction Flexible Circuit Based Interconnect Gold Dot Flex Circuit Clamp Housing PCB Mezzanine and Backplane Configurations Stiffener Jumper Broad Connection System Applicability Mezzanine Backplane Elastomer Applications Small, precisely shaped bump contacts on FPC footprint(gold Dots ) Courtesy of Laurie Taira-Griffin, Delphi Slide - 14 The Old Build it and Test it Design/Manufacturing Cycle Design of Circuit based on Performance of Previous Design 5 Days Redesign 3 Days Cross Section Confirm Physical Layout 2 Days One Cycle 9 Weeks Average 2 Cycles/Design SPICE Model 1 Week Courtesy of Laurie Taira-Griffin, Delphi Manufacture (CAD 2 Days) 4 Weeks Test (TDR, VNA, BERT) 1-2 Weeks 7

Slide - 15 Key Ingredient to the New Design Methodology: Predicting Signal Integrity Performance Critical processes for predicting signal integrity problems " Create equivalent circuit models for all components " Simulate performance of components, critical nets and the whole system The better we can predict performance: " find and fix problems as early in the design cycle as possible " reduce extra design margin required " reduce time to market " reduce risk " reduce development and production costs Slide - 16 Role of Measurements Verify a model and simulation from a calculation (anchor to reality) " Rules of thumb " Analytic approximation " Numerical tool: field solver, circuit simulation tool Create a model from a real structure " Directly from the front screen " Iteration process: inverse scattering 8

Slide - 17 Example: Implementing a Characterization Loop to Develop and Verify Modeling and Simulation Process at Delphi VNA Measured OC-192 BER TDR GigaTest Probe Station Device Under Test Simulated Courtesy of Laurie Taira-Griffin, Delphi Slide - 18 Final Verification of Model and Performance Simulation Parameter Simulation Measured Goal Single Ended Impedance Differential Impedance Attenuation (5GHz) Propagation Delay Single Ended NEXT Differential NEXT 52.1 Ohms 95.2 Ohms <.44 db/inch 152 ps/inch <4.5% <.3% 53 Ohms 98 Ohms <.44 db/inch 158 ps/inch <4.5% <.3% 50 +/-10% Ohms 100 +/- 10% Ohms <.5 db/inch 170 ps/inch <5% <.5% Data Rate >5 Gbps >5 Gbps 5 Gbps Courtesy of Laurie Taira-Griffin, Delphi 9

Slide - 19 Cycle Time Reduction with Reliable Modeling and Simulation Was: > 9 weeks to reach correct design Spacing Now: 4 hours to reach correct design Pair to Pair Spacing Trace Width Signal Layer Ground Plane Courtesy of Laurie Taira-Griffin, Delphi Slide - 20 Role of Models Accurate models of interconnects + Accurate models of the active devices + Robust simulator = Prediction of performance The earlier in the design cycle problems are found and designed out, the shorter the cycle time, the lower the development costs 10

Slide - 21 Two Case Studies: Measurement Based Model Extraction Modeling 2 SMT resistors and predicting switching noise Modeling an active scope probe and optimizing it for minimum artifacts Slide - 22 Important Elements to a Complete Measurement/Modeling Solution Probes Probe station GigaTest Labs Probe stations Instruments! Controlling software Infiniium DCA with TDR! TDA Systems software Vector Network Analyzer! Agilent Advanced Design System (ADS) 11

Slide - 23 Measured S 11 of one 0805 SMT Resistor Two, 0805 resistors, ~ 120 mils centers, far end shorted to return plane ~ 15 mils below surface Smith Chart of Measured S 11 Measured with a Vector Network Analyzer (VNA) Close up of typical probing method Slide - 24 1 st and 2 nd Order Models, Created and Simulated with Agilent Advanced Design System (ADS) 1 st order model R = 50 Ohms L = 2 nh 2 nd order model R = 50 Ohms L = 2 nh C = 0.3 pf modeled measured Non-optimized values measured modeled 12

Slide - 25 Using ADS to Optimize 2 nd Order Model Optimized values: R = 52 Ohms L = 1.85 nh C = 0.162 pf measured modeled Slide - 26 Features of the Model A simple model matches the measured performance very well The interconnect model is very accurate Bandwidth of the model is at least 5 GHzcould be higher The precise parameter values will depend on the location of the return plane and the via structures 13

Slide - 27 Measured Coupling: S 21 What does 60 db coupling mean? 60dB Vquiet 20 3 V active = 10 = 10 = 0.1% How much coupling is too much? Depending on the noise budget, ~ -30dB (~ 3%) Slide - 28 Modeled Cross Talk measured modeled with L 21 = 0.28 nh Topology for coupled resistors uses exactly the same circuit model for isolated resistors, with mutual inductance added R = 51 Ohms L = 1.85 nh C = 0.162 pf K = 0.152 (L 12 =0.28 nh) What does the switching noise look like in the time domain? @ 3.5 GHz, coupling ~ -25 db, ~ 5% With 100 psec rise time, expect V SSN ~ 5% x 3.3v ~ 160 mv 14

Slide - 29 Simulating Switching Noise in the Time Domain with ADS " Same model of the coupled resistors " 5 Ohms source impedance of the driver " Quiet line receiver in tri state " Rise time of 100 psec, BW ~ 3.5 GHz, 500 MHz clock Slide - 30 Simulating Switching Noise Active Line Quiet receiver Does this look familiar? 15

Slide - 31 Measured Switching Noise in Graphics Processor Daughter Card Switching lines Quiet data line Mutual inductance causes 90% of all switching noise problems Is the ringing real or artifact? Slide - 32 Probing Signals in Active Circuits Agilent 1158A Active Probe, (not using recommended fixturing) Measured signal through probe Ringing @ ~ 1 GHz What causes the ringing? Is it real or artifact? How can the artifacts be minimized? 200 psec rise time signal 1 nsec/div Courtesy of Mike McTigue and Dave Dascher, Agilent 16

Slide - 33 What Impedance does the Signal See for the Probe? Measured impedance looking into the probe tip (measured using VNA) (not using recommended fixturing) Features of the probe s input impedance " Really high impedance < 100 MHz " Capacitive > 500 MHz " As low as 10 Ohms @ 1 GHz! " Multiple resonances Courtesy of Mike McTigue and Dave Dascher, Agilent Slide - 34 Circuit Model of the Probe: Simulated with Agilent ADS Probe 21 nh 26 nh tip 123 ff 196 ff 667 ff 25k Ω Simple model fits the measured impedance really well 84 Ω 10 Ω Measured impedance Modeled impedance Ringing is due to the LC L due to the long lead (~ 5 cm x 10 nh/cm) Model can be used to evaluate impact on the circuit under test Courtesy of Mike McTigue and Dave Dascher, Agilent 17

Slide - 35 All the Ringing is Due to the Artifact of the Probe Tip Measured Simulated based on the Model Courtesy of Mike McTigue and Dave Dascher, Agilent Slide - 36 Step 1: Optimize Probe Performance by Minimizing Tip Length 5 cm There is still some LC ringing from the tip! 1 cm Courtesy of Mike McTigue and Dave Dascher, Agilent 18

Slide - 37 Step 2: Damp out the Ringing with a Resistor R damping Measured impedance looking into the probe with resistor without resistor First order estimate of R based on Q ~ 1 Q = 1 R L C R ~ 100 250 Ω Role of the resistor: " Damps the ringing " Keeps loading of the circuit high " Optimizes the bandwidth of the transfer function Courtesy of Mike McTigue and Dave Dascher, Agilent Slide - 38 Performance Improvement from Damping Resistor: τ in = 200 psec 5 cm tip R added τ ~ 385 psec 1 cm tip R added Probe bandwidth ~ 4 GHz τ ~ 225 psec Courtesy of Mike McTigue and Dave Dascher, Agilent 19

Slide - 39 Agilent 1158A with Integrated Damping Resistor Tips Courtesy of Mike McTigue and Dave Dascher, Agilent Slide - 40 Summary of Good Probe Techniques Agilent 1158A 1. Keep probe lengths as short as possible 2. Use integrated damping resistor 3. Select R value based on Agilent recommended table 4. Always consider the impact of the probe s impedance on the circuit performance Courtesy of Mike McTigue and Dave Dascher, Agilent 20

Slide - 41 The Critical Ingredients to Solving Signal Integrity Problems Principles and Understanding Analysis: Rules of thumb Approximations Numerical simulation Characterization Vector Network Analyzer Time Domain Reflectometer Slide - 42 Conclusions 1. The bad news: " Signal integrity problems will only get worse as rise times decrease " Design cycle times will only get shorter as the industry becomes more competitive 2. The good news: " Accurate modeling and simulation tools are critical to find and fix signal integrity problems as early as possible in the design cycle " Measurements are essential to verify and create accurate high bandwidth models " Understand the source of probing artifacts and optimize the probe design to minimize them 3. Help is available: GigaTest Labs (Agilent VAR) can assist you in: " providing a complete turn key measurement system " performing measurements and creating models for you " helping you move up the learning curve with signal integrity training 21