This document, MC74HC4066/D has been canceled and replaced by MC74HC4066A/D LAN was sent 9/28/01

Similar documents
MARKING DIAGRAMS LOGIC DIAGRAM PIN ASSIGNMENT ORDERING INFORMATION FUNCTION TABLE DIP 14 N SUFFIX CASE 646 MC74HC4066AN AWLYYWW

High Performance Silicon Gate CMOS

High Performance Silicon Gate CMOS

MC14066BF. MARKING DIAGRAMS. MAXIMUM RATINGS (Voltages Referenced to V SS ) (Note 2.) ORDERING INFORMATION PDIP 14 P SUFFIX CASE 646

MC74HC4066A. Quad Analog Switch/ Multiplexer/Demultiplexer. High Performance Silicon Gate CMOS

MC74HCT4066A. Quad Analog Switch/ Multiplexer/Demultiplexer with LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

MC74LVXT4066. Quad Analog Switch/ Multiplexer/Demultiplexer. High Performance Silicon Gate CMOS

MC74LVX4066. Quad Analog Switch/ Multiplexer/Demultiplexer. High Performance Silicon Gate CMOS

MARKING DIAGRAMS MAXIMUM RATINGS (Note 1.) ORDERING INFORMATION PDIP 16 P SUFFIX CASE 648 MC140xxBCP AWLYYWW

PIN CONNECTIONS ORDERING INFORMATION PIN CONNECTIONS P SUFFIX PLASTIC PACKAGE CASE 626 D SUFFIX PLASTIC PACKAGE CASE 751 (SO 8) Inputs P SUFFIX

MARKING DIAGRAMS Figure 1. Logic Diagram ORDERING INFORMATION Figure 2. Dip Pin Assignment CDIP 16 L SUFFIX CASE 620A

Analog Multiplexer Demultiplexer

MARKING DIAGRAMS MAXIMUM RATINGS (Voltages Referenced to V SS ) (Note 1.) ORDERING INFORMATION PDIP 14 P SUFFIX CASE 646

LOW POWER JFET INPUT OPERATIONAL AMPLIFIERS

MC14001B Series. B Suffix Series CMOS Gates MC14001B, MC14011B, MC14023B, MC14025B, MC14071B, MC14073B, MC14081B, MC14082B

MARKING DIAGRAMS Split Supplies Single Supply PIN CONNECTIONS MAXIMUM RATINGS ORDERING INFORMATION SO 14 D SUFFIX CASE 751A

Outputs Source/Sink 24 ma ACT157 Has TTL Compatible Inputs. Figure 1. Pinout: 16 Lead Packages Conductors (Top View) PIN NAME

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION

MC14066B. Quad Analog Switch/Quad Multiplexer

MM74HC04 Hex Inverter

ORDERING INFORMATION Figure 1. Pinout: 20 Lead Packages Conductors (Top View) PIN ASSIGNMENT

MARKING DIAGRAMS LOGIC DIAGRAM ORDERING INFORMATION DIP PIN ASSIGNMENT CDIP 16 L SUFFIX CASE 620 MC10124L AWLYYWW

The MC10109 is a dual 4 5 input OR/NOR gate. P D = 30 mw typ/gate (No Load) t pd = 2.0 ns typ t r, t f = 2.0 ns typ (20% 80%)

MM74HC14 Hex Inverting Schmitt Trigger

ORDERING INFORMATION Figure 1. Pinout: 20 Lead Packages Conductors (Top View) PIN ASSIGNMENT

Is Now Part of To learn more about ON Semiconductor, please visit our website at

PIN CONNECTIONS

MARKING DIAGRAMS ORDERING INFORMATION Figure 1. Representative Schematic Diagram (Each Amplifier) DUAL MC33078P

PIN CONNECTIONS ORDERING INFORMATION FUNCTIONAL TABLE

Unidirectional*

74HCT157. Quad 2 Input Data Selectors / Multiplexers. High Performance Silicon Gate CMOS

MARKING DIAGRAMS ORDERING INFORMATION DUAL MC33272AP AWL YYWW PDIP 8 P SUFFIX CASE 626 SO 8 D SUFFIX CASE ALYWA QUAD

MC14521B. MARKING DIAGRAMS. MAXIMUM RATINGS (Voltages Referenced to V SS ) (Note 2.) ORDERING INFORMATION PDIP 16 P SUFFIX CASE 648

MC14016B. Quad Analog Switch/ Quad Multiplexer

MC14040B. MARKING DIAGRAMS. MAXIMUM RATINGS (Voltages Referenced to VSS) (Note 2.) ORDERING INFORMATION PDIP 16 P SUFFIX CASE 648

MC14066B. Quad Analog Switch/Quad Multiplexer

MARKING DIAGRAMS PIN CONNECTIONS ORDERING INFORMATION PDIP 8 N SUFFIX CASE 626 LM311D AWL YYWW SO 8 98 Units/Rail

High Performance Silicon Gate CMOS

NLAS323. Dual SPST Analog Switch, Low Voltage, Single Supply A4 D

MARKING DIAGRAMS LOGIC DIAGRAM ORDERING INFORMATION DIP PIN ASSIGNMENT CDIP 16 L SUFFIX CASE 620 MC10216L AWLYYWW

2N5194 2N for use in power amplifier and switching circuits, excellent safe area limits. Complement to NPN 2N5191, 2N5192

P SUFFIX CASE 646 Single Supply Split Supplies SO-14 D SUFFIX CASE 751A PIN CONNECTIONS

74VHC14 Hex Schmitt Inverter

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 646 SOIC D SUFFIX CASE 751A

ORDERING INFORMATION MAXIMUM RATINGS AXIAL LEAD CASE 41A PLASTIC MPTE 1N 63xx YYWW ICTE YYWW

ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet.

10 AMPERE DARLINGTON COMPLEMENTARY SILICON POWER TRANSISTORS VOLTS 125 WATTS MAXIMUM RATINGS THERMAL CHARACTERISTICS TIP141 TIP142

PNP Silicon Surface Mount Transistor with Monolithic Bias Resistor Network

7WB Bit Bus Switch. The 7WB3126 is an advanced high speed low power 2 bit bus switch in ultra small footprints.

MC33064DM 5 UNDERVOLTAGE SENSING CIRCUIT

DUAL TIMING CIRCUIT SEMICONDUCTOR TECHNICAL DATA PIN CONNECTIONS ORDERING INFORMATION. Figure Second Solid State Time Delay Relay Circuit

1 AMPERE GENERAL PURPOSE POWER TRANSISTORS VOLTS 30 WATTS *MAXIMUM RATINGS THERMAL CHARACTERISTICS (2)

NCN1154. DP3T USB 2.0 High Speed / Audio Switch with Negative Swing Capability

LOW POWER SCHOTTKY. MARKING DIAGRAMS GUARANTEED OPERATING RANGES

MC34085BP HIGH PERFORMANCE JFET INPUT OPERATIONAL AMPLIFIERS

4 AMPERE POWER TRANSISTORS COMPLEMENTARY SILICON 60 VOLTS 15 WATTS MAXIMUM RATINGS THERMAL CHARACTERISTICS. Figure 1. Power Derating BD787

NPN Silicon ON Semiconductor Preferred Device

SN74LS122, SN74LS123. Retriggerable Monostable Multivibrators LOW POWER SCHOTTKY

NCN1154. USB 2.0 High Speed, UART and Audio Switch with Negative Signal Capability

100 Vdc Collector Base Voltage Emitter Base Voltage Collector Current Continuous. Adc Peak. Watts Derate above 25 C. Watts 25 C

25 AMPERE COMPLEMENTARY SILICON POWER TRANSISTORS VOLTS 200 WATTS MAXIMUM RATINGS (1) THERMAL CHARACTERISTICS

NLAST4051. Analog Multiplexer/ Demultiplexer. TTL Compatible, Single Pole, 8 Position Plus Common Off

NPN MPS650 PNP MPS750 MAXIMUM RATINGS THERMAL CHARACTERISTICS. ELECTRICAL CHARACTERISTICS (TC = 25 C unless otherwise noted) OFF CHARACTERISTICS

TIMING CIRCUIT SEMICONDUCTOR TECHNICAL DATA ORDERING INFORMATION. Figure Second Solid State Time Delay Relay Circuit

MAXIMUM RATINGS (T A = +25 C, unless otherwise noted.) PIN CONNECTIONS

DEMONSTRATION NOTE. Figure 1. CS51411/3 Demonstration Board. 1 Publication Order Number: CS51411DEMO/D

Is Now Part of To learn more about ON Semiconductor, please visit our website at

MARKING DIAGRAMS* ORDERING INFORMATION KPT23 ALYW SO 8 D SUFFIX CASE 751 TSSOP 8 DT SUFFIX CASE 948R KA23 ALYW

N Channel Depletion MAXIMUM RATINGS. ELECTRICAL CHARACTERISTICS (TA = 25 C unless otherwise noted) OFF CHARACTERISTICS ON CHARACTERISTICS

50 AMPERE COMPLEMENTARY SILICON POWER TRANSISTORS VOLTS 300 WATTS MAXIMUM RATINGS (1) THERMAL CHARACTERISTICS (1) Figure 1.

Low Capacitance Transient Voltage Suppressors / ESD Protectors CM QG/D. Features

MPSL51. Amplifier Transistor PNP Silicon MAXIMUM RATINGS. THERMAL CHARACTERISTICS

Is Now Part of To learn more about ON Semiconductor, please visit our website at

NC7S14 TinyLogic HS Inverter with Schmitt Trigger Input

BAV70DXV6T1, BAV70DXV6T5 Preferred Device. Monolithic Dual Switching Diode Common Cathode. Lead-Free Solder Plating.

N Channel Depletion MAXIMUM RATINGS. ELECTRICAL CHARACTERISTICS (TA = 25 C unless otherwise noted) OFF CHARACTERISTICS ON CHARACTERISTICS

MM74HC4066 Quad Analog Switch

GENERAL PURPOSE TRANSISTOR ARRAY

MARKING DIAGRAMS PIN CONNECTIONS ORDERING INFORMATION

NC7S00 TinyLogic HS 2-Input NAND Gate

NLAS6234. Audio DPDT Switch with Noise Suppression

NL27WZ17. Dual Non-Inverting Schmitt Trigger Buffer

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package U.L U.L U.L. 5 (2.5) U.L.

NS5S1153. DPDT USB 2.0 High Speed / Audio Switch with Negative Swing Capability

Is Now Part of To learn more about ON Semiconductor, please visit our website at

BC546, B BC547, A, B, C BC548, A, B, C

PIN CONNECTIONS

NPN Silicon MAXIMUM RATINGS THERMAL CHARACTERISTICS DEVICE MARKING. ELECTRICAL CHARACTERISTICS (TA = 25 C unless otherwise noted) OFF CHARACTERISTICS

MM74HC4051 MM74HC4052 MM74HC Channel Analog Multiplexer Dual 4-Channel Analog Multiplexer Triple 2-Channel Analog Multiplexer

30 AMPERE POWER TRANSISTOR PNP SILICON 100 VOLTS 200 WATTS MAXIMUM RATINGS MAXIMUM RATINGS. Figure 1. Power Temperature Derating Curve

MJE15028 MJE AMPERE POWER TRANSISTORS COMPLEMENTARY SILICON VOLTS 50 WATTS MAXIMUM RATINGS THERMAL CHARACTERISTICS

74VHC VHC VHC Channel Analog Multiplexer Dual 4-Channel Analog Multiplexer Triple 2-Channel Analog Multiplexer

MARKING DIAGRAMS PIN CONNECTIONS ORDERING INFORMATION MC3x58P1 AWL YYWW PDIP 8 P1 SUFFIX CASE 626 SO 8 D SUFFIX CASE 751 3x58 ALYW

TIP120, TIP121, TIP122,

NC7SZ175 TinyLogic UHS D-Type Flip-Flop with Asynchronous Clear

Four Transistors Equal Power Each. Watts mw/ C Watts mw/ C TJ, Tstg 55 to +150 C. Characteristic Symbol Min Max Unit

CMOS Micro-Power Comparator plus Voltage Follower

PERIPHERAL DRIVER ARRAYS

MC14536B. MARKING DIAGRAMS 16. MAXIMUM RATINGS (Voltages Referenced to V SS ) (Note 2.) ORDERING INFORMATION

Transcription:

http://onsemi.com This document, MC74HC4066/D has been canceled and replaced by MC74HC4066A/D LAN was sent 9/28/01

High Performance Silicon Gate CMOS The MC54/74HC4066 utilizes silicon gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF channel leakage current. This bilateral switch/multiplexer/demultiplexer controls analog and digital voltages that may vary across the full power supply range (from CC to GND). The HC4066 is identical in pinout to the metal gate CMOS MC14016 and MC14066. Each device has four independent switches. The device has been designed so that the ON resistances (R ON ) are much more linear over input voltage than R ON of metal gate CMOS analog switches. This device is identical in both function and pinout to the HC4016. The ON/OFF control inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. For analog switches with voltage level translators, see the HC4316. Fast Switching and Propagation Speeds High ON/OFF Output oltage Ratio Low Crosstalk Between Switches Diode Protection on All Inputs/Outputs Wide Power Supply oltage Range ( CC GND) = 2.0 to 12.0 olts Analog Input oltage Range ( CC GND) = 2.0 to 12.0 olts Improved Linearity and Lower ON Resistance over Input oltage than the MC14016 or MC14066 or HC4016 Low Noise Chip Complexity: 44 FETs or 11 Equivalent Gates 14 14 14 14 1 1 1 1 N SUFFIX PLASTIC PACKAGE CASE 646 06 D SUFFIX SOIC PACKAGE CASE 751A 03 ORDERING INFORMATION MC54HCXXXXJ MC74HCXXXXN MC74HCXXXXD MC74HCXXXXDT J SUFFIX CERAMIC PACKAGE CASE 632 08 DT SUFFIX TSSOP PACKAGE CASE 948G 01 Ceramic Plastic SOIC TSSOP LOGIC DIAGRAM PIN ASSIGNMENT FUNCTION TABLE On/Off Control State of Input Analog Switch L Off H On

ÎÎ MAXIMUM RATINGS* SymbolÎ Parameter alue Unit CC Positive DC Supply oltage (Referenced to GND) 0.5 to + 14.0 IS Analog Input oltage (Referenced to GND) 0.5 to CC + 0.5 in Digital Input oltage (Referenced to GND) 1.5 to CC + 1.5 I Î DC Current Into or Out of Any Pin ± 25 ma P D Power Dissipation in Still Air, Plastic or Ceramic DIP 750 mw ÎÎ SOIC Package ÎÎ 500 TSSOP Package 450 T stg Storage Temperature 65 to + 150 C T L Lead Temperature, 1 mm from Case for 10 Seconds C Î (Plastic DIP, SOIC or TSSOP Package) 260 (Ceramic DIP) ÎÎ 300 * Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. Derating Plastic DIP: 10 mw/c from 65 to 125C Ceramic DIP: 10 mw/c from 100 to 125C SOIC Package: 7 mw/c from 65 to 125C TSSOP Package: 6.1 mw/c from 65 to 125C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation, in and out should be constrained to the range GND ( in or out ) CC. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or CC ). Unused outputs must be left open. I/O pins must be connected to a properly terminated line or bus. RECOMMENDED OPERATING CONDITIONS Symbol Parameter Unit ÎÎ ÎMin ÎMax CC Positive DC Supply oltage (Referenced to GND) Î 2.0 12.0 Î IS Analog Input oltage (Referenced to GND) GND CC in Digital Input oltage (Referenced to GND) GND CC IO * Static or Dynamic oltage Across Switch 1.2 T A Operating Temperature, All Package Types 55 + 125 C t r, t f Input Rise and Fall Time, ON/OFF Control ns ÎÎ Inputs (Figure 10) CC = 2.0 0 1000 Î CC = 4.5 0 500 Î CC = 9.0 0 400 CC = 12.0 * For voltage drops across the switch greater than 1.2 (switch on), excessive CC current may be drawn; i.e., the current out of the switch may contain both CC and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded. DC ELECTRICAL CHARACTERISTIC Digital Section (oltages Referenced to GND) Guaranteed Limit CC 55 to ÎÎ Symbol Î Parameter Î Test Conditions 25C 85C 125C ÎÎ Unit IH Minimum High Level oltage R Î Î on = Per Spec 2.0 1.5 1.5 1.5 ÎÎ ON/OFF Control Inputs 4.5 3.15 3.15 3.15 9.0 6.3 6.3 12.0 8.4 8.4 8.4 Î IL Maximum Low Level oltage R Î Î on = Per Spec 2.0 0.3 0.3 0.3 ÎÎ ON/OFF Control Inputs 4.5 0.9 0.9 0.9 9.0 1.8 1.8 12.0 2.4 2.4 2.4 Î I in Maximum Input Leakage Current Î ON/OFF Control Inputs Î in = CC or GND 12.0 ± 0.1 ± 1.0 ± 1.0 ÎÎ µa I CC Î Î Maximum Quiescent Supply in = CC ÎÎ or GND 6.0 Current (per Package) Î IO = 0 12.0 2 8 20 40 80 160 µa 0 250

DC ELECTRICAL CHARACTERISTICS Analog Section (oltages Referenced to GND) Î Guaranteed Limit Î Symbol Î Parameter Î Test Conditions CC 55 to 25C 85C 125C Unit R on Î Maximum ON Resistance Î in = IH 2.0 Ω IS = CC to GND 4.5 170 215 255 I S ÎÎ 2.0 ma (Figures 1, 2) 9.0 85 106 130 12.0 85 106 130 in = IH 2.0 IS = CC or GND (Endpoints) 4.5 85 106 130 I S 2.0 ma (Figures 1, 2) 9.0 63 78 95 12.0 63 78 95 R on Î Maximum Difference in ON Î in = IH 2.0 Ω Resistance Between Any Two Channels in the Same Package Î IS = 1/2 ( CC GND) 4.5 30 35 40 I S 2.0 ma 9.0 20 25 30 12.0 20 25 30 I off Î Maximum Off Channel LeakageÎ in = IL 12.0 0.1 Current, Any One Channel IO = CC or GND 0.5 1.0 µa Switch Off (Figure 3) ÎÎ I on Î Maximum On Channel LeakageÎ in = IH 12.0 Î Current, Any One Channel Î IS = CC or GND ÎÎ 0.1 0.5 1.0 ÎÎ µa (Figure 4) At supply voltage ( CC GND) approaching 2 the analog switch on resistance becomes extremely non linear. Therefore, for low voltage operation, it is recommended that these devices only be used to control digital signals. AC ELECTRICAL CHARACTERISTICS (C L = 50 pf, ON/OFF Control Inputs: t r = t f = 6 ns) Î Guaranteed Limit Î CC 55 to Symbol Parameter 25C 85C 125C Unit t PLH, Î Maximum Propagation Delay, Analog Input to Analog Output 2.0 50 65 75 ns t PHL Î (Figures 8 and 9) 4.5 10 13 15 9.0 10 13 15 12.0 10 13 15 t PLZ, Î Maximum Propagation Delay, ON/OFF Control to Analog Output 2.0 150 190 225 ns t PHZ Î (Figures 10 and 11) 4.5 30 38 45 9.0 30 30 30 12.0 30 30 30 t PZL, Î Maximum Propagation Delay, ON/OFF Control to Analog Output 2.0 125 160 185 ns t PZH Î (Figures 10 and 1 1) 4.5 25 32 37 9.0 25 32 37 12.0 25 32 37 C Î Maximum Capacitance ON/OFF Control Input 10 10 10 pf Î Control Input = GND ÎÎ Analog I/O ÎÎ 35 35 35 ÎÎ Feedthrough 1.0 1.0 1.0 Typical @ 25 C, CC = 5.0 C PD Power Dissipation Capacitance (Per Switch) (Figure 13)* 15 pf

ADDITIONAL APPLICATION CHARACTERISTICS (oltages Referenced to GND Unless Noted) Î Limit* CC 25C Symbol Parameter Test Conditions Î 54/74HC Î Unit Î BW Maximum On Channel Bandwidth or f ÎÎ in = 1 MHz Sine Wave 4.5 150 MHz Minimum Frequency Response Adjust f in oltage to Obtain 0 dbm at OS 9.0 160 Î (Figure 5) ÎÎ Increase f in Frequency Until db Meter Reads 3 db 12.0 160 R L = 50 Ω, C L = 10 pf Î Off Channel Feedthrough Isolation f Î (Figure 6) ÎÎ in Sine Wave 4.5 50 db Adjust f in oltage to Obtain 0 dbm at IS 9.0 50 ÎÎ f in = 10 khz, R L = 600 Ω, C L = 50 pf 12.0 50 ÎÎ ÎÎ ÎÎ f in = 1.0 MHz, R L = 50 Ω, C L = 10 pf 4.5 40 9.0 40 12.0 40 ÎÎ Feedthrough Noise, Control to ÎÎ in 1 MHz Square Wave (t r = t f = 6 ns) 4.5 60 Î Switch ÎÎ Adjust R L at Setup so that I S = 0 A 9.0 130 m PP (Figure 7) R L = 600 Ω, C L = 50 pf 12.0 200 Î R ÎÎ L = 10 kω, C L = 10 pf 4.5 30 9.0 65 12.0 100 ÎÎ Crosstalk Between Any Two SwitchesÎÎ f in Sine Wave 4.5 70 db (Figure 12) Adjust f in oltage to Obtain 0 dbm at IS 9.0 70 f in = 10 khz, R L = 600 Ω, C L = 50 pf 12.0 70 ÎÎ ÎÎ ÎÎ f in = 1.0 MHz, R L = 50 Ω, C L = 10 pf 4.5 80 9.0 80 12.0 80 Î THD Total Harmonic Distortion f Î (Figure 14) ÎÎ in = 1 khz, R L = 10 kω, C L = 50 pf % THD = THD Measured THD Source ÎÎ IS = 4.0 PP sine wave 4.5 0.10 ÎÎ IS = 8.0 PP sine wave 9.0 0.06 IS = 11.0 PP sine wave 12.0 0.04 * Guaranteed limits not tested. Determined by design and verified by qualification.

Figure 1a. Typical On Resistance, CC = 2.0 Figure 1b. Typical On Resistance, CC = 4.5 Figure 1c. Typical On Resistance, CC = 6.0 Figure 1d. Typical On Resistance, CC = 9.0 Figure 1e. Typical On Resistance, CC = 12 Figure 2. On Resistance Test Set Up

Figure 3. Maximum Off Channel Leakage Current, Any One Channel, Test Set Up Figure 4. Maximum On Channel Leakage Current, Test Set Up µ µ Figure 5. Maximum On Channel Bandwidth Test Set Up Figure 6. Off Channel Feedthrough Isolation, Test Set Up Figure 7. Feedthrough Noise, ON/OFF Control to Analog Out, Test Set Up Figure 8. Propagation Delays, Analog In to Analog Out

Figure 9. Propagation Delay Test Set Up Figure 10. Propagation Delay, ON/OFF Control to Analog Out Ω µ Figure 11. Propagation Delay Test Set Up Figure 12. Crosstalk Between Any Two Switches, Test Set Up µ Figure 13. Power Dissipation Capacitance Test Set Up Figure 14. Total Harmonic Distortion, Test Set Up

Figure 15. Plot, Harmonic Distortion APPLICATION INFORMATION The ON/OFF Control pins should be at CC or GND logic levels, CC being recognized as logic high and GND being recognized as a logic low. Unused analog inputs/outputs may be left floating (not connected). However, it is advisable to tie unused analog inputs and outputs to CC or GND through a low value resistor. This minimizes crosstalk and feedthrough noise that may be picked up by the unused I/O pins. The maximum analog voltage swings are determined by the supply voltages CC and GND. The positive peak analog voltage should not exceed CC. Similarly, the negative peak analog voltage should not go below GND. In the example below, the difference between CC and GND is twelve volts. Therefore, using the configuration in Figure 16, a maximum analog signal of twelve volts peak to peak can be controlled. When voltage transients above CC and/or below GND are anticipated on the analog channels, external diodes (Dx) are recommended as shown in Figure 17. These diodes should be small signal, fast turn on types able to absorb the maximum anticipated current surges during clipping. An alternate method would be to replace the Dx diodes with MOsorbs (high current surge protectors). MOsorbs are fast turn on devices ideally suited for precise DC protection with no inherent wear out mechanism. Figure 16. 12 Application Figure 17. Transient Suppressor Application

Ω a. Using Pull-Up Resistors b. Using HCT Buffer Figure 18. LSTTL/NMOS to HCMOS Interface Figure 19. TTL/NMOS to CMOS Level Converter Analog Signal Peak to Peak Greater than 5 (Also see HC4316) µ Figure 20. 4 Input Multiplexer Figure 21. Sample/Hold Amplifier

OUTLINE DIMENSIONS J SUFFIX CERAMIC DIP PACKAGE CASE 632 08 ISSUE Y -B- -T- 14 8 1 7 -A- F G N M D 14 PL J 14 PL C K L A F H G D N B C K N SUFFIX PLASTIC DIP PACKAGE CASE 646 06 ISSUE L L M J

OUTLINE DIMENSIONS D SUFFIX PLASTIC SOIC PACKAGE CASE 751A 03 ISSUE F 14 G A 1 7 8 B C P 7 PL D 14 PL K R X 45 M J F DT SUFFIX PLASTIC TSSOP PACKAGE CASE 948G 01 ISSUE O L T 2X L/2 PIN 1 IDENT. D C G 14X K REF A B U H N J J1 N F DETAIL E DETAIL E K K1 M ÇÇÇ ÉÉÉ SECTION N N W

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Typical parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customer s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. PUBLICATION ORDERING INFORMATION Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303 675 2175 or 800 344 3860 Toll Free USA/Canada Fax: 303 675 2176 or 800 344 3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800 282 9855 Toll Free USA/Canada JAPAN: ON Semiconductor, Japan Customer Focus Center 4 32 1 Nishi Gotanda, Shinagawa ku, Tokyo, Japan 141 0031 Phone: 81 3 5740 2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative. MC74HC4066/D