EPC2107 Enhancement-Mode GaN Power Transistor Half-Bridge with Integrated Synchronous Bootstrap

Similar documents
EPC2007C Enhancement Mode Power Transistor

EPC2016C Enhancement Mode Power Transistor

EPC2014 Enhancement Mode Power Transistor

EPC2015 Enhancement Mode Power Transistor

EPC8004 Enhancement Mode Power Transistor

P-Channel MOSFET SI2369DS-HF (KI2369DS-HF) Symbol Rating Unit Drain-Source Voltage Gate-Source Voltage VDS -30 VGS ±20 *1*2 *1*2 *1*2 *1*2

PKP3105. P-Ch 30V Fast Switching MOSFETs

SMD Type. P-Channel MOSFET SI2333DS-HF (KI2333DS-HF) Features. Absolute Maximum Ratings Ta = 25

SMD Type. P-Channel Enhancement MOSFET SI2333CDS (KI2333CDS) Features. Absolute Maximum Ratings Ta = 25

Features. Description. Table 1: Device summary Order code Marking Package Packaging STT3P2UH7 3L2U SOT23-6L Tape and reel

Features. Description. Table 1: Device summary Order code Marking Package Packaging STR1P2UH7 1L2U SOT-23 Tape and reel

Parameter Symbol Limit Unit IDM 20 A T A = PD T A =100

TPS1120, TPS1120Y DUAL P-CHANNEL ENHANCEMENT-MODE MOSFETS

Symbol Parameter Rating Units VDS Drain-Source Voltage 30 V VGS Gate-Source Voltage ±20 V

N-Channel Power MOSFET 40V, 121A, 3.3mΩ

Automotive-grade N-channel 40 V, 1.3 mω typ., 120 A STripFET F7 Power MOSFET in a PowerFLAT 5x6 package. Features. Description

Features. Description. Table 1: Device summary Order code Marking Package Packing STD20NF06LAG D20N6LF6 DPAK Tape and Reel

Features. Description. Table 1: Device summary Order code Marking Package Packing STL90N10F7 90N10F7 PowerFLAT 5x6 Tape and reel

Features. Description. Table 1: Device summary Order code Marking Package Packaging STL220N6F7 220N6F7 PowerFLAT TM 5x6 Tape and reel

Dual N - Channel Enhancement Mode Power MOSFET 4502

Automotive P-channel -40 V, Ω typ., -57 A STripFET F6 Power MOSFET in a PowerFLAT 5x6 package. Features. Description

SMD Type. N-Channel MOSFET SI2366DS-HF (KI2366DS-HF) Features. Absolute Maximum Ratings Ta = 25

Automotive-grade N-channel 40 V, 2.9 mω typ., 55 A STripFET F6 Power MOSFET in a PowerFLAT 5x6 package. Features. Description

APT34N80B2C3G APT34N80LC3G

Automotive-grade N-channel 60 V, 1.2 mω typ., 120 A STripFET F7 Power MOSFET in a PowerFLAT 5x6 package. Features. Description

N-Channel Power MOSFET 30V, 185A, 1.8mΩ

N-Channel MOSFET IRLML0100 (KRLML0100) Symbol Rating Unit Drain-Source Voltage Gate-Source Voltage

SSG4501-C N & P-Ch Enhancement Mode Power MOSFET N-Ch: 7A, 30 V, R DS(ON) 28mΩ P-Ch: -5.3A, -30 V, R DS(ON) 50mΩ

SMD Type. P-Channel Enhancement MOSFET IRLML6401 (KRLML6401) Features. Absolute Maximum Ratings Ta = 25

Features. TA=25 o C unless otherwise noted. Symbol Parameter Ratings Units. Pulsed 10 Power Dissipation for Single Operation (Note 1a) 2

ZXMHC3A01N8 30V SO8 Complementary enhancement mode MOSFET H-Bridge

N-Channel Power MOSFET 100V, 46A, 16mΩ

Features. Description. Table 1: Device summary Order code Marking Package Packing STL140N6F7 140N6F7 PowerFLAT 5x6 Tape and reel

N- and P-Channel 60V (D-S) Power MOSFET

Automotive-grade dual N-channel 30 V, 5.9 mω typ., 20 A STripFET H5 Power MOSFET in a PowerFLAT 5x6 double island package. Features.

P-Channel Enhancement Mode MOSFET

PDN001N60S. 600V N-Channel MOSFETs BVDSS RDSON ID 600V A S G. General Description. Features. SOT23-3S Pin Configuration.

Features. Symbol Parameter Typ. Max. Unit RθJA Thermal Resistance Junction to ambient /W RθJC Thermal Resistance Junction to Case

Features. Description. Table 1: Device summary Order code Marking Package Packing STN3NF06L 3NF06L SOT-223 Tape and reel

N-Channel Power MOSFET 150V, 1.4A, 480mΩ

N-channel 600 V, Ω typ., 34 A MDmesh M2 EP Power MOSFETs in D²PAK, TO-220 and TO-247 packages. Features STW42N60M2-EP.

VDSS (V) 650. V(TR)DSS (V) 800 RDS(on)eff (mω) max* 180. QRR (nc) typ 52. QG (nc) typ 6.2

ZXMHC10A07N8 100V SO8 Complementary enhancement mode MOSFET H-Bridge

P-channel -30 V, 0.01 Ω typ., A, STripFET H6 Power MOSFET in an SO-8 package. Features. Description

Features. Description. Table 1: Device summary Order code Marking Package Packing STD30NF06LAG D30NF06L DPAK Tape and reel

SGP100N09T. Symbol Parameter SGP100N09T Unit. 70* -Continuous (TA = 100 )

Automotive-grade dual N-channel 40 V, 8 mω typ., 15 A STripFET F5 Power MOSFET in a PowerFLAT 5x6 DI. Features. Description

P-Channel Enhancement Mode Vertical D-MOS Transistor

Among the lowest R DS(on) on the market Excellent FoM (figure of merit) Low C rss /C iss ratio for EMI immunity High avalanche ruggedness

N-Channel Power MOSFET 30V, 78A, 3.8mΩ

N-Channel Power MOSFET 40V, 135A, 3.8mΩ

PDPM6UT20V1E P-Channel MOSFET

Features. Description. Table 1: Device summary Order code Marking Package Packing STL10N65M2 10N65M2 PowerFLAT 5x6 HV Tape and reel

Features. Description. AM15810v1. Table 1: Device summary Order code Marking Package Packing STL8N6F7 8N6F7 PowerFLAT 3.3x3.

S2 6 1 S1 3 D2 2 G1. Pin configuration (Top view) Parameter Symbol 10 S Steady State Unit Drain-Source Voltage V DS +20 Gate-Source Voltage V GS 6

ZXMC10A816N8 100V SO8 Complementary Dual enhancement mode MOSFET

N-channel 30 V, 2.8 mω typ., 80 A STripFET H7 Power MOSFET plus monolithic Schottky in a DPAK package. Features. Description

N-Channel Power MOSFET 60V, 70A, 12mΩ

SMD Type. N-Channel MOSFET SI2318CDS-HF (KI2318CDS-HF) Features. Absolute Maximum Ratings Ta = 25

STH275N8F7-2AG, STH275N8F7-6AG

IRFE230 JANTXV2N6798U SURFACE MOUNT (LCC-18) 200V, N-CHANNEL REF:MIL-PRF-19500/557. Absolute Maximum Ratings PD-91715C.

N-channel 30 V, 2.15 mω typ., 120 A Power MOSFET in a TO-220 package. Features. Order code. Description. AM01475v1_Tab

Features. SC70-6 The pinouts are symmetrical; pin 1 and pin 4 are interchangeable. TA=25 o C unless otherwise noted. Symbol Parameter Ratings Units

Features. Order code. Description. Table 1: Device summary Order code Marking Package Packing STL28N60DM2 28N60DM2 PowerFLAT 8x8 HV Tape and reel

N-Channel Power MOSFET 150V, 9A, 65mΩ

WPM3028 WPM3028. Descriptions. Features. Applications. Order information. Typical R DS(on) (mω) V GS =-10V V GS =-5V -30

Features R DS(ON) = V GS = 4.5 V. TA=25 o C unless otherwise noted

N-channel 100 V, 9.0 mω typ., 110 A STripFET II Power MOSFETs in D²PAK, TO-220 and TO-247 packages. Features. Description

n Low RDS(on) n Avalanche Energy Ratings n Simple Drive Requirements n Ease of Paralleling n Hermetically Sealed n Surface Mount n Light Weight

TO-220 G D S. T C = 25 C unless otherwise noted

Complementary MOSFET

P-Channel Power MOSFET -40V, -22A, 15mΩ

FKD4903. N-Ch and P-Ch Fast Switching MOSFETs

ALL Switch GaN Power Switch - DAS V22N65A

Dual N-channel 60 V, 9 mω typ., 57 A STripFET F7 Power MOSFET in a PowerFLAT 5x6 double island package. Features. Description

GS66504B 650V enhancement mode GaN transistor Preliminary Datasheet

Features. Description. Table 1: Device summary Order code Marking Package Packaging SCT50N120 SCT50N120 HiP247 Tube

Device Marking Device Device Package Reel Size Tape width Quantity SIP3210 SIP3210 SOP-8 330mm

STB33N60DM2, STP33N60DM2, STW33N60DM2

VDSS (V) 650 V(TR)DSS (V) 800 RDS(on)eff (mω) max* 180. QRR (nc) typ 47. QG (nc) typ 10

STT7P2UH7. P-channel 20 V, Ω typ., 7 A STripFET H7 Power MOSFET in a SOT23-6L package. Applications. Description.

AM3400A MOSFET 30V N-CHANNEL ENHANCEMENT MODE

POWER MOSFET SURFACE MOUNT (SMD-1) 200V, N-CHANNEL. Absolute Maximum Ratings PD-94236C

Features. = 25 C unless otherwise noted

N & P-Channel 100-V (D-S) MOSFET

TECHNOLOGY SURFACE MOUNT (LCC-6) 0.89A -0.65A 0.89A -0.65A

Features. Symbol Parameter Q2 Q1 Units

VDSS (V) 650 V(TR)DSS (V) 800. RDS(on)eff (mω) max* 130. QRR (nc) typ 54. QG (nc) typ 10

IRHG V, Quad N-CHANNEL RADIATION HARDENED POWER MOSFET THRU-HOLE (MO-036) PD-94432C. 1 TECHNOLOGY. Product Summary MO-036AB

Prerelease Product(s) - Prerelease Product(s)

Features. Description. Table 1: Device summary Order code Marking Package Packing STL3NK40 3NK40 PowerFLAT 5x5 Tape and reel

SMC6216SN. Single N-Channel MOSFET FEATURES VDS = 60V, ID = 3.5A DESCRIPTION APPLICATIONS PART NUMBER INFORMATION

SURFACE MOUNT (SMD-1) 100V, P-CHANNEL. Absolute Maximum Ratings. Product Summary

Device Marking Device Device Package Reel Size Tape width Quantity TO-252-2L. Parameter Symbol Limit Unit

SMC3251S. Single P-Channel MOSFET FEATURES VDS = -30V, ID = -4A DESCRIPTION APPLICATIONS PART NUMBER INFORMATION

IRHF57034 THRU-HOLE (TO-39) REF: MIL-PRF-19500/701. Absolute Maximum Ratings PD-93791D

N-channel 600 V, 0.13 Ω typ., 21 A MDmesh DM2 Power MOSFETs in D²PAK, TO-220 and TO-247 packages. Features. Order code STB28N60DM2 STW28N60DM2

2N7617UC IRHLUC770Z4 60V, DUAL-N CHANNEL RADIATION HARDENED LOGIC LEVEL POWER MOSFET SURFACE MOUNT (LCC-6) Product Summary

Description. Symbol Parameter FCMT180N65S3 Unit V DSS Drain to Source Voltage 650 V. - Continuous (T C = 25 o C) 17 - Continuous (T C = 100 o C) 11

Transcription:

EPC7 Enhancement-Mode GaN Power Transistor Half-Bridge with Integrated Synchronous Bootstrap V DSS, V R DS(on), 9 m I D,.7 A EFFICIENT POWER CONVERSION HAL EPC7 Gallium Nitride is grown on Silicon Wafers and processed using standard CMOS equipment leveraging the infrastructure that has been developed over the last 6 years. GaN s exceptionally high electron mobility and low temperature coefficient allows very low R DS(on), while its lateral device structure and majority carrier diode provide exceptionally low Q G and zero Q RR. The end result is a device that can handle tasks where very high switching frequency, and low on-time are beneficial as well as those where on-state losses dominate. Maximum Ratings DEVICE PARAMETER VALUE UNIT Q & Q Q VDS ID VGS Drain-to-Source Voltage (Continuous) Drain-to-Source Voltage (up to, 5 ms pulses at 5 C) Continuous (TA = 5 C, RθJA = 6 C/W).7 Pulsed (5 C, TPULSE = µs).8 Gate-to-Source Voltage 6 Gate-to-Source Voltage TJ Operating Temperature to 5 TSTG Storage Temperature to 5 VDS ID Drain-to-Source Voltage (Continuous) Drain-to-Source Voltage (up to, 5 ms pulses at 5 C) Continuous (TA = 5 C, RθJA = C/W).5 Pulsed (5 C, TPULSE = µs).5 VGS Gate-to-Source Voltage 6 V TJ Operating Temperature to 5 TSTG Storage Temperature to 5 V A V C V A C EPC7 egan ICs are supplied only in passivated die form with solder bumps Die Size:.5 mm x.5 mm Applications High Frequency DC-DC Conversion Class-D Audio Wireless Power (Highly Resonant and Inductive) Benefits Ultra High Efficiency Ultra Low R DS(on) Ultra Low Q G Ultra Small Footprint www.epc-co.com/epc/products/eganfetsandics/epc7.aspx Thermal Characteristics PARAMETER TYP UNIT D BTST G upper Positive 6 7 RJC Thermal Resistance, Junction-to-Case 6 RJB Thermal Resistance, Junction-to-Board RJA Thermal Resistance, Junction-to-Ambient (Note ) 8 C/W S BTST 9 Q Q 5 Out Out Note : RθJA is determined with the device mounted on one square inch of copper pad, single layer oz copper on FR board. See http://epc-co.com/epc/documents/product-training/appnote_thermal_performance_of_egan_fets.pdf for details D Grev G BTST Q G lower 8 Ground EPC7 Detailed Schematic EPC EFFICIENT POWER CONVERSION CORPORATION WWW.EPC-CO.COM COPYRIGHT 7

EPC7 Static Characteristics DEVICE PARAMETER TEST CONDITIONS MIN TYP MAX UNIT BVDSS Drain-to-Source Voltage VGS = V, ID =. ma V IDSS Drain-Source Leakage VDS = 8 V, VGS = V.5.5 ma Gate-to-Source Forward Leakage VGS = 5 V. ma IGSS Q & Q Gate-to-Source Reverse Leakage VGS = - V.5.5 ma VGS(TH) Gate Threshold Voltage VDS = VGS, ID =. ma.8.6.5 V RDS(on) Drain-Source On Resistance VGS = 5 V, ID = A 5 9 mω VSD Source-Drain Forward Voltage IS =.5 A, VGS = V.5 V BVDSS Drain-to-Source Voltage VGS = V, ID =.5 ma V IDSS Drain Source Leakage VDS = 8 V, VGS = V.. ma IGSS Gate-to-Source Forward Leakage VGS = 5 V. ma Q VF Source-Gate Forward Voltage IF =. ma, VDS = V.7 V VGS(TH) Gate Threshold Voltage VDS = VGS, ID =. ma.8.7.5 V RDS(on) Drain-Source On Resistance VGS = 5 V, ID =.5 A mω VSD Source-Drain Forward Voltage IS =. A, VGS = V.9 V Dynamic Characteristics DEVICE PARAMETER TEST CONDITIONS MIN TYP MAX UNIT CISS Input Capacitance 5 CRSS Reverse Transfer Capacitance VDS = 5 V, VGS = V. COSS Output Capacitance 9. pf COSS(ER) Effective Output Capacitance, Energy Related (Note ) VDS = to 5 V, VGS = V COSS(TR) Effective Output Capacitance, Time Related (Note ) 8 Q RG Gate Resistance.7 Ω QG Total Gate Charge VDS = 5 V, VGS = 5 V, ID = A 9 QGS Gate-to-Source Charge 77 QGD Gate-to-Drain Charge VDS = 5 V, ID = A QG(TH) Gate Charge at Threshold 9 pc QOSS Output Charge VDS = 5 V, VGS = V 9 5 QRR Source-Drain Recovery Charge CISS Input Capacitance 5 CRSS Reverse Transfer Capacitance VDS = 5 V, VGS = V. COSS Output Capacitance pf COSS(ER) Effective Output Capacitance, Energy Related (Note ) 9 VDS = to 5 V, VGS = V COSS(TR) Effective Output Capacitance, Time Related (Note ) 5 Q RG Gate Resistance.7 Ω QG Total Gate Charge VDS = 5 V, VGS = 5 V, ID = A 9 QGS Gate-to-Source Charge 77 QGD Gate-to-Drain Charge VDS = 5 V, ID = A QG(TH) Gate Charge at Threshold 9 pc QOSS Output Charge VDS = 5 V, VGS = V 5 875 QRR Source-Drain Recovery Charge CISS Input Capacitance 7 8. CRSS Reverse Transfer Capacitance VDS = 5 V, VGS = V. COSS Output Capacitance.6. pf COSS(ER) Effective Output Capacitance, Energy Related (Note ). VDS = to 5 V, VGS = V COSS(TR) Effective Output Capacitance, Time Related (Note ).7 Q RG Gate Resistance.8 Ω QG Total Gate Charge VDS = 5 V, VGS = 5 V, ID =.5 A 55 QGS Gate-to-Source Charge QGD Gate-to-Drain Charge VDS = 5 V, ID =.5 A QG(TH) Gate Charge at Threshold 8 pc QOSS Output Charge VDS = 5 V, VGS = V QRR Source-Drain Recovery Charge Note : COSS(ER) is a fixed capacitance that gives the same stored energy as COSS while VDS is rising from to 5% BVDSS. Note : COSS(TR) is a fixed capacitance that gives the same charging time as COSS while VDS is rising from to 5% BVDSS. EPC EFFICIENT POWER CONVERSION CORPORATION WWW.EPC-CO.COM COPYRIGHT 7

EPC7 Figure a (Q & Q): Typical Output Characteristics at 5 C.5 Figure b (Q): Typical Output Characteristics at 5 C V GS = 5 V I D Drain Current (A) V GS = V V GS = V V GS = V I D Drain Current (A).... V GS = 5 V V GS = V V GS = V V GS = V.5..5..5..5..5..5. Figure a (Q & Q): Transfer Characteristics.5 Figure b (Q): Transfer Characteristics 5 C 5 C. 5 C 5 C I D Drain Current (A) V DS = V I D Drain Current (A).. V DS = V..5..5..5..5..5 5..5..5..5..5..5 5. R DS(on) Drain-to-Source Resistance (mω) 75 5 5 Figure a (Q & Q): R DS(on) vs. V GS for Various Drain Currents I D =. A I D =.5 A I D =. A I D =.5 A R DS(on) Drain-to-Source Resistance (mω) 8 6 Figure b (Q): R DS(on) vs. V GS for Various Drain Currents I D =.5 A I D =. A I D =.5 A I D =. A.5..5..5 5..5..5..5 5. EPC EFFICIENT POWER CONVERSION CORPORATION WWW.EPC-CO.COM COPYRIGHT 7

EPC7 Figure a (Q & Q): R DS(on) vs. V GS for Various Temperatures 8 Figure b (Q): R DS(on) vs. V GS for Various Temperatures R DS(on) Drain-to-Source Resistance (mω) 75 5 5 5 C 5 C I D = A R DS(on) Drain-to-Source Resistance (mω) 6 5 C 5 C I D =.5 A.5..5..5 5..5..5..5 5. Figure 5a (Q): Capacitance (Linear Scale) Figure 5b (Q): Capacitance (Log Scale) 5 5 75. 5 5 75 6 Figure 5c (Q): Capacitance (Linear Scale) Figure 5d (Q): Capacitance (Log Scale) 5 5 5 75. 5 5 75 EPC EFFICIENT POWER CONVERSION CORPORATION WWW.EPC-CO.COM COPYRIGHT 7

EPC7 8 Figure 5e (Q): Capacitance (Linear Scale) Figure 5f (Q): Capacitance (Log Scale) 7 6 5.. 6 8. 6 8. Figure 6a: (Q): Output Output Charge Charge and Cand OSS Stored C OSS Stored Energy Energy 5. Figure 6a: 6b (Q): Output Output Charge Charge and Cand OSS Stored C OSS Stored Energy Energy 7 Q OSS Output Charge (nc)...8.6.. E OSS C OSS Stored Energy (μj) Q OSS Output Charge (nc).8.6....8.6.. 6 5 E OSS C OSS Stored Energy (μj) 5 5 75 6 8.5 Figure 6a: 6c (Q): Output Output Charge Charge and and C OSS Stored C OSS Stored Energy Energy Q OSS Output Charge (nc)..5..5 8 6 E OSS C OSS Stored Energy (μj). 6 8 EPC EFFICIENT POWER CONVERSION CORPORATION WWW.EPC-CO.COM COPYRIGHT 7 5

EPC7 5 Figure 7a (Q & Q): Gate Charge 5 Figure 7b (Q): Gate Charge I D = A V DS = 5 V I D =.5 A V DS = 5 V 5 5 Q G Gate Charge (pc) 5 Q G Gate Charge (pc) Figure 8a (Q & Q): Reverse Drain-Source Characteristics.5 Figure 8b (Q): Reverse Drain-Source Characteristics I SD Source-to-Drain Current (A) 5 C 5 C V DS GS = V I SD Source-to-Drain Current (A).... 5 C 5 C V DS GS = V.5..5..5..5..5 5. V SD Source-to-Drain Voltage (V).5..5..5..5..5 5. V SD Source-to-Drain Voltage (V). Figure 9a (Q & Q): Normalized On-State Resistance vs. Temperature. Figure 9b (Q): Normalized On-State Resistance vs. Temperature Normalized On-State Resistance R DS(on).8.6... I D = A V GS = 5 V Normalized On-State Resistance R DS(on)..8.6....8 I D =.5 A V GS = 5 V.8 5 5 75 5 5 T J Junction Temperature ( C).6 5 5 75 5 5 T J Junction Temperature ( C) EPC EFFICIENT POWER CONVERSION CORPORATION WWW.EPC-CO.COM COPYRIGHT 7 6

EPC7.. Figure a (Q & Q): Normalized Threshold Voltage vs. Temperature.. Figure b (Q): Normalized Threshold Voltage vs. Temperature Normalized Threshold Voltage....9.8 I D =. ma Normalized Threshold Voltage....9.8 I D =. ma.7.7.6 5 5 75 5 5 T J Junction Temperature ( C).6 5 5 75 5 5 T J Junction Temperature ( C) Figure a Transient Thermal Response Curves ZθJB, Normalized Thermal Impedance Duty Cycle:.5...5... Single Pulse (Q/Q/Q) Junction-to-Board t p, Rectangular Pulse Duration, seconds P DM t t Notes: Duty Factor: Single D = Pulse t /t Peak T J = P DM x Z θjb x R θjb + T B. -5 - - - - Figure b Transient Thermal Response Curves ZθJC, Normalized Thermal Impedance P (Q/Q/Q) Junction-to-Case Duty Cycle:.5....5. DM. t. t Single Pulse Notes: Duty Factor: D = t /t Peak T J = P DM x Z θjc x R θjc + T C. -6-5 - - - - t p, Rectangular Pulse Duration, seconds EPC EFFICIENT POWER CONVERSION CORPORATION WWW.EPC-CO.COM COPYRIGHT 7 7

EPC7 I D Drain Current (A) Figure (Q & Q): Safe Operating Area Limited by R DS(on) Pulse Width ms ms µs ms 5 µs µs 5 µs.. V DS Drain-Source Voltage (V) T J = Max Rated, T C = +5 C, Single Pulse I G Gate Current (ma).8.6... -.5 -. -.5 Figure (Q): Gate-Source Characteristics 5 C 5 C -. - - 5 6 Figure : Typical Application Circuit 5 V Q Q Level Shift Output C Bus Q Gate Driver EPC EFFICIENT POWER CONVERSION CORPORATION WWW.EPC-CO.COM COPYRIGHT 7 8

EPC7 TAPE AND REEL CONFIGURATION mm pitch, 8mm wide tape on 7 reel b d e f g Loaded Tape Feed Direction 7 reel a c 7 YYYY ZZZZ Die orientation dot Pin is under this corner EPC7 (note ) Dimension (mm) target min max a 8. 7.9 8. b.75.65.85 c (see note).5.5.55 d..9. e..9. f (see note)..95.5 g.5.5.6 Die is placed into pocket solder bump side down (face side down) Note : MSL (moisture sensitivity level ) classified according to IPC/JEDEC industry standard. Note : Pocket position is relative to the sprocket hole measured as true position of the pocket, not the pocket hole. DIE MARKINGS Die orientation dot Pin is under this corner 7 YYYY ZZZZ Part Number Part # Marking Line Laser Markings Lot_Date Code Marking Line Lot_Date Code Marking Line EPC7 7 YYYY ZZZZ EPC EFFICIENT POWER CONVERSION CORPORATION WWW.EPC-CO.COM COPYRIGHT 7 9

EPC7 DIE OUTLINE Solder Bump View B A 6 9 5 8 7 d c c d c c Pad is Gate (Q) Pad is Gate (Q) Pad is Gate (Q) Pad 7 is Drain (Q) Pad 5 is Drain (Q) Pad 6 is Drain (Q) Pad is Source (Q) Pad 8 is Source (Q) Pad 9 is Source (Q) DIM MIN Nominal MAX A 5 8 B 5 8 c 5 5 5 d 5 e 87 8 9 Side View (65) 85 Max Seating plane 65 +/- 7 RECOMMENDED LAND PATTERN (measurements in µm) 5 5 9 X9 5 7 5 8 6 9 5 5 5 5 5 The land pattern is solder mask defined Solder mask is μm smaller per side than bump Pad is Gate (Q) Pad is Gate (Q) Pad is Gate (Q) Pad 7 is Drain (Q) Pad 5 is Drain (Q) Pad 6 is Drain (Q) Pad is Source (Q) Pad 8 is Source (Q) Pad 9 is Source (Q) RECOMMENDED STENCIL DRAWING (measurements in µm) 5 Recommended stencil should be mil ( µm) thick, must be laser cut, openings per drawing. 5 5 5 Intended for use with SAC5 Type solder, reference 88.5% metals content. Additional assembly resources available at http://epc-co.com/epc/designsupport/assemblybasics.aspx 5 5 5 5 Efficient Power Conversion Corporation (EPC) reserves the right to make changes without further notice to any products herein to improve reliability, function or design. EPC does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others. egan is a registered trademark of Efficient Power Conversion Corporation. EPC Patent Listing: epc-co.com/epc/aboutepc/patents.aspx Information subject to change without notice. Revised July, 7 EPC EFFICIENT POWER CONVERSION CORPORATION WWW.EPC-CO.COM COPYRIGHT 7