MX629. DELTA MODULATION CODEC meets Mil-Std DATA BULLETIN. Military Communications Multiplexers, Switches, & Phones

Similar documents
DATA BULLETIN MX315A. Programmed Clocks. TX Tone Square Wave

STORE/PLAY/WAIT COMMAND BUFFER

MX633 Call Progress Tone Detector


ECMA st Edition / June Near Field Communication Wired Interface (NFC-WI)

ORDER INFORMATION TO pin 320 ~ 340mV AMC7150DLF

HI-8585, HI ARINC 429 Line Driver PIN CONFIGURATION DESCRIPTION SUPPLY VOLTAGES FUNCTION TABLE FEATURES PIN DESCRIPTION TABLE

MX6895BETR. -550V Full Bridge Gate Driver INTEGRATED CIRCUITS DIVISION. Features. Description. Applications. Ordering Information

SERIAL OUTPUT PORT (6-BITS) LATCH COUNT FREQUENCY COUNTER RESET DECODE ON / OFF LOGIC RESET TIME. TIMER LO = 39.4ms HI = 13.16ms

PI90LV9637. LVDS High-Speed Differential Line Receivers. Features. Description. Applications PI90LV9637

Obsolete Product(s) - Obsolete Product(s)

DATA SHEET. 1N914; 1N916 High-speed diodes DISCRETE SEMICONDUCTORS Sep 03

Analog Multiplexer Demultiplexer High-Performance Silicon-Gate CMOS

Primary Side Control SMPS with Integrated MOSFET

ECMA-373. Near Field Communication Wired Interface (NFC-WI) 2 nd Edition / June Reference number ECMA-123:2009

Solid-state Timer H3CT

CURRENT MODE PWM+PFM CONTROLLER WITH BUILT-IN HIGH VOLTAGE MOSFET

Synchronization of single-channel stepper motor drivers reduces noise and interference

MX614 MX614. Telephone. Line Line. Interface PRELIMINARY INFORMATION

Three phase full Bridge with Trench MOSFETs in DCB isolated high current package

PI90LV022, PI90LVB022

4 20mA Interface-IC AM462 for industrial µ-processor applications

EXPERIMENT #9 FIBER OPTIC COMMUNICATIONS LINK

GG6005. General Description. Features. Applications DIP-8A Primary Side Control SMPS with Integrated MOSFET

PI90LV032A PI90LV028A PI90LV018A. 3V LVDS High-Speed Differential Line Receivers PI90LV032A. Features Signaling Rates >400Mbps (200 MHz) PI90LV028A

Analog Multiplexer Demultiplexer High-Performance Silicon-Gate CMOS

Three phase full Bridge with Trench MOSFETs in DCB-isolated high-current package

EXPERIMENT #4 AM MODULATOR AND POWER AMPLIFIER

FX375. CML Semiconductor Products PRODUCT INFORMATION FX375 Private Squelch Circuit. Features

PROFET BTS 736 L2. Smart High-Side Power Switch Two Channels: 2 x 40mΩ Status Feedback

Control circuit for a Self-Oscillating Power Supply (SOPS) TDA8385

AK8777B. Overview. Features

AN303 APPLICATION NOTE

HS0038B5. IR Receiver Modules for Remote Control Systems. Vishay Semiconductors

TSOP322.. IR Receiver Modules for Remote Control Systems VISHAY. Vishay Semiconductors

TSOP12.. IR Receiver Modules for Remote Control Systems VISHAY. Vishay Semiconductors

The ramp is normally enabled but can be selectively disabled by suitable wiring to an external switch.

FROM ANALOG TO DIGITAL

Photo Modules for PCM Remote Control Systems

TEA2019 CURRENT MODE SWITCHING POWER SUPPLY CONTROL CIRCUIT DIRECT DRIVE OF THE EXTERNAL SWITCHING TRANSISTOR POSITIVE AND NEGATIVE OUTPUT CUR-

Photo Modules for PCM Remote Control Systems

Electrical amplifiers

IXBN42N170A V CES = 1700V. = 21A V CE(sat) 6.0V t fi. = 20ns. High Voltage, High Gain BIMOSFET TM Monolithic Bipolar MOS Transistor

Universal microprocessor-based ON/OFF and P programmable controller MS8122A MS8122B

PRM and VTM Parallel Array Operation

CLOCK OUT CLOCK IN V DD BUFFER. Ch 1 COMPARATOR PULSE GENERATOR AND DIVIDER PULSE MEASUREMENT LOGIC CHANNEL 1 INTERNAL COMPARATOR THRESHOLD

Smart High-Side Power Switch Two Channels: 2 x 30mΩ Current Sense

PI90LV022, PI90LVB022

Photo Modules for PCM Remote Control Systems

Power Amplifier EEA-PAM-5**-A-32 for Proportional Control Valves Contents The following power amplifier models are covered in this catalog

IR Receiver for High Data Rate PCM at 455 khz Description

IR Receiver Modules for Remote Control Systems

Ultracompact 6-Channel Backlight and Flash/Torch White LED Driver

PRELIMINARY N-CHANNEL MOSFET 1 P-CHANNEL MOSFET. Top View

1N Amp SCHOTTKY RECTIFIER. Bulletin PD rev. C 11/02. Description/ Features. Major Ratings and Characteristics

Valve amplifiers for proportional pressure valves

IXFN64N50PD2 IXFN64N50PD3

Application Note 5324

Lecture 5: DC-DC Conversion

Explanation of Maximum Ratings and Characteristics for Thyristors

Dimensions. Model Number. Electrical connection emitter. Features. Electrical connection receiver. Product information. Indicators/operating means

functional operation of the device at these or any other condition beyond those indicated in the specifications is not implied.

Connection. Input II EEx ia IIC without SC red. Composition

Solid-state Multi-functional Timer

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only;and

Industrial, High Repetition Rate Picosecond Laser

Time Control Technique

Special Features. Mechanical Data. Transmitte r with TSHFxxxx 1 OUT

Time Control Technique

= f 8 f 2 L C. i C. 8 f C. Q1 open Q2 close (1+D)T DT 2. i C = i L. Figure 2: Typical Waveforms of a Step-Down Converter.

< IGBT MODULES > CM600DU-12NFH HIGH POWER HIGH FREQUENTLY SWITCHING USE INSULATED TYPE

A1 K. 12V rms. 230V rms. 2 Full Wave Rectifier. Fig. 2.1: FWR with Transformer. Fig. 2.2: Transformer. Aim: To Design and setup a full wave rectifier.

BAV70WT1G SBAV70WT1G Dual Switching Diode Common Cathode

CML Semiconductor Products

Diodes. Diodes, Page 1

IR Receiver Modules for Remote Control Systems

CMX264. Frequency Domain Split Band Scrambler. 1.0 Features Ensures Privacy Fixed or Rolling Code. 1.1 Brief Description

Potato IC. Contact Potato Semiconductor for IP or detail. PotatoSemi High frequency noise cancellation technology.

< IGBT MODULES > CM450DX-24S HIGH POWER SWITCHING USE INSULATED TYPE APPLICATION

SCiCoreDrive62 +DC T5 U V W -DC. SCiCore 62. IGBT/MOSFET drivers

Installation and Operating Instructions for ROBA -brake-checker Typ

EE 330 Lecture 24. Amplification with Transistor Circuits Small Signal Modelling

COMBITRON Program Schedule

Wind power, Photovoltaic (Solar) power, AC Motor Control, Motion/Servo Control, Power supply, etc. OUTLINE DRAWING & INTERNAL CONNECTION

Design of Power Factor Correction Circuit Using AP1662

90SQ... SERIES. 9 Amp SCHOTTKY RECTIFIER. Bulletin PD rev. E 06/05. Description/ Features. Major Ratings and Characteristics

< IGBT MODULES > CM450DY-24S HIGH POWER SWITCHING USE INSULATED TYPE APPLICATION

IR Receiver Modules for Remote Control Systems

M2 3 Introduction to Switching Regulators. 1. What is a switching power supply? 2. What types of switchers are available?

Wind power, Photovoltaic (Solar) power, AC Motor Control, Motion/Servo Control, Power supply, etc. OUTLINE DRAWING & INTERNAL CONNECTION

Step Down Voltage Regulator with Reset TLE 6365

MODEL: M6SXF1. POWER INPUT DC Power R: 24 V DC

RoHS Directive compliant Recognized under UL1557, File E APPLICATION. dual switch (Half-Bridge) OUTLINE DRAWING & INTERNAL CONNECTION

Impacts of the dv/dt Rate on MOSFETs Outline:

D44VH10 (NPN), D45VH10 (PNP) Complementary Silicon Power Transistors 15 A COMPLEMENTARY SILICON POWER TRANSISTORS 80 V, 83 W

NDS352P P-Channel Logic Level Enhancement Mode Field Effect Transistor

Investigation and Simulation Model Results of High Density Wireless Power Harvesting and Transfer Method

An Open-Loop Class-D Audio Amplifier with Increased Low-Distortion Output Power and PVT-Insensitive EMI Reduction

APPLICATION. CM150DUS-12F - 4 th generation Fast switching IGBT module - MITSUBISHI IGBT MODULES CM150DUS-12F HIGH POWER SWITCHING USE INSULATED TYPE

General data 8/91. Overview

Transcription:

DATA BULLETIN MX629 DELTA MODULATION CODEC mees Mil-Sd-188-113 Feaures Mees Mil-Sd-188-113 Single Chip Full Duplex CVSD CODEC On-chip Inpu and Oupu Filers Programmable Sampling Clocks 3- or 4-bi Companding Algorihm Powersave Capabiliies Low Power, 5.0V Operaion Applicaions Miliary Communicaions Muliplexers, Swiches, & Phones The MX629 is a Coninuously Variable Slope Dela Modulaion (CVSD) Codec designed for use in miliary communicaions sysems. This device is suiable for applicaions in miliary dela muliplexers, swiches, and phones. The MX629 is designed o mee Mil-Sd-188-113 specificaions. Encoder inpu and decoder oupu filers are incorporaed on-chip. Sampling clock raes can be programmed o 16, 32, or 64kbps from an inernal clock generaor or exernally injeced in he 8 o 64kbps range. The sampling clock frequency is oupu for he synchronizaion of exernal circuis. The encoder has an enable funcion for use in muliplexer applicaions. Encoder and Decoder forced idle capabiliies are provided forcing 10101010 paern in encode and a V DD /2 bias in decode. The companding circui may be operaed wih an exernally selecable 3- or 4-bi algorihm. The device may be placed in sandby mode by selecing Powersave. A reference 1.024MHz oscillaor uses an exernal clock or crysal. The MX629 operaes wih a supply volage of 5.0V and is available in he following packages: 24-pin PLCC (MX629LH), 22-pin CERDIP (MX629J), and 22-pin PDIP (MX629P).

Dela Modulaion CODEC 2 MX629 Secion CONTENTS Page 1 Block Diagram... 3 2 Signal Lis... 4 3 Exernal Componens... 6 4 General Descripion... 6 5 Applicaion... 7 5.1 CODEC Inegraion... 7 5.2 Digial o Analog Performance... 7 6 Performance Specificaion... 11 6.1 Elecrical Performance... 11 6.1.1 Absolue Maximum Raings... 11 6.1.2 Operaing Limis... 11 6.1.3 Operaing Characerisics... 12 6.1.4 TIMING... 13 6.2 Packaging... 14 MX-COM, Inc. reserves he righ o change specificaions a any ime and wihou noice.

Dela Modulaion CODEC 3 MX629 1 Block Diagram Figure 1: Block Diagram

Dela Modulaion CODEC 4 MX629 2 Signal Lis J/P LH Name Signal Descripion 1 1 Xal/Clock inpu Inpu o he clock oscillaor inverer. A 1.024MHz Xal inpu or exernally derived clock is injeced here. See Clock Mode pins and Figure 2. 2 N/C No Connecion 2 3 Xal oupu The 1.024 MHz oupu of he clock oscillaor inverer. 3 4 N/C No Connecion 4 5 Encoder Daa Clock inpu/ oupu A logic I/O por. Exernal encode clock inpu or inernal daa clock oupu. Clock frequency is dependen upon Clock Mode 1, 2 inpus and Xal frequency (see Clock Mode pins). 5 6 Encoder Oupu oupu The encoder digial oupu. This is a hree-sae oupu whose condiion is se by he Daa Enable and Powersave inpus. See Table 2. 6 7 Encoder Force Idle When his pin is a a logical 0 he encoder is forced o an idle sae and he encoder digial oupu is 0101, a perfec idle paern. When his pin is a logical 1 he encoder encodes as normal. Inernal 1M pullup. 7 8 Daa Enable inpu Daa is made available a he encoder oupu pin by conrol of his inpu. See Encoder Oupu pin. Inernal 1 M pullup. 8 9 N/C No Connecion 9 10 V BIAS Normally a V DD /2 bias, his pin should be exernally decoupled by capacior C4. Inernally pulled o V SS when Powersave is a logical 0. 10 11 Encoder Inpu inpu The analog signal inpu. Inernally biased a V DD /2, his inpu requires an exernal coupling capacior. The source impedance should be less han 100. Oupu channel noise levels will improve wih an even lower source impedance. See Figure 2. 11 12 V SS power Negaive Supply 12 13 N/C No Connecion 13 14 Decoder Oupu oupu The recovered analog signal is oupu a his pin. I is he buffered oupu of a lowpass filer and requires exernal componens. During Powersave his oupu is open circui. 14 15 N/C No Connecion 15 16 Powersave A logic 0 a his pin pus mos pars of he codec ino a quiescen non-operaional sae. When a a logical 1, he codec operaes normally. Inernal 1 M pullup. 17 N/C No Connecion 16 18 Decoder Force Idle A logic 0 a his pin gaes a 0101... paern inernally o he decoder so ha he Decoder Oupu goes o V DD /2. When his pin is a logical 1 he decoder operaes as normal. Inernal 1M pullup. 17 19 Decoder Inpu The received digial signal inpu. Inernal 1 M pullup. 18 20 Decoder Daa Clock inpu/ oupu A logic I/O por. Exernal decode clock inpu or inernal daa clock oupu, dependen upon clock mode 1,2 inpus. See Clock Mode pins. 19 21 Algorihm A logic 1 a his pin ses his device for a 3-bi companding algorihm. A logical 0 ses a 4-bi companding algorihm. Inernal 1 M pullup.

Dela Modulaion CODEC 5 MX629 J/P LH Name Signal Descripion 20 22 Clock Mode 2 Clock raes refer o f = 1024MHz Xal/Clock inpu. During inernal 21 23 Clock Mode 1 operaion he daa clock frequencies are available a he pors for exernal circui synchronizaion. Independen or common daa rae inpus o Encode and Decode daa clock pors may be employed in he Exernal Clocks mode. Inernal 1M pullups. See Table 3. 22 24 V DD power Posiive Supply. A single 5.0V supply is required. Table 1: Signal Lis Daa Enable Powersave Encoder Oupu 1 1 Enable 0 1 High Z (open circui) 1 0 V SS Table 2: Encoder Oupu Clock Mode 1 Clock Mode 2 Faciliy 0 0 Exernal Clocks 0 1 Inernal, 64kbps = f/16 1 0 Inernal, 32kbps = f/32 1 1 Inernal, 16kbps = f/64 Table 3: Clock Mode

Dela Modulaion CODEC 6 MX629 3 Exernal Componens Figure 2: Recommended Exernal Componens for Typical Applicaion R1 Noe 1 1M 10% C3 Noe 4 1.0F 20% R2 Noe 2 Selecable C4 Noe 5 1.0F 20% C1 Noe 3 33pF 20% C5 Noe 6 1.0F 20% C2 Noe 3 68pF 20% X1 Noe 7, 8 1.024MHz Table 4: Recommended Exernal Componens for Typical Applicaion Noes: 1. Oscillaor inverer bias resiser. 2. Xal Drive limiing resisor. 3. Xal circui load capacior. 4. Encoder inpu coupling capacior. The drive source impedance o his inpu should be less han 100. Oupu idle channel noise levels will improve wih even lower source impedance. 5. Bias decoupling capacior 6. V DD decoupling capacior 7. A 1.024MHz Xal/Clock inpu will yield exacly 16/32/64kbps daa clock raes. Xal circuiry shown is in accordance wih MX-COM s Xal Oscillaor Applicaion Noe. 8. For bes resuls, a crysal oscillaor design should drive he clock inverer inpu wih signal levels of a leas 40% of V DD, peak o peak. Tuning fork crysals generally canno mee his requiremen. To obain crysal oscillaor design assisance, please consul you crysal manufacurer. 4 General Descripion The MX629 is a Coninuously Variable Slope Dela Modulaion (CVSD) Codec designed for use in miliary communicaions sysems. This device is suiable for applicaions in miliary dela muliplexers, swiches and phones. The MX629 is designed o mee Mil-Sd-188-113 specificaions. Encoder inpu and decoder oupu filers are incorporaed on-chip. Sampling clock raes can be programmed o 16, 32, or 64kbps from an inernal clock generaor or exernally injeced in he 8 o 64kbps range. The sampling clock frequency is oupu for he synchronizaion of exernal circuis. The encoder has an enable funcion for use in muliplexer applicaions. Encoder and Decoder forced idle capabiliies are provided forcing 10101010 paern in encode and a V DD /2 bias in decode. The companding circui may be operaed wih an exernally selecable 3- or 4-bi algorihm. The device may be placed in sandby mode by selecing Powersave. A reference 1.024MHz oscillaor uses an exernal clock or crysal.

Dela Modulaion CODEC 7 MX629 5 Applicaion Due o he very low levels of a signal idle channel noise specified for miliary applicaions, a noisy or badly regulaed power supply could cause insabiliy, puing he overall sysem performance ou of specificaion. Adherence o he poins lised below will assis in minimizing his problem. 1. Care should be aken in he design and layou of he prined circui board. 2. All exernal componens (as recommended in Figure 2) should be kep close o he package. 3. Tracks should be kep shor, paricularly he Encoder Inpu capacior and he V BIAS capacior. 4. Xal/Clock racks should be kep well away from analog inpus and oupus. 5. Inpus and oupus should be screened whenever possible. 6. A ground plane conneced o V SS will assis in eliminaing exernal pick-up on he inpu and oupu pins. 7. I is recommended ha he power supply rails have less ha 1mV RMS of noise allowed. 8. The source impedance o he Encoder Inpu pin mus be less ha 100W; oupu idle channel, noise levels will improve wih even power source impedances. 5.1 CODEC Inegraion Figure 3: Sysem Configuraion using he MX629 5.2 Digial o Analog Performance Sample Rae Bi Sequence a Decoder Inpu Run of Threes (%) Oupu level (dbm0) 16kbps 11011011010010010010 0-29.22 32kbps 1101101101010100100100100100101010110110 0-30.02 16kbps 1111101101000010010 30 01 32kbps 1111110110101010000100000010010101011110 30 01 Table 5: Bi Sequence Tes and Resuls

Dela Modulaion CODEC 8 MX629 Figure 4: Gain vs. Inpu Level (16kbps) Figure 5: Gain vs. Inpu Level (32kbps) Figure 6: S/N vs. Inpu Level (16kbps)

Dela Modulaion CODEC 9 MX629 Figure 7: S/N vs. Inpu Level (32kbps) Figure 8: Aenuaion disroion vs. Frequency (16kbps) Figure 9: S/N vs. Inpu Frequency (16kbps)

Dela Modulaion CODEC 10 MX629 Figure 10: S/N vs. Inpu Frequency (32kbps) Figure 11: Principal Inegraor Response Figure 12: Compand Envelope

Dela Modulaion CODEC 11 MX629 Figure 13: Aenuaion Disorion vs. Frequency (32kbps) 6 Performance Specificaion 6.1 Elecrical Performance 6.1.1 Absolue Maximum Raings Exceeding hese maximum raings can resul in damage o he device. Min. Max. Unis Supply (V DD - V SS ) -0.3 7.0 V Volage on any pin o V SS -0.3 V DD + 0.3 V Curren V DD -30 30 ma V SS -30 30 ma any oher pin -20 20 ma J / P / LH Packages Toal Allowable Power Dissipaion a T AMB = 25 C - 800 mw Deraing above 25 C - 10 mw/ C above 25 C Sorage Temperaure -55 125 C Operaing Temperaure -40 85 C 6.1.2 Operaing Limis Correc operaion of he device ouside hese limis is no implied. Min Typ. Max. Unis Supply (V DD - V SS ) 4.5 5.0 5.5 V Operaing Temperaure -40 85 C Xal Frequency 500 1.024 1500 MHz

Dela Modulaion CODEC 12 MX629 6.1.3 Operaing Characerisics For he following condiions unless oherwise specified: V DD = 5.0V a T AMB = 25 C, Audio Tes Frequency = 820Hz Xal/Clock f 0 = 1.024MHz 3-bi Compand Algorihm, Sample Clock Rae = 32kbps, Audio level 0dB ref (0 dbm0) = 489mV RMS. Noes Min. Typ. Max. Unis Saic Values Supply Volage 1 4.5 5.0 5.5 V Supply Curren (Enabled) 5.5 ma Supply Curren (Powersave) 400 A Inpu logic 1 8 3.5 V Inpu Logic 0 8 1.5 V Oupu Logic 1 4.0 V Oupu Logic 0 1.0 V Digial inpu Impedance Logic I/O pins 1.0 10 M Logic Inpu pins, Pullup Resisor 2 300 k Digial oupu impedance 4 k Analog Inpu Impedance 4 1 k Analog Oupu Impedance 7 800 Three Sae Oupu Leakage -4 4 A Inserion Loss 3-2 2 db Dynamic Values 1,9 Encoder Analog signal Inpu levels 5, 9-35 12 dbmo Principal Inegraor Frequency 127 159 212 Hz Encoder Passband 3400 Hz Compand Time Consan 4.0 5.0 6.0 ms Decoder Analog Signal Oupu Levels 5, 9-35 12 dbmo Decoder Passband 300 3400 Hz Encoder Decoder (Full Codec) Compression Raion (Cd = 0.3 o Cd = 0.0) Passband 300 3400 Hz Sopband 4.2 KHz Sopband Aenuaion 4200Hz o 6000Hz 25 db >6000Hz 60 db Passband Gain 0 db Passband Ripple -3 3 db 300Hz 1400Hz -1 1 db 1400Hz 2600Hz -1 1 db 2600Hz 3400Hz -2 3 db Oupu Noise (Inpu Shor Circui) 9-55 dbmo Perfec Idle Channel Noise (Encode Forced) 9-57 dbmo 16:1

Dela Modulaion CODEC 13 MX629 Group Delay Disroion 4 Noes Min. Typ. Max. Unis (1000Hz-2600Hz) 6 450 s (600Hz-2800Hz) 6 750 s (500Hz-3000Hz) 6 1.5 ms Xal/clock Frequency 1024 khz Noes: 1. Dynamic characerisics are specified a 5.0V unless oherwise specified. 2. All logic inpus excep Encoder and Decoder Daa clocks 3. For and encoder/decoder combinaion, Inserion loss conribued by a single componen is half his figure. 4. Driven wih a source impedance of <100. 5. Recommended values See Figures 4, 5, 6, and 7. 6. Group Delay Disorion for he full codec is relaive o he delay wih and 820Hz, -20dB signal a he encoder inpu 7. An Emier Follower oupu sage. 8. 4V = 80%V DD, 3.5V = 70%V DD, 1.5V = 30%V DD, 1V = 20%V DD 9. Analog Volage Levels used: 0dBmO = 489mV RMS = -4dBm = 0dB. 15dBmO = 87mV RMS. 20dBmO = 49mV RMS = -24dBm. 6.1.4 TIMING Serial Bus Timings (See Figure 14) Min. Typ. Max. Unis CH Clock 1 pulse widh 1.0 s CL Clock 0 pulse widh 1.0 s IR Clock rise ime 0 100 ns IF Clock fall ime 100 ns SU Daa se-up ime 450 ns H Daa hold ime 600 ns SU + H Daa rue ime 1.5 s PCO Clock o oupu delay ime 750 ns DR Daa rise ime 100 ns DF Daa fall ime 100 ns Xal inpu frequency = 1.024MHz

Dela Modulaion CODEC 14 MX629 ENCODER TIMING ENCODER CLOCK DATA CLOCKED CH IF CL IR CH ENCODER OUTPUT DATA PCO DECODER TIMING DECODER CLOCK DATA CLOCKED DECODER INPUT DATA SU H DATA TRUE TIME ENCODER OUTPUT MULTIPLEXING FUNCTION HIGH Z HIGH Z DR DF DATA ENABLE Figure 14: CODEC Timing 6.2 Packaging D A E B P PIN 1 G W K Y W T C J H DIM. A B C D E F G H J K P T W Y Package Tolerances MIN. TYP. 0.380 (9.61) 0.380 (9.61) 0.128 (3.25) 0.417 (10.60) 0.417 (10.60) 0.018 (0.45) 0.047 (1.19) 0.049 (1.24) 0.006 (0.152) 30 0.250 (6.35) 0.250 (6.35) 0.023 (0.58) 45 6 MAX. 0.409 (10.40) 0.409 (10.40) 0.146 (3.70) 0.435 (11.05) 0.435 (11.05) 0.022 (0.55) 0.048 (1.22) 0.051 (1.30) 0.009 (0.22) F NOTE : All dimensions in inches (mm.) Angles are in degrees Figure 15: 24-pin PLCC (LH) Mechanical Ouline: Order as par no. MX629LH

Dela Modulaion CODEC 15 MX629 A Package Tolerances PIN 1 K H L J J1 P B C E1 Y T E DIM. A B C E E1 H J J1 K MIN. TYP. MAX. 1.080 (27.43) 1.100 (27.94) 0.330 (8.38) 0.360 (9.14) 0.185 (4.70) 0.420 (10.67) 0.480 (12.19) 0.390 (9.91) 0.420 (10.67) 0.020 (0.51) 0.045 (1.14) 0.015 (0.38) 0.020 (0.51) 0.040 (1.02) 0.065 (1.65) 0.066 (1.68) L 0.128 (3.25) P 0.100 (2.54) T 0.010 (0.25) Y 7 NOTE : All dimensions in inches (mm.) Angles are in degrees Figure 16: 22-pin PDIP (P) Mechanical Ouline: Order as par no. MX629P PIN1 K H L J A J1 F P B K1 C E1 T E DIM. A B C E E1 F H J J1 K K1 L P T Package Tolerances MIN. 1.060 (26.92) 0.376 (9.55) 0.165 (4.19) 0.466 (11.84) TYP. MAX. 1.080 (27.43) 0.384 (9.75) 0.230 (5.84) 0.515 (13.08) 0.408 (10.36) 0.418 (10.62) 1.000 (25.40) 0.020 (0.51) 0.018 (0.46) 0.055 (1.40) 0.058 (1.47) 0.075 (1.91) 0.080 (2.03) 0.080 (2.03) 0.115 (2.92) 0.171 (4.34) 0.100 (2.54) 0.0098 (0.249) 0.0102 (0.259) NOTE : All dimensions in inches (mm.) Angles are in degrees Figure 17: 22-pin CERDIP (J) Mechanical Ouline: Order as par no. MX629J

CML Microcircuis COMMUNICATION SEMICONDUCTORS CML Produc Daa In he process of creaing a more global image, he hree sandard produc semiconducor companies of CML Microsysems Plc (Consumer Microcircuis Limied (UK), MX-COM, Inc (USA) and CML Microcircuis (Singapore) Pe Ld) have undergone name changes and, whils mainaining heir separae new names (CML Microcircuis (UK) Ld, CML Microcircuis (USA) Inc and CML Microcircuis (Singapore) Pe Ld), now operae under he single ile CML Microcircuis. These companies are all 100% owned operaing companies of he CML Microsysems Plc Group and hese changes are purely changes of name and do no change any underlying legal eniies and hence will have no effec on any agreemens or conacs currenly in force. CML Microcircuis Produc Prefix Codes Unil he laer par of 1996, he differeniaor beween producs manufacured and sold from MXCOM, Inc. and Consumer Microcircuis Limied were denoed by he prefixes MX and FX respecively. These producs use he same silicon ec. and oday sill carry he same prefixes. In he laer par of 1996, boh companies adoped he common prefix: CMX. This noificaion is relevan produc informaion o which i is aached. CML Microcircuis (USA) [formerly MX-COM, Inc.] Produc Texual Marking On CML Microcircuis (USA) producs, he MX-COM exual logo is being replaced by a CML exual logo. Company conac informaion is as below: CML Microcircuis (UK)Ld COMMUNICATION SEMICONDUCTORS Oval Park, Langford, Maldon, Essex, CM9 6WG, England Tel: +44 (0)1621 875500 Fax: +44 (0)1621 875600 uk.sales@cmlmicro.com www.cmlmicro.com CML Microcircuis (USA) Inc. COMMUNICATION SEMICONDUCTORS 4800 Behania Saion Road, Winson-Salem, NC 27105, USA Tel: +1 336 744 5050, 0800 638 5577 Fax: +1 336 744 5054 us.sales@cmlmicro.com www.cmlmicro.com CML Microcircuis (Singapore)PeLd COMMUNICATION SEMICONDUCTORS No 2 Kallang Pudding Road, 09-05/ 06 Macech Indusrial Building, Singapore 349307 Tel: +65 7450426 Fax: +65 7452917 sg.sales@cmlmicro.com www.cmlmicro.com D/CML (D)/2 May 2002