Dual, High Gain Bandwidth, High Output Current, Operational Amplifier with Current Limit

Similar documents
Dual, Wideband, High Output Current, Operational Amplifier with Current Limit

Dual Wideband, High Output Current Operational Amplifier with Current Limit

Quad, Unity-Gain Stable, Low-Noise, Voltage-Feedback Operational Amplifier

Low-Power, Single-Supply, Wideband Operational Amplifier

Dual, Wideband, Low-Noise Operational Amplifier

Dual, Wideband, High Output Current Operational Amplifier

Unity-Gain Stable, Low-Noise, Voltage-Feedback Operational Amplifier

Low-Power, Dual Current-Feedback OPERATIONAL AMPLIFIER

Dual Wideband, Current-Feedback OPERATIONAL AMPLIFIER With Disable

Very Low-Power, Current Feedback OPERATIONAL AMPLIFIER With Disable

Wideband, High Gain VOLTAGE LIMITING AMPLIFIER

Wideband, Low-Noise, Voltage-Feedback OPERATIONAL AMPLIFIER

Dual, Current Feedback Low Power Op Amp AD812

Ultra-Wideband, Fixed Gain Video BUFFER AMPLIFIER with Disable

Wideband, Ultra-Low Noise, Voltage-Feedback OPERATIONAL AMPLIFIER with Shutdown

Single Supply, Rail to Rail Low Power FET-Input Op Amp AD820

Single Supply, Rail to Rail Low Power FET-Input Op Amp AD820

Wideband, Low Distortion, Unity-Gain Stable, Voltage-Feedback OPERATIONAL AMPLIFIER

OBSOLETE. Parameter AD9621 AD9622 AD9623 AD9624 Units

Single Supply, Low Power Triple Video Amplifier AD813

KM4110/KM mA, Low Cost, +2.7V & +5V, 75MHz Rail-to-Rail Amplifiers

Wideband, Low Distortion, Medium Gain, Voltage-Feedback OPERATIONAL AMPLIFIER

SGM8631/2/3 6MHz, Rail-to-Rail I/O CMOS Operational Amplifiers

High Output Current Differential Driver AD815

200 ma Output Current High-Speed Amplifier AD8010

Rail-to-Rail, High Output Current Amplifier AD8397

INA126. MicroPOWER INSTRUMENTATION AMPLIFIER Single and Dual Versions IN ) G V IN G = 5 +

CLC2011, CLC4011 Low Power, Low Cost, Rail-to-Rail I/O Amplifiers

Low-Power, Single-Supply, Fixed-Gain Video Buffer Amplifier

350MHz, Ultra-Low-Noise Op Amps

SGM MHz, 48μA, Rail-to-Rail I/O CMOS Operational Amplifier

High Speed, G = +2, Low Cost, Triple Op Amp ADA4862-3

SGM8621/2/3/4 3MHz, Rail-to-Rail I/O CMOS Operational Amplifiers

250 MHz, General Purpose Voltage Feedback Op Amps AD8047/AD8048

XR1009, XR mA, 35MHz Rail-to-Rail Amplifiers

Wideband, Low Power Voltage Feedback OPERATIONAL AMPLIFIER

High Precision OPERATIONAL AMPLIFIERS

Very Low Distortion, Precision Difference Amplifier AD8274

Precision, High-Bandwidth Op Amp

REV. D Ultralow Distortion High Speed Amplifiers AD8007/AD8008 FEATURES CONNECTION DIAGRAMS Extremely Low Distortion Second Harmonic 88 5 MHz SO

1.5 GHz Ultrahigh Speed Op Amp AD8000

Single Supply, Low Power, Triple Video Amplifier AD8013

High Speed BUFFER AMPLIFIER

MIC915. Features. General Description. Applications. Ordering Information. Pin Configuration. Pin Description. Dual 135MHz Low-Power Op Amp

FHP3350, FHP3450 Triple and Quad Voltage Feedback Amplifiers

High Common-Mode Voltage Difference Amplifier AD629

CLC1011, CLC2011, CLC4011 Low Power, Low Cost, Rail-to-Rail I/O Amplifiers

SGM8631/2/3/4 470μA, 6MHz, Rail-to-Rail I/O CMOS Operational Amplifiers

CLC2000, CLC4000 High Output Current Dual and Quad Amplifiers

KH300 Wideband, High-Speed Operational Amplifier

Low Power, 350 MHz Voltage Feedback Amplifiers AD8038/AD8039

Improved Second Source to the EL2020 ADEL2020

LM321 Low Power Single Op Amp

High Voltage, Low Noise, Low Distortion, Unity-Gain Stable, High Speed Op Amp ADA4898-1/ADA4898-2

Wideband, High Output Current, Fast Settling Op Amp AD842

1.6GHz, Low-Noise, FET-Input OPERATIONAL AMPLIFIER

Single-Supply, 150MHz, 16-Bit Accurate, Ultra-Low Distortion Op Amps

270 MHz, 400 μa Current Feedback Amplifier AD8005

MIC7122. General Description. Features. Applications. Ordering Information. Pin Configuration. Pin Description. Rail-to-Rail Dual Op Amp

Low Cost, General Purpose High Speed JFET Amplifier AD825

Precision Micropower Single Supply Operational Amplifier OP777

High Precision OPERATIONAL AMPLIFIERS

Dual FET-Input, Low Distortion OPERATIONAL AMPLIFIER

1.5 GHz Ultrahigh Speed Op Amp AD8000

Wideband Low Distortion, High Gain OPERATIONAL AMPLIFIER

LM6172 Dual High Speed, Low Power, Low Distortion, Voltage Feedback Amplifiers

High-Speed, Low-Power Dual Operational Amplifier AD826

Low-Cost, Low-Power, Ultra-Small, 3V/5V, 500MHz Single-Supply Op Amps with Rail-to-Rail Outputs

MIC7300 A17. General Description. Features. Applications. Ordering Information. Pin Configurations. Functional Configuration.

SON3130 FEATURES PRODUCT DESCRIPTION PIN CONFIGURATION (TOP VIEW) APPLICATIONS

ADA485-/ADA485- TABLE OF CONTENTS Features... Applications... Pin Configurations... General Description... Revision History... Specifications... 3 Spe

UNISONIC TECHNOLOGIES CO., LTD LM321

THS MHz HIGH-SPEED AMPLIFIER

250mA HIGH-SPEED BUFFER

Low Cost 270 MHz Differential Receiver Amplifiers AD8129/AD8130

Low Power. Video Op Amp with Disable AD810 REV. A. Closed-Loop Gain and Phase vs. Frequency, G = +2, R L = 150, R F = 715 Ω

CA3140, CA3140A. 4.5MHz, BiMOS Operational Amplifier with MOSFET Input/Bipolar Output. Description. Features. Applications. Ordering Information

Ultralow Distortion, Wide Bandwidth Voltage Feedback Op Amps AD9631/AD9632

Low Cost, High Speed Differential Amplifier AD8132

LM148/LM248/LM348 Quad 741 Op Amps

CLC440 High Speed, Low Power, Voltage Feedback Op Amp

LF155/LF156/LF355/LF356/LF357 JFET Input Operational Amplifiers

Features. Ordering Information. Part Identification

SGM8957-1/SGM V, Micro-Power CMOS Zero-Drift Operational Amplifiers

Micropower, Single-Supply, Rail-to-Rail, Precision Instrumentation Amplifiers MAX4194 MAX4197

400MHz, Ultra-Low-Distortion Op Amps

Low Distortion, Precision, Wide Bandwidth Op Amp AD9617

Low Power, Precision FET-INPUT OPERATIONAL AMPLIFIERS

6500V/µs, Wideband, High-Output-Current, Single- Ended-to-Differential Line Drivers with Enable

Ultra-Small, Low-Cost, 210MHz, Single-Supply Op Amps with Rail-to-Rail Outputs

HA MHz, High Slew Rate, High Output Current Buffer. Description. Features. Applications. Ordering Information. Pinouts.

Dual Picoampere Input Current Bipolar Op Amp AD706

Low Power, Wide Supply Range, Low Cost Unity-Gain Difference Amplifier AD8276

Dual Picoampere Input Current Bipolar Op Amp AD706

LF411 Low Offset, Low Drift JFET Input Operational Amplifier

Very Low Distortion, Dual-Channel, High Precision Difference Amplifier AD8274 FUNCTIONAL BLOCK DIAGRAM +V S FEATURES APPLICATIONS GENERAL DESCRIPTION

TL082 Wide Bandwidth Dual JFET Input Operational Amplifier

TP5551/TP5552 / TP5554

Features. Ordering Information. Part Number Standard Marking Pb-Free Marking

Low Cost, Precision JFET Input Operational Amplifiers ADA4000-1/ADA4000-2/ADA4000-4

Transcription:

OPA214 SBOS5D JUNE 24 REVISED AUGUST 28 Dual, High Gain Bandwidth, High Output Current, Operational Amplifier with Current Limit FEATURES LOW INPUT NOISE VOLTAGE: 1.8nV/ Hz HIGH GAIN BANDWIDTH PRODUCT: 29MHz HIGH OUTPUT CURRENT: 5mA LOW INPUT OFFSET VOLTAGE: ±.2mV FLEXIBLE SUPPLY RANGE: Single +5V to +12V Operation Dual ±2.5V to ±V Operation LOW SUPPLY CURRENT:.mA/ch DESCRIPTION The OPA214 offers very low 1.8nV Hz input noise in a wideband, high gain bandwidth, voltage-feedback architecture. Intended for xdsl driver applications, the OPA214 also supports this low input noise with exceptionally low harmonic distortion, particularly in differential configurations. Adequate output current is provided to drive the potentially heavy load of a twisted-pair line. Harmonic distortion for a 2V PP differential output operating from +5V to +12V supplies is 8dBc through 1MHz input frequencies. Operating on a low.ma/ch supply current, the OPA214 can satisfy most xdsl driver requirements over a wide range of possible supply voltage from a single +5 condition, to ±5V, on up to a single +12V design. General-purpose applications on a single +5V supply will benefit from the high input and output voltage swing available on this reduced supply voltage. Baseband I/Q receiver channels can achieve almost perfect channel match with noise and distortion to support signals through 5MHz with > 14-bit dynamic range. APPLICATIONS xdsl DIFFERENTIAL LINE DRIVERS 1-BIT ADC DRIVERS TRANSIMPEDANCE AMPLIFIERS PRECISION BASEBAND I/Q AMPLIFIERS ACTIVE FILTERS OPA214 RELATED PRODUCTS FEATURES SINGLES DUALS TRIPLES Unity-Gain Stable OPA21 High Slew Rate VFB OPA9 OPA29 OPA9 R/R Input/Output VFB OPA5 OPA25 Current-Feedback OPA91 OPA291 OPA91 Current-Feedback OPA277 OPA214 n:1 R O xdsl Driver R O 5Ω 1kΩ 5Ω OPA2822 5Ω 1kΩ xdsl Receiver OPA2822 5Ω Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. Copyright 24-28, Texas Instruments Incorporated

SBOS5D JUNE 24 REVISED AUGUST 28 ABSOLUTE MAXIMUM RATINGS (1) Supply Voltage ( 4 C to +85 C)...................... ±.5V Supply Voltage ( C to +7 C)....................... ±.5V Internal Power Dissipation......... See Thermal Characteristics Differential Input Voltage............................. ±1.2V Input Voltage Range................................... ±V S Storage Temperature Range.................. 5 C to +125 C Lead Temperature (SO-8)............................ +2 C Junction Temperature (T J )........................... +15 C ESD Rating (Human Body Model).................... 2V (Machine Model).......................... 2V (Charge Device Model)................... 15V ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported. PACKAGE/ORDERING INFORMATION (1) PRODUCT PACKAGE-LEAD PACKAGE DESIGNATOR SPECIFIED TEMPERATURE RANGE PACKAGE MARKING OPA214 SO-8 D 4 C to +85 C OPA214 ORDERING NUMBER TRANSPORT MEDIA, QUANTITY OPA214ID Rails, 1 OPA214IDR Tape and Reel, 25 (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at. PIN CONFIGURATION TOP VIEW SO OPA214 Out A 1 8 +V S In A 2 7 Out B +In A In B V S 4 5 +In B 2

SBOS5D JUNE 24 REVISED AUGUST 28 ELECTRICAL CHARACTERISTICS: V S = ±V Boldface limits are tested at +25 C. R F = 45Ω, R L = 1Ω, and G = +4, unless otherwise noted. See Figure 1 for AC performance only. OPA214ID TYP MIN/MAX OVER TEMPERATURE TEST PARAMETER TEST CONDITIONS +25 C +25 C(1) C to +7 C(2) 4 C to +85 C(2) UNITS MIN/ MAX LEVEL () AC Performance (see Figure 1) Small-Signal Bandwidth G = +2, V O =.1V PP 18 MHz typ C G = +4, V O =.1V PP 1 8 75 72 MHz min B G = +8, V O =.1V PP 4 2 29 28 MHz min B Gain-Bandwidth Product G 2 29 218 19 19 MHz min B Bandwidth for.1db Gain Flatness G = +4, V O <.1V PP 5 MHz typ C Peaking at a Gain of +2 V O <.1V PP db typ C Large-Signal Bandwidth G = +4, V O = 2V PP 42 MHz typ C Slew Rate G = +4, 4V Step 145 11 114 112 V/µs min B Rise-and-Fall Time G = +4, V O =.2V Step.5 4.4 5. 5.2 ns typ C Settling Time to.2% G = +4, V O = 2V Step 7 9 4 ns typ C.1% G = +4, V O = 2V Step 2 2 4 5 ns typ C Harmonic Distortion G = +4, f = 1MHz, V O = 2V PP 2nd-Harmonic R L = 2Ω 5 2 1 dbc max B R L 5Ω 92 9 88 87 dbc max B rd-harmonic R L = 2Ω 87 82 8 78 dbc max B R L 5Ω 11 14 12 1 dbc max B Input Voltage Noise f > 1kHz 1.8 2. 2.1 2. nv/ Hz max B Input Current Noise f > 1kHz 1.7 2.1 2.2 2.4 pa/ Hz max B Channel-to-Channel Crosstalk f = 1MHz, Input-Referred 8 dbc typ C DC Performance(4) Open-Loop Gain (A OL ) V O = V, R L = 1Ω 97 92 92 91 db min A Input Offset Voltage V CM = V ±.2 ±1. ±1.15 ±1.2 mv max A Average Offset Voltage Drift V CM = V ±. ±. µv/ C max B Input Bias Current V CM = V 12 1 14.5 µa max A Average Bias Current Drift (Magnitude) V CM = V 5 na/ C max B Input Offset Current V CM = V ±5 ± ±52 ±75 na max A Average Offset Bias Current Drift V CM = V ±5 ±7 na/ C max B Input Common-Mode Input Range (CMIR)(5) ±4.7 ±4.5 ±4.5 ±4.4 V min A Common-Mode Rejection Ratio (CMRR) V CM = ±1V 1 88 87 8 db min A Input Impedance Differential-Mode V CM = 18. kω pf typ C Common-Mode V CM = 7 1 MΩ pf typ C Output Output Voltage Swing No Load ±5. ±4.8 ±4.8 ±4.7 V min A 1Ω ±4.9 ±4.7 ±4.7 ±4. V min A Current Output, Sourcing V O =, Linear Operation +5 +28 +24 +22 ma min A Current Output, Sinking V O =, Linear Operation 5 28 24 22 ma min A Short-Circuit Current Output Shorted to Ground 5 ma typ C Closed-Loop Output Impedance G = +2, f = 1kHz.1 Ω typ C (1) Junction temperature = ambient for +25 C tested specifications. (2) Junction temperature = ambient at low temperature limit; junction temperature = ambient +2 C at high temperature limit for over temperature tested specifications. () Test levels: (A) 1% tested at +25 C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (4) Current is considered positive-out-of-node. V CM is the input common-mode voltage. (5) Tested < db below minimum CMRR specification at ± CMIR limits.

SBOS5D JUNE 24 REVISED AUGUST 28 ELECTRICAL CHARACTERISTICS: V S = ±V (continued) Boldface limits are tested at +25 C. R F = 45Ω, R L = 1Ω, and G = +4, unless otherwise noted. See Figure 1 for AC performance only. PARAMETER TEST CONDITIONS TYP +25 C +25 C(1) OPA214ID MIN/MAX OVER TEMPERATURE C to +7 C(2) 4 C to +85 C(2) Power Supply Specified Operating Voltage ± V typ C Maximum Operating Voltage Range ±. ±. ±. V max A Maximum Quiescent Current V S = ±V, Both Channels 12 12.4 12.8 1 ma max A Minimum Quiescent Current V S = ±V, Both Channels 12 11. 11.2 11 ma min A Power-Supply Rejection Ratio ( PSRR) Input-Referred 95 9 88 87 db min A Thermal Characteristics Specified Operating Range D Package 4 to +85 C typ C Thermal Resistance, JA Junction-to-Ambient D SO-8 125 C/W typ C UNITS MIN/ MAX TEST LEVEL () (1) Junction temperature = ambient for +25 C tested specifications. (2) Junction temperature = ambient at low temperature limit; junction temperature = ambient +2 C at high temperature limit for over temperature tested specifications. () Test levels: (A) 1% tested at +25 C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (4) Current is considered positive-out-of-node. V CM is the input common-mode voltage. (5) Tested < db below minimum CMRR specification at ± CMIR limits. 4

SBOS5D JUNE 24 REVISED AUGUST 28 ELECTRICAL CHARACTERISTICS: V S = +5V Boldface limits are tested at +25 C. R F = 42Ω, R L = 1Ω, and G = +2, unless otherwise noted. See Figure for AC performance only. TYP PARAMETER TEST CONDITIONS +25 C +25 C(1) OPA214ID MIN/MAX OVER TEMPERATURE C to +7 C(2) 4 C to +85 C(2) AC Performance (see Figure ) Small-Signal Bandwidth G = +2, V O =.1V PP 15 MHz typ C G = +4, V O =.1V PP 1 81 75 72 MHz min B G = +8, V O =.1V PP 4 2 28 27 MHz min B Gain-Bandwidth Product G 2 25 21 18 181 MHz min B Bandwidth for.1db Gain Flatness G = +4, V O <.1V PP 17 MHz typ C Peaking at a Gain of +2 V O <.1V PP 7.5 db typ C Large-Signal Bandwidth G = +4, V O = 2V PP 4 MHz typ C Slew Rate G = +4, 2V Step 15 98 9 94 V/µs min B Rise-and-Fall Time G = +4, V O =.2V Step.5 4.5 5.1 5.2 ns typ B Settling Time to.2% G = +4, V O = 2V Step 4 42 44 4 ns typ B.1% G = +4, V O = 2V Step 27 4 7 ns typ B Harmonic Distortion G = +4, f = 1MHz, V O = 2V PP 2nd-Harmonic R L = 2Ω to V S /2 4 58 57 dbc max B R L 5Ω to V S /2 92 89 87 8 dbc max B rd-harmonic R L = 2Ω to V S /2 85 8 78 7 dbc max B R L 5Ω to V S /2 15 1 98 9 dbc max B Input Voltage Noise f > 1kHz 1.9 2.1 2.2 2.4 nv/ Hz max B Input Current Noise f > 1kHz 1.7 2.1 2.2 2.4 pa/ Hz max B Channel-to-Channel Crosstalk f = 1MHz, Input-Referred 8 dbc typ C DC Performance(4) Open-Loop Gain (A OL ) V O = V, R L = 1Ω 95 91 89 88 db min A Input Offset Voltage V CM = V ±.2 ±1. ±1.15 ±1.2 mv max A Average Offset Voltage Drift V CM = V ±. ±. µv/ C max B Input Bias Current V CM = V 11 12 1.5 µa max A Average Bias Current Drift (Magnitude) V CM = V 5 5 na/ C max B Input Offset Current V CM = V ±5 ± ±52 ±75 na max A Average Offset Bias Current Drift V CM = V ±5 ±7 na/ C max B Input Least Positive Input Voltage(5) 1.2 1.4 1.4 1.5 V max A Most Positive Input Voltage(5).8...5 V min A Common-Mode Rejection Ratio (CMRR) V CM = ±1V 95 85 84 8 db min A Input Impedance A Differential-Mode V CM = 15 1 kω pf typ C Common-Mode V CM = 5 1. MΩ pf typ C Output Most Positive Output Voltage No Load 4..85.8.75 V min A 1Ω Load to 2.5V.95.8.75.7 V min A Least Positive Output Voltage No Load 1. 1.15 1.2 1.25 V min A 1Ω Load to 2.5V 1.5 1.2 1.25 1. V min A Current Output, Sourcing V O =, Linear Operation + ma typ C Current Output, Sinking V O =, Linear Operation ma typ C Short-Circuit Current Output Shorted to Mid-Supply ±4 ma typ C Closed-Loop Output Impedance G = +2, f = 1kHz.1 Ω typ C UNITS MIN/ MAX TEST LEVELS () (1) Junction temperature = ambient for +25 C tested specifications. (2) Junction temperature = ambient at low temperature limit; junction temperature = ambient +2 C at high temperature limit for over temperature tested specifications. () Test levels: (A) 1% tested at +25 C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (4) Current is considered positive-out-of-node. V CM is the input common-mode voltage. (5) Tested < db below minimum CMRR specification at ± CMIR limits. 5

SBOS5D JUNE 24 REVISED AUGUST 28 ELECTRICAL CHARACTERISTICS: V S = +5V (continued) Boldface limits are tested at +25 C. R F = 42Ω, R L = 1Ω, and G = +2, unless otherwise noted. See Figure for AC performance only. Power Supply PARAMETER TEST CONDITIONS TYP +25 C +25 C(1) OPA214ID MIN/MAX OVER TEMPERATURE C to +7 C(2) 4 C to +85 C(2) Specified Operating Voltage 5 V typ C Maximum Operating Voltage Range 12. 12. 12. V max A Maximum Quiescent Current V S = +5V, both channels 1.5 11. 11. 11.5 ma max A Minimum Quiescent Current V S = +5V, both channels 1.5 9.4 9.4 9.1 ma min A Power-Supply Rejection Ratio ( PSRR) Input-Referred 95 db typ C Thermal Characteristics Specified Operating Range D Package 4 to +85 C typ C Thermal Resistance, JA Junction-to-Ambient D SO-8 125 C/W typ C UNITS MIN/ MAX TEST LEVELS () (1) Junction temperature = ambient for +25 C tested specifications. (2) Junction temperature = ambient at low temperature limit; junction temperature = ambient +2 C at high temperature limit for over temperature tested specifications. () Test levels: (A) 1% tested at +25 C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (4) Current is considered positive-out-of-node. V CM is the input common-mode voltage. (5) Tested < db below minimum CMRR specification at ± CMIR limits.

SBOS5D JUNE 24 REVISED AUGUST 28 TYPICAL CHARACTERISTICS: V S = ±V At T A = +25 C, G = +4, R F = 45Ω, and R L = 1Ω, unless otherwise noted. Normalized Gain (db) 9 12 V O = 1mV PP NONINVERTING SMALL SIGNAL FREQUENCY RESPONSE G=+8 G=+12 15 SeeFigure1 G=+1 18 1 1 1 5 G=+2 G=+4 Normalized Gain (db) 9 V O = 1mV PP INVERTING SMALL SIGNAL FREQUENCY RESPONSE G= 12 12 G= 1 15 SeeFigure2 18 1 1 1 5 G= 2 G= 4 G= 8 15 12 9 G=+4V/V R L = 1Ω NONINVERTING LARGE SIGNAL FREQUENCY RESPONSE V O = 1mV PP V O =5mV PP 15 12 9 G= 4V/V R L = 1Ω INVERTING LARGE SIGNAL FREQUENCY RESPONSE V O = 1mV PP V O = 5mV PP Gain (db) V O =1V PP Gain (db) V O =1V PP V O =5V PP V O =5V PP SeeFigure1 9 1 1 1 5 9 See Figure 4 1 1 1 5 Output Voltage (1V/div) 2 1 1 2 G=+4V/V R L = 1Ω SeeFigure1 NONINVERTING PULSE RESPONSE Left Scale 4V PP Large Signal 2mV PP Small Signal Time (2ns/div) Right Scale..2.1.1.2. Output Voltage (1mV/div) Output Voltage (1V/div) 2 1 1 2 G= 4V/V R L =1Ω See Figure 2 INVERTING PULSE RESPONSE Left Scale Large Signal 2mV PP Small Signal 4V PP Time (2ns/div) Right Scale..2.1.1.2. Output Voltage (1mV/div) 7

SBOS5D JUNE 24 REVISED AUGUST 28 TYPICAL CHARACTERISTICS: V S = ±V (continued) At T A = +25 C, G = +4, R F = 45Ω, and R L = 1Ω, unless otherwise noted. 7 8 9 1 G=+4 R L =1Ω HARMONIC DISTORTION vs FREQUENCY rd Harmonic 7 8 9 1 HARMONIC DISTORTION vs OUTPUT VOLTAGE G=+4 R L = 1Ω f=1mhz 11 Single Channel (see Figure 1).1 1 1 rd Harmonic 11.1 1 1 Output Voltage (V PP ) 7 8 9 1 HARMONIC DISTORTION vs NONINVERTING GAIN f=1mhz R L = 1Ω rd Harmonic 7 8 9 1 HARMONIC DISTORTION vs INVERTING GAIN f=1mhz R L = 1Ω rd Harmonic 11 1 Single Channel (see Figure 1) 1 2 11 1 Single Channel (see Figure 2) 1 2 Gain Magnitude (V/V) Gain Magnitude (V/V) 7 8 9 HARMONIC DISTORTION vs LOAD RESISTANCE rd Harmonic 1 Single Channel (see Figure 1) 11 1 1 1 Load Resistance (Ω) f=1mhz 8

SBOS5D JUNE 24 REVISED AUGUST 28 TYPICAL CHARACTERISTICS: V S = ±V (continued) At T A = +25 C, G = +4, R F = 45Ω, and R L = 1Ω, unless otherwise noted. Output Voltage (V) 5 4 2 1 1 2 4 5 SeeFigure1 1 MAXIMUM OUTPUT SWING vs LOAD RESISTANCE 1 1 Load Resistance (Ω) V O (V) 5 4 2 1 1 2 4 5 4 OUTPUT VOLTAGE AND CURRENT LIMITATIONS R L =1Ω R L =5Ω 2 1 1 2 4 I O (ma) R L =25Ω 1W Internal Power Single Channel Voltage Noise (nv/ Hz) Current Noise (pa/ Hz) 1 1 1 2 INPUT VOLTAGE AND CURRENT NOISE DENSITY 1 1 4 1 5 1 1 7 Frequency (Hz) Voltage Noise 1.8nV/ Hz Current Noise 1.7pA/ Hz Crosstalk, Input Referred (db) 4 5 7 Input-Referred CHANNEL TO CHANNEL CROSSTALK 8 1 1 1 G=+4V/V R L = 1Ω R S (Ω) 7 5 4 2 1 RECOMMENDED R S vs CAPACITIVE LOAD Gain of +4V/V db Peaking Targeted 1 1 1 1 Capacitive Load (pf) Normalized Gain to Capacitive Load (db) 9 12 15 18 1 FREQUENCY RESPONSE vs CAPACITIVE LOAD C L = 1pF C L = 1pF C L = 47pF C L =22pF R S 1/2 OPA214 C L 1kΩ 45Ω 15Ω 1kΩ is optional. 1 1 5 9

SBOS5D JUNE 24 REVISED AUGUST 28 TYPICAL CHARACTERISTICS: V S = ±V (continued) At T A = +25 C, G = +4, R F = 45Ω, and R L = 1Ω, unless otherwise noted. Common Mode Rejection Ratio (db) Power Supply Rejection Ratio (db) 12 1 8 4 2 1 PSRR CMRR AND PSRR vs FREQUENCY +PSRR 1k 1k 1k 1M 1M 1M Frequency (Hz) CMRR Open Loop Gain (db) OPEN LOOP GAIN AND PHASE 12 1 8 2 log (A OL ) A OL 4 2 2 9 12 15 18 21 1 1k 1k 1k 1M 1M 1M 1G Frequency (Hz) Open Loop Phase () Output Impedance Magnitude (Ω) 1 1.1.1.1 CLOSED LOOP OUTPUT IMPEDANCE vs FREQUENCY.1 1k 1k 1M 1M 1M Frequency (Hz) Output Voltage (2V/div) 1 8 4 2 2 4 8 1 NONINVERTING OVERDRIVE RECOVERY G=+4V/V R L =1Ω SeeFigure1 Input Output Time (1ns/div) 2.5 2. 1.5 1..5.5 1. 1.5 2. 2.5 Input Voltage (.5V/div) Output Voltage (2V/div) 1 8 4 2 2 4 8 1 See Figure 2 INVERTING OVERDRIVE RECOVERY Input Output Time (1ns/div) G= 4V/V R L = 1Ω 2.5 2. 1.5 1..5.5 1. 1.5 2. 2.5 Input Voltage (.5V/div) Input Offset Voltage (mv) TYPICAL DC DRIFT OVER TEMPERATURE.5 1. 5 (1 Times Input Offset Current) 1 x I OS.1.1 Input Offset Voltage (V IO ) 5. Input Bias Current (I B ).5 1 5 25 25 5 75 1 125 Ambient Temperature (C) Input Bias and Offset Current (µa) 1

SBOS5D JUNE 24 REVISED AUGUST 28 TYPICAL CHARACTERISTICS: V S = ±V (continued) At T A = +25 C, G = +4, R F = 45Ω, and R L = 1Ω, unless otherwise noted. Output Current (1mA/div) 29 28 27 2 25 5 SUPPLY AND OUTPUT CURRENT vs TEMPERATURE Sourcing and Sinking Current Left Scale Supply Current Right Scale 11.8 25 25 5 75 1 125 Ambient Temperature (C) 12. 12.2 12.1 12. 11.9 Supply Current (.1mA/div) Voltage Range (V) 5 4 2 1 COMMON MODE INPUT RANGE AND OUTPUT SWING vs SUPPLY VOLTAGE R L =1Ω Output Voltage +Output Voltage V InputVoltage +V Input Voltage 2.5..5 4. 4.5 5. 5.5 Supply Voltage (±V) 11

SBOS5D JUNE 24 REVISED AUGUST 28 TYPICAL CHARACTERISTICS: V S = ±V, Differential Configuration At T A = +25 C, G D = 8, R F = 45Ω, and R L = 7Ω, unless otherwise noted. See Figure 5 for AC performance only. Normalized Gain (db) R L =7Ω V O = 2mV PP DIFFERENTIAL SMALL SIGNAL FREQUENCY RESPONSE G D =+8 G D =+2 G D =+4 G D =+1 Gain (db) 21 18 15 12 9 R L =7Ω G D =+8 DIFFERENTIAL LARGE SIGNAL FREQUENCY RESPONSE V O =5V PP V O =.5V PP See Figure 5 9 1 1 1 2 SeeFigure5 1 1 1 7 8 9 1 DIFFERENTIAL DISTORTION vs LOAD RESISTANCE rd Harmonic G D =+8 f=1mhz 7 8 9 1 DIFFERENTIAL DISTORTION vs FREQUENCY G D =+8 R L =7Ω SeeFigure5 11 1 1 1k Load Resistance (Ω) rd Harmonic SeeFigure5 11.1 1 1 8 85 9 95 G D =+8V/V R L =7Ω f=1mhz DIFFERENTIAL DISTORTION vs OUTPUT VOLTAGE rd Harmonic See Figure 5 1.1 1 1 2 Output Voltage Swing (V PP ) 12

SBOS5D JUNE 24 REVISED AUGUST 28 TYPICAL CHARACTERISTICS: V S = +5V At T A = +25 C, G = +4, R F = 45Ω, and R L = 1Ω, unless otherwise noted. Normalized Gain (db) 9 V O = 1mV PP R L = 1Ω to V S /2 NONINVERTING SMALL SIGNAL FREQUENCY RESPONSE G=+12V/V G = +1V/V SeeFigure 9 1 1 1 5 G=+2V/V G=+4V/V G=+8V/V Normalized Gain (db) 9 V O = 1mV PP R L = 1Ω to V S /2 NONINVERTING SMALL SIGNAL FREQUENCY RESPONSE G= 12V/V SeeFigure4 G= 1V/V 9 1 1 1 5 G= 2V/V G= 4V/V G= 8V/V 15 12 G=+4V/V R L =1Ω to V S /2 NONINVERTING LARGE SIGNAL FREQUENCY RESPONSE V O =.1V PP 15 12 G= 4V/V R L =1Ω to V S /2 INVERTING LARGE SIGNAL FREQUENCY RESPONSE V O =.1V PP Gain (db) 9 V O =1V PP V O =.5V PP Gain (db) 9 V O =1V PP V O =.5V PP SeeFigure 1 1 1 5 SeeFigure4 1 1 1 5 Output Voltage (5mV/div) 4.5 4.1.7. 2.9 2.5 2.1 1.7 1. NONINVERTING PULSE RESPONSE Left Scale 2V PP Large Signal 2mV PP Small Signal G=+4V/V R L =1Ω to V S /2 Right Scale. 2.9 2.8 2.7 2. 2.5 2.4 2. 2.2 Output Voltage (1mV/div) Output Voltage (5mV/div) 4.5 4.1.7. 2.9 2.5 2.1 1.7 1. INVERTING PULSE RESPONSE G= 4V/V Left Scale 2V PP R L = 1Ω to V S /2 Large Signal 2mV PP Small Signal Right Scale. 2.9 2.8 2.7 2. 2.5 2.4 2. 2.2 Output Voltage (1mV/div).9.5 SeeFigure Time (2ns/div) 2.1 2..9.5 Time (2ns/div) 2.1 2. 1

SBOS5D JUNE 24 REVISED AUGUST 28 TYPICAL CHARACTERISTICS: V S = +5V (continued) At T A = +25 C, G = +4, R F = 45Ω, and R L = 1Ω, unless otherwise noted. 7 8 9 HARMONIC DISTORTION vs FREQUENCY G=+4 R L = 1Ω to V S /2 1 Single Channel (see Figure ) 11.1 1 1 rd Harmonic 7 8 9 HARMONIC DISTORTION vs OUTPUT VOLTAGE f=1mhz R L =1Ω to V S /2 1 Single Channel (see Figure ) 11.1 1 5 Output Voltage (V PP ) rd Harmonic 7 8 9 1 HARMONIC DISTORTION vs NONINVERTING GAIN f=1mhz R L =1Ω to V S /2 rd Harmonic 7 8 9 1 HARMONIC DISTORTION vs INVERTING GAIN f=1mhz R L = 1Ω to V S /2 rd Harmonic 11 1 1 2 Gain Magnitude (V/V) 11 1 1 2 Gain Magnitude (V/V) 7 8 9 1 HARMONIC DISTORTION vs LOAD RESISTANCE rd Harmonic f=1mhz G=+4V/V R L to V S /2 11 1 1 1 Load Resistance (Ω) 14

SBOS5D JUNE 24 REVISED AUGUST 28 TYPICAL CHARACTERISTICS: V S = +5V, Differential Configuration At T A = +25 C, G D = 8, R F = 45Ω, and R L = 7Ω, unless otherwise noted. +5V.1µF V I.1µF 8Ω 8Ω R G.1µF 8Ω 8Ω 1/2 OPA214 R F 45Ω RF 45Ω 1/2 OPA214 R L V I 2R G F D =1+ R G Normalized Gain (db) 9 R L =7Ω DIFFERENTIAL SMALL SIGNAL FREQUENCY RESPONSE G D =+4 G D =+8.1 1 1 2 G D =+2 G D =+1 Gain (db) 21 18 15 12 9 R L =7Ω G D =8V/V DIFFERENTIAL LARGE SIGNAL FREQUENCY RESPONSE V O =.1V PP V O =5V PP 7 8 9 1 DIFFERENTIAL DISTORTION vs LOAD RESISTANCE rd Harmonic G D =+8 f=1mhz 1 1 1 2 11 1 1 1k Load Resistance (Ω) 7 8 9 1 DIFFERENTIAL DISTORTION vs FREQUENCY G D =8V/V R L =7Ω 8 85 9 95 DIFFERENTIAL DISTORTION vs OUTPUT VOLTAGE G D =+8V/V R L =7Ω f=1mhz rd Harmonic rd Harmonic 11.1 1 1 1.1 1 4 Output Voltage Swing (V PP ) 15

SBOS5D JUNE 24 REVISED AUGUST 28 APPLICATION INFORMATION WIDEBAND VOLTAGE-FEEDBACK OPERATION The OPA214 gives the exceptional AC performance of a wideband voltage-feedback op amp with a highly linear, high-power output stage. Requiring only ma/ch quiescent current, the OPA214 swings to within 1.V of either supply rail and delivers in excess of 28mA at room temperature. This low-output headroom requirement, along with supply voltage independent biasing, gives remarkable single (+5V) supply operation. The OPA214 delivers greater than 4MHz bandwidth driving a 2V PP output into 1Ω on a single +5V supply. Previous boosted output stage amplifiers typically suffer from very poor crossover distortion as the output current goes through zero. The OPA214 achieves exceptional power gain with much better linearity. Figure 1 shows the DC-coupled, gain of +4, dual power-supply circuit configuration used as the basis of the ±V Electrical and Typical Characteristics. For test purposes, the input impedance is set to 5Ω with a resistor to ground, and the output impedance is set to 5Ω with a series output resistor. Voltage swings reported in the electrical characteristics are taken directly at the input and output pins, whereas load powers (dbm) are defined at a matched 5Ω load. For the circuit of Figure 1, the total effective load is 1Ω Ω = 8Ω. 5ΩSource V I 5Ω R G 15Ω +V +V S.1µF.8µF + 1/2 OPA214 V S V R F 45Ω +.8µF V O 5ΩLoad 5Ω.1µF Figure 1. DC-Coupled, G = +4, Bipolar Supply, Specification and Test Circuit Figure 2 shows the DC-coupled, bipolar supply circuit configuration used as the basis for the Inverting Gain 4V/V Typical Characteristics. Key design considerations of the inverting configuration are developed in the Inverting Amplifier Operation section. 5Ω Source V I R M 89Ω 28Ω R G 11Ω +5V 1/2 OPA214 5V Power supply decoupling not shown. R F 45Ω V O 5ΩLoad 5Ω Figure 2. DC-Coupled, G = 4, Bipolar Supply, Specification and Test Circuit Figure shows the AC-coupled, gain of +4, single-supply circuit configuration used as the basis of the +5V Electrical and Typical Characteristics. Though not a rail-to-rail design, the OPA214 requires minimal input and output voltage headroom compared to other very wideband voltage-feedback op amps. It will deliver a 2.V PP output swing on a single +5V supply with greater than 2MHz bandwidth. The key requirement of broadband singlesupply operation is to maintain input and output signal swings within the usable voltage ranges at both the input and the output. The circuit of Figure establishes an input midpoint bias using a simple resistive divider from the +5V supply (two 9Ω resistors). The input signal is then AC-coupled into this midpoint voltage bias. The input voltage can swing to within 1.4V of either supply pin, giving a 2.2V PP input signal range centered between the supply pins. The input impedance matching resistor (5.2Ω) used for testing is adjusted to give a 5Ω input match when the parallel combination of the biasing divider network is included. The gain resistor (R G ) is AC-coupled, giving the circuit a DC gain of +1 which puts the input DC bias voltage (2.5V) on the output as well. Again, on a single +5V supply, the output voltage can swing to within 1.1V of either supply pin while delivering more than 1mA output current. A demanding 1Ω load to a midpoint bias is used in this characterization circuit. The new output stage used in the OPA214 can deliver large bipolar output currents into this midpoint load with minimal crossover distortion, as shown by the +5V supply, harmonic distortion plots. 1

SBOS5D JUNE 24 REVISED AUGUST 28 +5V +VS the OPA214. Each has its advantages and disadvantages. Figure 5 shows a basic starting point for noninverting input differential I/O applications..1µf V I 5.2Ω 9Ω 9Ω 1/2 OPA214.1µF V O +.8µF 1Ω V S /2 +V CC Power supply decoupling not shown. 1/2 OPA214 R F 45Ω R F 45Ω R G 15Ω.1µF V I R G 1Ω R F 45Ω V O Figure. AC-Coupled, G = +4, Single-Supply, Specification and Test Circuit 1/2 OPA214 The last configuration used as the basis of the +5V Electrical and Typical Characteristics is shown in Figure 4. Design considerations for this inverting, bipolar supply configuration are covered either in single-supply configuration (as shown in Figure ) or in the Inverting Amplifier Operation section. V I.1µF R M 89Ω.1µF R G 11Ω 9Ω 9Ω +5V 1/2 OPA214 R F 45Ω.1µF V O +.8µF 1Ω V S /2 Figure 4. AC-Coupled, G = 4, Single-Supply, Specification and Test Circuit DIFFERENTIAL INTERFACE APPLICATIONS Dual op amps are particularly suitable to differential input to differential output applications. Typically, these fall into either Analog-to-Digital Converter (ADC) input interface or line driver applications. Two basic approaches to differential I/O are noninverting or inverting configurations. Since the output is differential, the signal polarity is somewhat meaningless the noninverting and inverting terminology applies here to where the input is brought into V CC Figure 5. Noninverting Differential I/O Amplifier This approach provides for a source termination impedance that is independent of the signal gain. For instance, simple differential filters may be included in the signal path right up to the noninverting inputs without interacting with the gain setting. The differential signal gain for the circuit of Figure 5 is: A D 1 2 R F R G Since the OPA214 is a voltage-feedback (VFB) amplifier, its bandwidth is principally controlled by the noise gain. The equivalent noise gain for Figure 5 is: 1 2 45 4VV 1 (2) (1) Various combinations of single-supply or AC-coupled gain can also be delivered using the basic circuit of Figure 5. Common-mode bias voltages on the two noninverting inputs pass on to the output with a gain of 1 since an equal DC voltage at each inverting node creates no current through R G. This circuit does show a common-mode gain of 1 from input to output. The source connection should either remove this common-mode signal if undesired (using an input transformer can provide this function), or the common-mode voltage at the inputs can be used to set the output common-mode bias. If the low common-mode rejection of this circuit is a problem, the output interface may also be used to reject that common-mode. For instance, most modern differential input ADCs reject common-mode signals very well, while a line driver application through a transformer will also remove the common-mode signal through to the line. 17

SBOS5D JUNE 24 REVISED AUGUST 28 OPA214 vs OPA21 PERFORMANCE The OPA214 is a de-compensated version of the unity gain stable OPA21. This decompensation gives a flat response at a gain of +4, higher gain bandwidth product, and twice the slew rate of the OPA21. The OPA214 should not be used for integrator-based active filters as unity gain stability is required for the correct operation of that filter type. It can be used for Sallen-Key type filters where the filter is implemented using a simple gain stage as long as that gain is 2 when using the OPA214. The higher slew rate of the OPA214 (145V/µs vs 7V/µs for the OPA21) will give a higher full-power bandwidth and lower distortion to higher output swings. For example, comparing the ±V differential plots for the OPA21 to those of the OPA214, we see about twice the large signal bandwidth for the OPA214. This is also operating at twice the signal gain, but since the gain bandwidth for the OPA214 is approximately twice that of the OPA21, this is as expected. Gain (db) Gain (db) 15 12 9 R L =7Ω G D =+4 DIFFERENTIAL LARGE SIGNAL FREQUENCY RESPONSE V O =5V PP 1 1 1 V O =.2V PP V O =1V PP Figure. OPA21 Differential Gain of +4 Large-Signal Bandwidth 21 18 15 12 9 R L =7Ω G D =+8 DIFFERENTIAL LARGE SIGNAL FREQUENCY RESPONSE 1 1 1 V O =5V PP V O =.5V PP Figure 7. OPA214 Differential Gain of +8 Large-Signal Bandwidth The increased slew rate of the OPA214 over the OPA21 will also give lower distortion at higher output swings and/or frequency. Figure 8 and Figure 9 show the differential test data for the OPA21 and OPA214, respectively. 7 75 8 85 9 95 1 15.1 G D =4 R L =7Ω f=1mhz DIFFERENTIAL DISTORTION vs OUTPUT VOLTAGE 1 rd Harmonic Output Voltage Swing (V PP ) Figure 8. OPA21 Differential Gain of +4 Distortion vs Output at 1MHz 8 85 9 95 1.1 G D =+8V/V R L =7Ω f=1mhz DIFFERENTIAL DISTORTION vs OUTPUT VOLTAGE 1 rd Harmonic Output Voltage Swing (V PP ) Figure 9. OPA214 Differential Gain of +8 Distortion vs Output at 1MHz Notice how much lower the rd-harmonic is above 1V PP for the OPA214 vs the OPA21. These test conditions were set up to have the same loop gain so the difference in high output rd-harmonics can be attributed principally to the high slew rate for the OPA214. These differences show that the OPA214 would be preferred for higher gains, higher frequency applications over the OPA21 while the OPA21 would be preferred where unity gain stability is required in the application. 1 1 2 2 18

SINGLE-SUPPLY ADSL UPSTREAM DRIVER Figure 1 shows an example of a single-supply ADSL upstream driver. The dual OPA214 is configured as a differential gain stage to provide signal drive to the primary of the transformer (here, a step-up transformer with a turns ratio of 1:2). The main advantage of this configuration is the cancellation of all even harmonic distortion products. Another important advantage for ADSL applications is that each amplifier needs only to swing half of the total output required driving the load. AFE 2V PP Max Assumed.1µF +.V.1µF 1kΩ 1kΩ 2Ω R F 1kΩ R G 8Ω +12V 1/2 OPA214 1µF R F 1kΩ 15V PP I P = 15mA R M 12.5Ω 1:2 R M 12.5Ω Z LINE 1Ω SBOS5D JUNE 24 REVISED AUGUST 28 The two back-termination resistors (12.5Ω each) added at each input of the transformer make the impedance of the modem match the impedance of the phone line, and also provide a means of detecting the received signal for the receiver. The value of these resistors (R M ) is a function of the line impedance and the transformer turns ratio (n), given by the following equation: R M Z LINE 2n 2 LINE DRIVER HEADROOM MODEL The first step in a transformer-coupled, twisted-pair driver design is to compute the peak-to-peak output voltage from the target specifications. This is done using the following equations: V RMS 2 P L 1 log (1mW) R L With P L power and V RMS voltage at the load, and R L line impedance, this gives the following: V RMS (1mW) R L 1 P L 1 (4) (5) () 2Ω 1/2 OPA214 I P = 15mA V P Crest Factor V RMS CF V RMS (7) with V P equal to the peak voltage at the load and CF as the Crest Factor. Figure 1. Single-Supply ADSL Upstream Driver The analog front-end (AFE) signal is AC-coupled to the driver, and the noninverting input of each amplifier is biased slightly above the mid-supply voltage (+.V in this case). In addition to providing the proper biasing to the amplifier, this approach also provides a high-pass filtering with a corner frequency, set here at 1.kHz. As the upstream signal bandwidth starts at 2kHz, this high-pass filter does not generate any problems and has the advantage of filtering out unwanted lower frequencies. The input signal is amplified with a gain set by the following equation: G D 1 2 R F R G () With R F = 1kΩ and R G = 8Ω, the gain for this differential amplifier is 7.5. This gain boosts the AFE signal, assumed to be a maximum of 2V PP, to a maximum of 15V PP. V LPP 2 CF V RMS with V LPP as the peak-to-peak voltage at the load. Consolidating Equations 4 through 7 allows expressing the required peak-to-peak voltage at the load as a function of the crest factor, the load impedance, and the power at the load. Thus: V LPP 2 CF (1mW) R L 1 P L 1 This V LPP is usually computed for a nominal line impedance and may be taken as a fixed design target. The next step for the driver is to compute the individual amplifier output voltage and currents as a function of V PP on the line and transformer turns ratio. As the turns ratio changes, the minimum allowed supply voltage changes along with it. The peak current (I P ) in the amplifier output is given by: I P 1 2 2 V LPP n 1 4R M (8) (9) (1) 19

SBOS5D JUNE 24 REVISED AUGUST 28 With V LPP as defined in Equation 8, and R M as defined in Equation 4 and shown in Figure 11. V pp = 2V Lpp n R M V Lpp n R M 1:n R L V Lpp Figure 11. Driver Peak Output Voltage With the previous information available, it is now possible to select a supply voltage and the turns ratio desired for the transformer as well as calculate the headroom for the OPA214. The model (shown in Figure 12) can be described with the following set of equations: 1. First, as available output swing: V PP V CC (V 1 V 2 ) I P (R 1 R 2 ) 2. Or as required supply voltage: V CC V PP (V 1 V 2 ) I P (R 1 R 2 ) (11) (12) The minimum supply voltage for a power and load requirement is given by Equation 11. Table 1. Line Driver Headroom Model Values V 1 R 1 V 2 R 2 +5V 1.V 2Ω 1.V 5.5Ω +12V 1.V 2Ω 1.V 5.5Ω TOTAL DRIVER POWER FOR xdsl APPLICATIONS The total internal power dissipation for the OPA214 in an xdsl line driver application will be the sum of the quiescent power and the output stage power. The OPA214 holds a relatively constant quiescent current versus supply voltage giving a power contribution that is simply the quiescent current times the supply voltage used (the supply voltage will be greater than the solution given in Equation 12). The total output stage power may be computed with reference to Figure 1. +V CC IAVG = I P R T C F +V CC Figure 1. Output Stage Power Model R 1 V1 V 2 R 2 I P V O The two output stages used to drive the load of Figure 11 can be seen as an H-Bridge in Figure 1. The average current drawn from the supply into this H-Bridge and load will be the peak current in the load given by Equation 1 divided by the crest factor (CF) for the xdsl modulation. This total power from the supply is then reduced by the power in R T to leave the power dissipated internal to the drivers in the four output stage transistors. That power is simply the target line power used in Equation 5 plus the power lost in the matching elements (R M ). In the examples here, a perfect match is targeted, giving the same power in the matching elements as in the load. The output stage power is then set by Equation 1. Figure 12. Line Driver Headroom Model V 1, V 2, R 1, and R 2 are given in Table 1 for both +12V and +5V operation. P OUT I P CF V CC 2P L The total amplifier power is then: P TOT I q V CC I P CF V CC 2P L (1) (14) 2

For the ADSL CPE upstream driver design of Figure 1, the peak current is 15mA for a signal that requires a crest factor of 5. with a target line power of 1dBm into 1Ω (2mW). With a typical quiescent current of 12mA and a nominal supply voltage of +12V, the total internal power dissipation for the solution of Figure 1 will be: P TOT 12mA(12V) 15mA 5. (12V) 2(2mW) 4mW (15) DESIGN-IN TOOLS DEMONSTRATION FIXTURE A printed circuit board (PCB) is available to assist in the initial evaluation of circuit performance using the OPA214. The fixture is offered free of charge as an unpopulated PCB, delivered with user s guide. The summary information for this fixture is shown in Table 2. PRODUCT Table 2. Demonstration Fixture PACKAGE ORDERING NUMBER LITERATURE NUMBER OPA214ID SO-8 DEM-OPA-SO 2A SBOU The demonstration fixture can be requested at the Texas Instruments web site () through the OPA214 product folder. MACROMODELS AND APPLICATIONS SUPPORT Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA214 is available through the TI web site (). This model does a good job of predicting small-signal AC and transient performance under a wide variety of operating conditions, but does not do as well in predicting the harmonic distortion or video d G /d P characteristics. This model does not attempt to distinguish between the package types in small-signal AC performance, nor does it attempt to simulate channel-tochannel coupling. INVERTING AMPLIFIER OPERATION As the OPA214 is a general-purpose, wideband voltage-feedback op amp, most of the familiar op amp application circuits are available to the designer. Wideband inverting operation is particularly suited to the SBOS5D JUNE 24 REVISED AUGUST 28 OPA214. Figure 14 shows a typical inverting configuration where the I/O impedances and signal gain from Figure 1 are retained in an inverting circuit configuration. V I.1µF 5Ω Source R G 11Ω R M 89Ω 11Ω +V 1/2 OPA214 V Power supply decoupling not shown. R F 45Ω V O 5Ω Load 5Ω V O R F = = 4 V I R G Figure 14. Inverting Gain of 4 with Impedance Matching In the inverting configuration, two key design considerations must be noted. The first is that the gain resistor (R G ) becomes part of the input impedance. If input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twistedpair, long PCB trace, or other transmission line conductor), it is normally necessary to add an additional matching resistor to ground. R G, by itself, is not normally set to the required input impedance since its value, along with the desired gain, will determine an R F, which may be non-optimal from a frequency response standpoint. The total input impedance for the source becomes the parallel combination of R G and R M. The second major consideration, touched on in the previous paragraph, is that the signal source impedance becomes part of the noise gain equation and has an effect on the bandwidth. In the example of Figure 14, the R M value combines in parallel with the external 5Ω source impedance, yielding an effective driving impedance of 5Ω 89Ω = 2Ω. This impedance is added in series with R G for calculating the noise gain which gives NG = 4.12. Note that the noninverting input in this bipolar supply inverting application is connected to ground through a 11Ω resistor. It is often suggested that an additional resistor be connected to ground on the noninverting input to achieve bias current error cancellation at the output. 21

SBOS5D JUNE 24 REVISED AUGUST 28 OUTPUT CURRENT AND VOLTAGE The OPA214 provides output voltage and current capabilities that are unsurpassed in a low-cost dual monolithic op amp. Under no-load conditions at +25 C, the output voltage typically swings closer than 1V to either supply rail; tested at +25 C, swing limit is within 1.1V of either rail. Into a 12Ω load (the minimum tested load), it delivers more than ±28mA continuous output current. The specifications described previously, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage times current (or V-I product) that is more relevant to circuit operation. Refer to the Output Voltage and Current Limitations plot in the Typical Characteristics. The X and Y axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the OPA214 output drive capabilities, noting that the graph is bounded by a safe operating area of 1W maximum internal power dissipation (in this case, for one channel only). Superimposing resistor load lines onto the plot shows that the OPA214 can drive +4.8 and 4.1 into 25Ω without exceeding the output capabilities or the 1W dissipation limit. A 1Ω load line (the standard test circuit load) shows the full ±4.9V output swing capability, as shown in the Electrical Characteristics tables. The minimum specified output voltage and current over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup will the output current and voltage decrease to the numbers shown in the Electrical Characteristics tables. As the output transistors deliver power, the junction temperatures increase, decreasing the V BE s (increasing the available output voltage swing), and increasing the current gains (increasing the available output current). In steady-state operation, the available output voltage and current will always be greater than that shown in the over-temperature specifications, since the output stage junction temperatures will be higher than the minimum specified operating ambient. DRIVING CAPACITIVE LOADS One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC including additional external capacitance that may be recommended to improve the ADC linearity. A high-speed, high open-loop gain amplifier like the OPA214 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability. The Typical Characteristics show the Recommended R S vs Capacitive Load and the resulting frequency response at the load. Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the OPA214. Long PCB traces, unmatched cables, and connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA214 output pin (see the Board Layout Guidelines section). The very high output current and low gain stability for the OPA214 can be used to drive large capacitive loads with moderate slew rates. An example is shown in Figure 15, where a 2pF load cap is driven with a 2MHz square wave to give a ±5V swing. The supplies were slightly increased to give more headroom for the charging current through the 2Ω isolation resistor. ±1.25V 2MHz V I Square Wave Input +.2V 1/2 OPA214.2V 11Ω 45Ω Supply decoupling not shown. 2Ω V O 2pF Figure 15. Large Capacitive Load Driver 22

Figure 1 shows a comparison of 4 Input voltage to the capacitor voltage. The transition time is set by the 145V/µs slew rate for the OPA214. For this controlled dv/dt, the charging current into the 2pF load will be given by: Slew Rate = I P /C Solving for I P gives: I P 2pF 145Vs 29mA peak current Input and Output Voltage 5 4 2 1 1 2 4 5 LARGE SIGNAL CAPACITIVE LOAD DRIVE Time (5ns/div) Capacitor Voltage 4X Input Voltage 145V/µsSlewRate (1) Figure 1. Large-Signal Capacitive Load Drive SBOS5D JUNE 24 REVISED AUGUST 28 NOISE PERFORMANCE Wideband voltage-feedback op amps generally have a lower output noise than comparable current-feedback op amps. The OPA214 offers an excellent balance between voltage and current noise terms to achieve low output noise. The input voltage noise (1.8nV/ Hz) is lower than most low-gain stable, wideband voltage-feedback op amps. The op amp input voltage noise and the two input current noise terms combine to give low output noise under a wide variety of operating conditions. Figure 17 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either nv/ Hz or pa/ Hz. 1/2 OPA214 R S I BN E RS 4kTR S E NI R F E O At these larger capacitive loads, very low series R will maintain stability but some R is always required. 4kT R G R G I BI 4kTR F 4kT = 1.E 2J at 29K DISTORTION PERFORMANCE The OPA214 provides good distortion performance into a 1Ω load on ±V supplies. Generally, until the fundamental signal reaches high frequency or power levels, the 2nd-harmonic dominates the distortion with a negligible rd-harmonic component. Focusing then on the 2nd-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network in the noninverting configuration (see Figure 1), this is the sum of R F + R G, whereas in the inverting configuration, it is just R F. Also, providing an additional supply decoupling capacitor (.1µF) between the supply pins (for bipolar operation) improves the 2nd-order distortion slightly (db to db). In most op amps, increasing the output voltage swing increases harmonic distortion directly. The Typical Characteristics show the 2nd-harmonic increasing at a little less than the expected 2x rate whereas the rd-harmonic increases at a little less than the expected x rate. Where the test power doubles, the difference between it and the 2nd-harmonic decreases less than the expected db, whereas the difference between it and the rd-harmonic decreases by less than the expected 12dB. Operating differentially will suppress the 2nd-order harmonics below the rd. Operating as a differential I/O stage will also suppress the 2nd-harmonic distortion. Figure 17. Op Amp Noise Analysis Model The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 17 shows the general form for the output noise voltage using the terms given in Figure 17. E O 2 E NI IBN R S 2 4kTR S NG 2 IBI R F 2 4kTR F NG (17) Dividing this expression by the noise gain (NG = (1 + R F /R G )) gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 18. E N E NI 2 IBN R S 2 4kTR S I BI R F NG 2 4kTR F NG (18) Evaluating these two equations for the OPA214 circuit and component values (see Figure 1) gives a total output spot noise voltage of.4nv/ Hz and a total equivalent input spot noise voltage of.2nv/ Hz. This total input referred spot noise voltage is higher than the 1.8nV/ Hz specification for the op amp voltage noise alone. This reflects the noise added to the output by the inverting current noise times the feedback resistor. 2

SBOS5D JUNE 24 REVISED AUGUST 28 DIFFERENTIAL NOISE PERFORMANCE Because the OPA214 is used as a differential driver in xdsl applications, it is important to analyze the noise in such a configuration. Figure 18 shows the op amp noise model for the differential configuration. E RS E RS R S R S 4kTR S 4kTR S I N E N I N I N E N I N R G Driver R F 4kTR G RF 4kTR F 4kTR F Figure 18. Differential Op Amp Noise Analysis Model As a reminder, the differential gain is expressed as: G D 1 2 R F R G The output noise can be expressed as shown below: e O E O 2 2 G D 2 e N 2 i N R S 2 4kTR S 2i I R F 2 24kTR F G D Dividing this expression by the differential noise gain (G D = (1 + 2R F /R G )) gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 21. (21) e i 2 e 2 N in R S 2 4kTR S 2 i I R F G D 2 2 4kTR F G D (19) (2) Evaluating these equations for the OPA214 ADSL circuit and component values of Figure 1 gives a total output spot noise voltage of 2.nV/ Hz and a total equivalent input spot noise voltage of.2nv/ Hz. In order to minimize the output noise due to the noninverting input bias current noise, it is recommended to keep the noninverting source impedance as low as possible. DC ACCURACY AND OFFSET CONTROL The OPA214 can provide excellent DC signal accuracy due to its high open-loop gain, high common-mode rejection, high power-supply rejection, and low input offset voltage and bias current offset errors. To take full advantage of the low input offset voltage (±1.mV maximum at 25 C), careful attention to input bias current cancellation is also required. The high-speed input stage for the OPA214 has relatively high input bias current (µa typical into the pins) but with a very close match between the two input currents, typically 5nA input offset current. The total output offset voltage may be reduced considerably by matching the source impedances looking out of the two inputs. For example, one way to add bias current cancellation to the circuit of Figure 1 would be to insert a 88Ω series resistor into the noninverting input from the 5Ω terminating resistor. If the 5Ω source resistor is DC-coupled, this will increase the source impedance for the noninverting input bias current to 11Ω. Since this is now equal to the impedance looking out of the inverting input (R F R G ), the circuit will cancel the bias current effects, leaving only the offset current times the feedback resistor as a residual DC error term at the output. Evaluating the configuration of Figure 1 adding a 88Ω in series with the noninverting input pin, using worst-case +25 C input offset voltage and the two input bias currents, gives a worst-case output offset range equal to: V OFF = ± (NG V OS(MAX) ) ± (I OS R F ) where NG = noninverting signal gain = ± (4 1.mV) ± (45Ω na) = ±4.mV ±.14mV V OFF = ±4.14mV THERMAL ANALYSIS Due to the high output power capability of the OPA214, heat-sinking or forced airflow may be required under extreme operating conditions. Maximum desired junction temperature sets the maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed 15 C. Operating junction temperature (T J ) is given by T A + P D JA. The total internal power dissipation (P D ) is the sum of quiescent power (P DQ ) and additional power dissipation in the output stage (P DL ) to deliver load power. Quiescent power is the specified no-load supply current times the total supply voltage across the part. P DL depends 24