PRM and VTM Parallel Array Operation

Similar documents
AK8777B. Overview. Features

AN303 APPLICATION NOTE

= f 8 f 2 L C. i C. 8 f C. Q1 open Q2 close (1+D)T DT 2. i C = i L. Figure 2: Typical Waveforms of a Step-Down Converter.

ORDER INFORMATION TO pin 320 ~ 340mV AMC7150DLF

MX6895BETR. -550V Full Bridge Gate Driver INTEGRATED CIRCUITS DIVISION. Features. Description. Applications. Ordering Information

GG6005. General Description. Features. Applications DIP-8A Primary Side Control SMPS with Integrated MOSFET

Synchronization of single-channel stepper motor drivers reduces noise and interference

Primary Side Control SMPS with Integrated MOSFET

Obsolete Product(s) - Obsolete Product(s)

<Diode Modules> RM200CY-24S HIGH POWER SWITCHING USE INSULATED TYPE

Solid-state Timer H3CT

M2 3 Introduction to Switching Regulators. 1. What is a switching power supply? 2. What types of switchers are available?

P. Bruschi: Project guidelines PSM Project guidelines.

4 20mA Interface-IC AM462 for industrial µ-processor applications

ECMA st Edition / June Near Field Communication Wired Interface (NFC-WI)

DATA SHEET. 1N914; 1N916 High-speed diodes DISCRETE SEMICONDUCTORS Sep 03

Application Note AN-1083

AOZ7111. Critical Conduction Mode PFC Controller. Features. General Description. Applications. Typical Application AOZ7111

Diode FastSwitchingEmitterControlledDiode. IDW50E60 EmitterControlledDiodeseries. Datasheet. IndustrialPowerControl

SCiCoreDrive62 +DC T5 U V W -DC. SCiCore 62. IGBT/MOSFET drivers

IR Receiver Modules for Remote Control Systems

Explanation of Maximum Ratings and Characteristics for Thyristors

IR Receiver Module for Light Barrier Systems

Control circuit for a Self-Oscillating Power Supply (SOPS) TDA8385

<IGBT Modules> CM900DUC-24S HIGH POWER SWITCHING USE INSULATED TYPE

MX629. DELTA MODULATION CODEC meets Mil-Std DATA BULLETIN. Military Communications Multiplexers, Switches, & Phones

Impacts of the dv/dt Rate on MOSFETs Outline:

IR Receiver Module for Light Barrier Systems

IR Sensor Module for Reflective Sensor, Light Barrier, and Fast Proximity Applications

Design of Power Factor Correction Circuit Using AP1662

PI90LV9637. LVDS High-Speed Differential Line Receivers. Features. Description. Applications PI90LV9637

IR Sensor Module for Reflective Sensor, Light Barrier, and Fast Proximity Applications

Valve amplifiers for proportional pressure valves

Diode RapidSwitchingEmitterControlledDiode. IDV30E65D2 EmitterControlledDiode. Datasheet. IndustrialPowerControl

Programmable DC Electronic Load 8600 Series

PROFET BTS 736 L2. Smart High-Side Power Switch Two Channels: 2 x 40mΩ Status Feedback

ECMA-373. Near Field Communication Wired Interface (NFC-WI) 2 nd Edition / June Reference number ECMA-123:2009

Diode RapidSwitchingEmitterControlledDiode. IDW40E65D2 EmitterControlledDiode. Datasheet. IndustrialPowerControl

Universal microprocessor-based ON/OFF and P programmable controller MS8122A MS8122B

Not Recommend. for New Design < IGBT MODULES > CM1400DUC-24NF HIGH POWER SWITCHING USE INSULATED TYPE APPLICATION

ISSCC 2007 / SESSION 29 / ANALOG AND POWER MANAGEMENT TECHNIQUES / 29.8

AK8779A Hall Effect IC for Pulse Encoders

Package. Applications

Programmable DC Electronic Loads 8600 Series

VIPer12ADIP / VIPer12AS

Diode RapidSwitchingEmitterControlledDiode. IDW15E65D2 EmitterControlledDiode. Datasheet. IndustrialPowerControl

4.5 Biasing in BJT Amplifier Circuits

TEA2019 CURRENT MODE SWITCHING POWER SUPPLY CONTROL CIRCUIT DIRECT DRIVE OF THE EXTERNAL SWITCHING TRANSISTOR POSITIVE AND NEGATIVE OUTPUT CUR-

AN5028 Application note

Diode RapidSwitchingEmitterControlledDiode. IDP08E65D1 EmitterControlledDiodeRapid1Series. Datasheet. IndustrialPowerControl

Connection. Input II EEx ia IIC without SC red. Composition


Step Down Voltage Regulator with Reset TLE 6365

Diode RapidSwitchingEmitterControlledDiode. IDP20C65D2 EmitterControlledDiodeRapid2CommonCathodeSeries. Datasheet. IndustrialPowerControl

IR Receiver Module for Light Barrier Systems

Electrical amplifiers

Wind power, Photovoltaic (Solar) power, AC Motor Control, Motion/Servo Control, Power supply, etc. OUTLINE DRAWING & INTERNAL CONNECTION

CURRENT MODE PWM+PFM CONTROLLER WITH BUILT-IN HIGH VOLTAGE MOSFET

Programmable DC Electronic Loads 8600 Series

< IGBT MODULES > CM600DU-12NFH HIGH POWER HIGH FREQUENTLY SWITCHING USE INSULATED TYPE

Ultracompact 6-Channel Backlight and Flash/Torch White LED Driver

Diode RapidSwitchingEmitterControlledDiode. IDP20E65D2 EmitterControlledDiode. Datasheet. IndustrialPowerControl

Smart High-Side Power Switch Two Channels: 2 x 30mΩ Current Sense

Electric amplifiers. Table of contents. Features. RE 30095/04.11 Replaces: Types VT 5005 to VT Component series 1X 1/8

< IGBT MODULES > CM450DY-24S HIGH POWER SWITCHING USE INSULATED TYPE APPLICATION

APPLICATION. CM150DUS-12F - 4 th generation Fast switching IGBT module - MITSUBISHI IGBT MODULES CM150DUS-12F HIGH POWER SWITCHING USE INSULATED TYPE

Is Now Part of To learn more about ON Semiconductor, please visit our website at

Wind power, Photovoltaic (Solar) power, AC Motor Control, Motion/Servo Control, Power supply, etc. OUTLINE DRAWING & INTERNAL CONNECTION

Investigation and Simulation Model Results of High Density Wireless Power Harvesting and Transfer Method

LD7516C 08/31/2016. Primary Side Quasi-Resonant Controller. Features. General Description. Applications. Typical Application REV.

<IGBT Modules> CM450DXL-34SA HIGH POWER SWITCHING USE INSULATED TYPE

< IGBT MODULES > CM100DY-34A HIGH POWER SWITCHING USE INSULATED TYPE APPLICATION

IR Receiver Modules for Remote Control Systems

AK8779B Hall Effect IC for Pulse Encoders

LD7830H 06/27/2012. High Power Factor Flyback LED Controller with HV Start-up. Features. General Description. Applications. Typical Application

Time Control Technique

<IGBT Modules> CM450DY-24S HIGH POWER SWITCHING USE INSULATED TYPE

BAV70WT1G SBAV70WT1G Dual Switching Diode Common Cathode

Time Control Technique


Application Note 5324

Diode RapidSwitchingEmitterControlledDiode. IDP30E65D1 EmitterControlledDiodeRapid1Series. Datasheet. IndustrialPowerControl

IR Receiver Modules for Remote Control Systems

LD7539H 12/24/2012. Green-Mode PWM Controller with BNO and OTP Protections. General Description. Features. Applications. Typical Application. Rev.

Using BCM Bus Converters in High Power Arrays

IR Receiver Modules for Remote Control Systems

Generating Polar Modulation with R&S SMU200A

Wind power, Photovoltaic (Solar) power, AC Motor Control, Motion/Servo Control, Power supply, etc. OUTLINE DRAWING & INTERNAL CONNECTION

Table of Contents. 3.0 SMPS Topologies. For Further Research. 3.1 Basic Components. 3.2 Buck (Step Down) 3.3 Boost (Step Up) 3.4 Inverter (Buck/Boost)

COMBITRON Program Schedule

< IGBT MODULES > CM450DX-24S HIGH POWER SWITCHING USE INSULATED TYPE APPLICATION

Accurate Tunable-Gain 1/x Circuit Using Capacitor Charging Scheme

HI-8585, HI ARINC 429 Line Driver PIN CONFIGURATION DESCRIPTION SUPPLY VOLTAGES FUNCTION TABLE FEATURES PIN DESCRIPTION TABLE

Special Features. Mechanical Data. Transmitte r with TSHFxxxx 1 OUT

IR Receiver Modules for Remote Control Systems

The ramp is normally enabled but can be selectively disabled by suitable wiring to an external switch.

EE 40 Final Project Basic Circuit

IR Receiver Modules for Remote Control Systems

DISCONTINUED MODEL Replaced with Model JPS3

IR Receiver Modules for Remote Control Systems

Transcription:

APPLICATION NOTE AN:002 M and V Parallel Array Operaion Joe Aguilar VI Chip Applicaions Engineering Conens Page Inroducion 1 High-Level Guidelines 1 Sizing he Resisor 4 Arrays of Six or More Ms 5 Sysem Consideraions 7 X Ms o Y Vs 7 Layou Consideraions 9 Revision Hisory 10 Inroducion VI Chip M Regulaors and V Curren Mulipliers can be configured o allow for greaer sysem power capaciy. When Ms and Vs are conneced in an array, he array can suppor higher curren and power han a circui wih a single M and V. In an array, he Ms and Vs mus all be of he same ype and model number. This noe covers Adapive Loop Ms (M-AL) and he requiremens for using hem in parallel. A lis of applicable Ms is shown in Table 1. Par Number V IN (V) V OUT (V) Oupu Power (W) MP028x036M12AL 28 (16.1 50) 36 (26 50) 120 Full Chip MR028A036M012FP 28 (16.1 50) 36 (26 50) 120 VI Brick Package P024x048T12AL 24 (18 36) 48 (26 55) 120 Full Chip Table 1 Adapive Loop Ms 024A480x012xP 24 (18 36) 48 (26 55) 120 Full VI Brick P036x048T12AL 36 (18 60) 48 (26 55) 120 Full Chip 036A480x012xP 36 (18 60) 48 (26 55) 120 Full VI Brick P045x048T17AL [1] 45 (38 55) 48 (26 55) 170 Full Chip 045A480x017xP [1] 45 (38 55) 48 (26 55) 170 Full VI Brick P045x048T32AL [1] 45 (38 55) 48 (26 55) 320 Full Chip 045A480x032xP [1] 45 (38 55) 48 (26 55) 320 Full VI Brick P048x048T12AL [1] 48 (36 75) 48 (26 55) 120 Full Chip 048A480x012xP [1] 48 (36 75) 48 (26 55) 120 Full VI Brick P048x048x24AL [1] 48 (36 75) 48 (26 55) 240 Full Chip 048A480x024xP [1] 48 (36 75) 48 (26 55) 240 Full VI Brick [1] No recommended for new designs. High-Level Guidelines A maser-slave configuraion is used for arrays of Ms. Up o five Ms of he same ype may be placed in an array o expand he power capaciy of he sysem. In connecing Ms in an array, one of he Ms is designaed as he maser: i akes conrol pin inpus and drives he bus in an acive conrol loop. Addiional Ms in he array ac as slave powerrains only; hey use he signal as he conrol inpu. Referring o he schemaic shown in Figure 1, he following guidelines mus be considered for he resuling sysem o sar up and operae properly, o avoid oversress on he circui, and o avoid exceeding he absolue maximum raings of he componens. AN:002 Page 1

n One M mus be designaed as a maser by configuring he device conrol pins for inended operaion. n All oher Ms mus be designaed as slave Ms by ying pins o. Vicor recommends making his connecion hrough a 0Ω resisor for roubleshooing purposes. n All Ms in he array mus have he pins conneced ogeher. They mus be powered from a common power source, so ha he inpu volage o each M is he same. n An independen fuse for each M connecion is required o mainain safey cerificaions (see Inpu Fuse Recommendaions secion of he M daashee). n An independen inducor for each M and connecion is required when used in an array, o conrol circulaing currens among he Ms and reduce he impac of bea frequencies. n M pins mus be conneced ogeher for sarup synchronizaion. Exernal capaciance on he bus is no permied. n pins mus be conneced ogeher o enable sharing. The bandwidh requiremens of are low enough ha he bus can be considered a lumped elemen, raher han a ransmission line, and so sar connecions o he maser M wih subs, as well as daisy chain connecions are permied. n A resisor should be conneced beween maser Ms and pins in close proximiy o he module for noise immuniy. The value of he resisor depends on he number of Ms in he array. Please refer o he Sizing he Resisor secion for more informaion. n The race lengh beween devices should be minimized o avoid inroducing addiional noise and he bus should no be roued under any M. n The pin of a M is he reference for all conrol signals inernal o he device. The pins of all Ms in he array should connec ogeher o form an ND reference as shown in Figure 1. If here are significan offses beween connecions, series resisors may be needed o preven excessive curren in he pins. Refer o he Layou Consideraions secion for more informaion. n The pin of each M in he array mus be conneced o one or wo pins of a V, or i mus be erminaed o wih a 1kΩ resisor. The pin mus no be lef un-erminaed for any M. n When operaing wihin an array, he maser M is raed for full power while he slave Ms are de-raed o he array raed power and curren values provided for slave operaion. For Ms covered in his applicaion noe, slaves should be de-raed by 35%. The number of Ms required o achieve a given array capaciy mus consider hese de-raings o avoid oversressing any M in he array (See Table 2). n Use of rimming wihin an array is no permied and all pins mus be bypassed wih a capacior beween he and pins of each device. n Slave devices mus have a resisor beween he and pins o ensure he maximum volage is no exceeded. Vicor recommends using he same value resisor on slaves as he maser M. n The Adapive Loop design procedures will generally hold for any array, alhough some parameers mus adjused based on he number of Ms and Vs in he sysem. n All Ms in he array mus be enabled and disabled synchronously. Enabling and disabling Ms independenly wihin an array (phase shedding) is no permied. n Arrays of six or more Ms may be possible hrough use of exernal circuiry. Please refer o Arrays of Six or More Ms o follow. AN:002 Page 2

Figure 1 M-V Parallel Configuraion (Up o Five Ms) R M 1 MASTER V 1 V OUT C R R V Sar Up Pulse and Temperaure Feedback C OUT R R V IN F 1 L IN 1 VF: 26 V o 55 V L F 1 C F 1 SEC_ C IN IMARY M 2 SLAVE V 2 R V Sar Up Pulse F 2 L IN 2 L F 2 C F 2 IMARY ~ ~~ ~ ~ ~ ~ M N SLAVE V N R V Sar Up Pulse F L N IN N L F N C F N IMARY SEC_ AN:002 Page 3

Sizing he Resisor The pin of he M is conneced o a bi-direcional buffer. The volage on he conroller side of he buffer deermines he iming of he power rain (and ulimaely he power delivered o he load). When designaed as a maser, an inernal error amplifier generaes he conrol signal; he buffer is configured as an oupu ha drives he bus. In slave mode, he inernal error amplifier is disabled, and he buffer is configured as an inpu which sinks curren. As more slaves are added o he bus, he required drive curren from he maser increases. The drive capaciy of he maser will be exceeded wih five or more slaves. Figure 2 Curren Pah from Maser o Slave Gae Drive V OUT Enable Type 2 compensaion 1 ma max Modulaor Error amplifier + V REF I R_INT Maser Gae Drive Enable Type 2 compensaion Modulaor I R_INT Error + amplifier (Disabled) Slave For noise immuniy, an exernal resisor R should be conneced beween maser Ms and pins in close proximiy o he module. R should be sized based on he number of slaves; i should be made as small as possible aking ino accoun he maximum drive curren of he maser M which is limied o 1mA. Equaion 1 and Table 2 show how o calculae he value of he exernal resisor. The inernal nework (R -NT and I ) sinks a maximum of 250µA and he maximum volage is 7V. Value of Exernal Resisor 7V R _EXT = (1) 1mA N SLAVES (250µA) AN:002 Page 4

Table 2 Calculaed Values of Resisor Array Size Array Raed Power and Curren Relaive o Daa Shee Raing N SLAVES R _EXT 2 165% 1 10.0kΩ 3 230% 2 14.0kΩ 4 295% 3 28.0kΩ 5 360% 4 (OPEN) 6 425% 5 Exernal buffer required Arrays of Six or More Ms As menioned above, he pin is specified o drive up o four slaves for a maximum array size of five Ms. An array of six or more Ms requires exernal circuiry. The recommended circui is illusraed in Figure 3. An opamp buffer circui is used in order o limi he loading on he maser pin. The and pins of he maser M can be used o supply he opamp provided ha he raings of he pin are no exceeded. A 10kΩ resisor should be conneced beween maser Ms and pins. The characerisics of he opamp used for he buffer should be carefully considered. The seleced opamp should mee or exceed he specificaions of he amplifier inernal o he M. Table 3 summarizes he key characerisics of he opamp and minimum performance crieria. In addiion o a buffer, he bus requires a pull-up o an exernal source o ensure proper sarup. The maser M pin can be used provided he connecion is made hrough a diode. Diode (D1) and pull up resisor (R) are illusraed in Figure 3. During normal operaion, is a conrol inpu for he Adapive Loop circuiry; herefore a low leakage diode such as he 1N4148 mus be used o ensure ha normal operaion and accuracy are no impaced. Please conac Vicor Applicaions for assisance wih arrays of six or more Ms. Table 3 Operaional Amplifier Performance Crieria Parameer Supply Curren Drive Curren Bypass Capaciance Inpu Offse Volage Minimum Requiremens See Noes See Noes 0.1µF 1mV Noes is limied o 5mA. The oal curren draw including opamp supply curren mus be considered in order o ensure he maximum curren is no exceeded. Mus be capable of driving he bus aking ino accoun he curren draw of he slave devices. Mus be capable of operaing wih 0.1µF or less o say wihin limiaions of. Any offses beween he maser and slave volages will lead o sharing error. The inpu offse volage of he opamp mus be minimized. Slew Rae 10V/µs Mus be capable of racking he maser signal wih minimal delay Gain Bandwidh Oupu High Volage Oupu Low Volage 10MHz 7.4V 0.4V and over/undershoo during ransiens. Should have rail-o-rail oupu capabiliy and mus be capable of driving he bus over he full range of 0.4V o 7.4V. AN:002 Page 5

Figure 3 M-V Parallel Configuraion (Six or More Ms) 1 Pullup R 1N4148 + Buffer Maser Signal R C R R M 1 MASTER 1 V Sar Up Pulse and Temperaure Feedback V 1 VOUT C OUT Buffered Signal 10k R V IN F 1 L IN 1 VF: 26 V o 55 V L F 1 C F 1 SEC_ C IN IMARY M 2 SLAVE V 2 R V Sar Up Pulse F 2 L IN 2 L F 2 C F 2 IMARY ~ ~ ~ ~ ~ ~ ~ M N SLAVE V N R V Sar Up Pulse F L N IN N L F N C F N IMARY SEC_ AN:002 Page 6

Sysem Consideraions When used wih a V, he pin provides a pulse of bias power for he V during sar up. During normal operaion, he maser M uses he connecion for emperaure compensaion of he adapive loop (his is done hrough an inernal PTC resisor on he V s pin). In he slave Ms, is only used for sarup; i has no effec on he adapive loop since slave Ms use as heir conrol inpu. In general, he of each M is conneced o only one V. If necessary, can be conneced o up o wo Vs, aking ino accoun he resisance of he second pin when calculaing he loop componen values. Circuis wih unequal numbers of Ms and Vs are discussed in he following secion (see AN:024 for more informaion on adapive loop seings). All V fauls lach he V powerrain off. Inpu power o he sysem as a whole mus be recycled or he Ms should be disabled and enabled by way of heir bussed connecion in order o resar he sysem. Vicor recommends ha he volage on he facorized bus be permied o reurn o zero before he M is re-enabled. Oherwise he sof sar of he sysem may be compromised. The pins of all Ms in he array should be conneced ogeher o synchronize hem during sarup. The M pin does no have pull down capabiliy. If a slave M fauls, he array will coninue o operae (wih reduced curren and power capaciy) unil he maser deecs a faul and iniiaes a resar. Faul synchronizaion beween Ms and Vs is possible hrough he use of exernal circuiry. Please conac Vicor Applicaions Engineering for addiional informaion. X Ms o Y Vs Whenever possible, each M should be conneced o one V. Should he number of Ms be unequal o he number of Vs, here are cerain hings o consider during seup. Wih a greaer number of Ms han Vs, here will be Ms lef wih an un-erminaed pin. These pins mus be erminaed wih a 1kΩ resisor. In he case ha a greaer number of Vs han Ms are being used, a M pin can drive up o wo Vs wihou he need for exernal circuiry as menioned above. Connecing an addiional V o he maser will impac he adapive loop seings and emperaure compensaion since a second PTC resisor is in parallel wih he firs (see AN:024 for more informaion on adapive loop seings). Driving more han wo Vs requires exernal circuiry; please conac Vicor Applicaions Engineering for more deails on his configuraion. AN:002 Page 7

Figure 4 Two M / One V Schemaic R M 1 MASTER V 1 V OUT C R R V Sar Up Pulse and Temperaure Feedback C OUT R R V IN F 1 L IN 1 VF: 26 V o 55 V L F 1 C F 1 C IN IMARY SEC_ M 2 SLAVE R 1k F 2 L IN 2 L F 2 C F 2 Figure 5 One M / Two V Schemaic R M 1 MASTER V 1 V OUT C R R V Sar Up Pulse and Temperaure Feedback C OUT R V IN L F 1 C IN VF: 26 V o 55 V C F 1 SEC_ IMARY V 2 IMARY SEC_ AN:002 Page 8

Layou Consideraions Please reference applicaion noe AN:005 FPA Prined Circui Board Layou Guidelines, for a deailed discussion on B layou. Applicaion noe AN:005 deails board layou recommendaions using VI Chip componens, wih deails on good power connecions, reducing EMI, and shielding of conrol signals and echniques o reference hem o. Avoid rouing conrol signals (,,, ec.) direcly underneah he M. I is criical ha all conrol signals (aside from ) are referenced o, boh for rouing and for pull-down and bypassing purposes. provides conrol and feedback from a V, and mus be referenced o of he M ( of he V). connecs inernally o -IN and is he reference for all conrol signals wihin he device. In mos applicaions where Ms are mouned o he same B, he pins can be conneced ogeher o form an ND reference node for he array. Curren in he ND reference node should be minimized and ND should no be ied o any oher ground in he sysem including. In cases where here is significan resisance beween each pin and he common supply reurn, volage offses can be generaed beween he M pins, which could cause curren flow in he ND node on he board. Care should be aken o minimize hese offses; oherwise series resisors may be needed beween each slave pin and he ND node roued on he board, o ensure he maximum curren is no exceeded. A slave resisor of 1Ω migh be ypical, bu please conac Vicor Applicaions Engineering for more deails. The M senses is oupu curren wih an inernal shun conneced from o. In an array, hese resisors are in parallel. For bes operaion, he currens in hese sense resisors should be roughly equal, and he reurn currens among Ms should be balanced hrough proper layou. and canno be conneced ogeher and mus be reaed as separae nes. Oherwise he inernal shun will be bypassed, disabling curren sensing wihin he device. AN:002 Page 9

Revision Hisory Revision Dae Descripion Page Number(s) 2.3 04/2014 Updaed recommendaions and forma All 2.4 04/2014 Updaed Figure 4 8 AN:002 Page 10

Limiaion of Warranies Informaion in his documen is believed o be accurae and reliable. HOWEVER, THIS INFORMATION IS OVIDED AS IS AND WITHOUT ANY WARRANTIES, EXESSED OR IMPLIED, AS TO THE ACCURACY OR COMPLETENESS OF SUCH INFORMATION. VICOR SHALL HAVE NO LIABITY FOR THE CONSEQUENCES OF USE OF SUCH INFORMATION. IN NO EVENT SHALL VICOR BE LIABLE FOR ANY INDIRECT, INCIDENTAL, PUNITIVE, SPECIAL OR CONSEQUENTIAL DAMAGES (INCLUDING, WITHOUT LIMITATION, LT OFITS OR SAVINGS, BUSINESS INTERRUPTION, CTS RELATED TO THE REMOVAL OR REPLACEMENT OF ANY ODUCTS OR REWORK CHARGES). Vicor reserves he righ o make changes o informaion published in his documen, a any ime and wihou noice. You should verify ha his documen and informaion is curren. This documen supersedes and replaces all prior versions of his publicaion. All guidance and conen herein are for illusraive purposes only. Vicor makes no represenaion or warrany ha he producs and/or services described herein will be suiable for he specified use wihou furher esing or modificaion. You are responsible for he design and operaion of your applicaions and producs using Vicor producs, and Vicor acceps no liabiliy for any assisance wih applicaions or cusomer produc design. I is your sole responsibiliy o deermine wheher he Vicor produc is suiable and fi for your applicaions and producs, and o implemen adequae design, esing and operaing safeguards for your planned applicaion(s) and use(s). VICOR ODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN LIFE SUPPORT, LIFE-CRITICAL OR SAFETY-CRITICAL SYSTEMS OR EQUIPMENT. VICOR ODUCTS ARE NOT CERTIFIED TO MEET ISO 13485 FOR USE IN MEDICAL EQUIPMENT NOR ISO/TS16949 FOR USE IN AUTOMOTIVE APPLICATIONS OR OTHER SIMAR MEDICAL AND AUTOMOTIVE STANDARDS. VICOR DAIMS ANY AND ALL LIABITY FOR INCLUSION AND/OR USE OF VICOR ODUCTS IN SUCH EQUIPMENT OR APPLICATIONS AND THEREFORE SUCH INCLUSION AND/OR USE IS AT YOUR OWN RISK. Terms of Sale The purchase and sale of Vicor producs is subjec o he Vicor Corporaion Terms and Condiions of Sale which are available a: (hp://www.vicorpower.com/ermscondiionswarrany) Expor Conrol This documen as well as he iem(s) described herein may be subjec o expor conrol regulaions. Expor may require a prior auhorizaion from U.S. expor auhoriies. Conac Us: hp://www.vicorpower.com/conac-us Vicor Corporaion 25 Fronage Road Andover, MA, USA 01810 Tel: 800-735-6200 Fax: 978-475-6715 www.vicorpower.com email Cusomer Service: cusserv@vicorpower.com Technical Suppor: apps@vicorpower.com 2017 Vicor Corporaion. All righs reserved. The Vicor name is a regisered rademark of Vicor Corporaion. All oher rademarks, produc names, logos and brands are propery of heir respecive owners. 10/17 Rev 2.5 Page 11