Single/Dual LVDS Line Receivers with In-Path Fail-Safe

Similar documents
Single/Dual LVDS Line Receivers with Ultra-Low Pulse Skew in SOT23

Quad LVDS Line Receiver with Flow-Through Pinout and In-Path Fail-Safe

MAX9177EUB -40 C to +85 C 10 µmax IN0+ INO- GND. Maxim Integrated Products 1

LVTTL/CMOS DATA INPUT 100Ω SHIELDED TWISTED CABLE OR MICROSTRIP PC BOARD TRACES. Maxim Integrated Products 1

TOP VIEW. Maxim Integrated Products 1

LVTTL/LVCMOS DATA INPUT 100Ω SHIELDED TWISTED CABLE OR MICROSTRIP PC BOARD TRACES. Maxim Integrated Products 1

TOP VIEW MAX9111 MAX9111

670MHz LVDS-to-LVDS and Anything-to-LVDS 1:2 Splitters

800Mbps LVDS/LVPECL-to-LVDS 2 x 2 Crosspoint Switch

LVDS or LVTTL/LVCMOS Input to 14 LVTTL/LVCMOS Output Clock Driver

Single LVDS/Anything-to-LVPECL Translator

LVDS/Anything-to-LVPECL/LVDS Dual Translator

Dual, 3 V, CMOS, LVDS High Speed Differential Driver ADN4663

CLK_EN CLK_SEL. Q3 THIN QFN-EP** (4mm x 4mm) Maxim Integrated Products 1

CARD 1 CARD 15 CARD 16. Maxim Integrated Products 1

Single, 3 V, CMOS, LVDS Differential Line Receiver ADN4662

DS90C402 Dual Low Voltage Differential Signaling (LVDS) Receiver

V CC 1, 4. 7dB. 7dB 6 GND

±15kV ESD-Protected 52Mbps, 3V to 5.5V, SOT23 RS-485/RS-422 True Fail-Safe Receivers

Dual, 3 V, CMOS, LVDS Differential Line Receiver ADN4664

DS90LV018A 3V LVDS Single CMOS Differential Line Receiver

Dual 1:5 Differential LVPECL/LVECL/HSTL Clock and Data Drivers

ECL/PECL Dual Differential 2:1 Multiplexer

EEPROM-Programmable TFT VCOM Calibrator

DS90C032B LVDS Quad CMOS Differential Line Receiver

DS90LV012A/DS90LT012A 3V LVDS Single CMOS Differential Line Receiver

DS90LV028A 3V LVDS Dual CMOS Differential Line Receiver

PART N.C. 1 8 V CC V BB 4. Maxim Integrated Products 1

DS90LV017A LVDS Single High Speed Differential Driver

2MHz High-Brightness LED Drivers with High-Side Current Sense and 5000:1 Dimming

±15kV ESD-Protected, 1Mbps, 1µA RS-232 Transmitters in SOT23-6

DS90C032 LVDS Quad CMOS Differential Line Receiver

MAX3280E/MAX3281E/ MAX3283E/MAX3284E ±15kV ESD-Protected 52Mbps, 3V to 5.5V, SOT23 RS-485/RS-422 True Fail-Safe Receivers

Single-Supply, 150MHz, 16-Bit Accurate, Ultra-Low Distortion Op Amps

3 V LVDS Quad CMOS Differential Line Driver ADN4667

PART TOP VIEW TXD V CC. Maxim Integrated Products 1

UT54LVDS032 Quad Receiver Advanced Data Sheet

±15kV ESD-Protected, 460kbps, 1µA, RS-232-Compatible Transceivers in µmax

FIN V LVDS High Speed Differential Driver/Receiver

DS90LV048A 3V LVDS Quad CMOS Differential Line Receiver

Low-Jitter, 8kHz Reference Clock Synthesizer Outputs MHz

High-Voltage, Low-Power Linear Regulators for

PART MAX4887ETE +5V R0 G0 B0 R1 G1 B1 MAX4887 R2 G2 B2 SEL EN QP GND. Maxim Integrated Products 1

High-Efficiency, 26V Step-Up Converters for Two to Six White LEDs

PART. Note: All devices are specified over the -40 C to +125 C operating PART. Maxim Integrated Products 1

TOP VIEW COM2. Maxim Integrated Products 1

TOP VIEW. Maxim Integrated Products 1

±80V Fault-Protected, 2Mbps, Low Supply Current CAN Transceiver

V CC OUT MAX9945 IN+ V EE

TOP VIEW COUT1 COM2. Maxim Integrated Products 1

Low-Cost, UCSP/SOT23, Micropower, High-Side Current-Sense Amplifier with Voltage Output

-40 C to +85 C. AABN -40 C to +85 C 8 SO -40 C to +85 C 6 SOT23-6 AABP. Maxim Integrated Products 1

MAX9650/MAX9651 High-Current VCOM Drive Op Amps for TFT LCDs

-40 C to +85 C. AABN -40 C to +85 C 8 SO -40 C to +85 C 6 SOT23-6 AABP. Maxim Integrated Products 1

DS90LV032A 3V LVDS Quad CMOS Differential Line Receiver

±15kV ESD-Protected, 3.0V to 5.5V, Low-Power, up to 250kbps, True RS-232 Transceiver

EVALUATION KIT AVAILABLE 5.0Gbps PCI Express Passive Switches

OSC2 Selector Guide appears at end of data sheet. Maxim Integrated Products 1

0.8Ω, Low-Voltage, Single-Supply Dual SPST Analog Switches

PART MAX4503CPA MAX4503CSA. Pin Configurations 1 5 V+ COM N.C. V+ 4 MAX4504 MAX4503 DIP/SO

Low-Cost, High-Reliability, 0.5V to 3.3V ORing MOSFET Controllers

V CC OUT MAX9945 IN+ V EE

High-Speed, Micropower, Low-Voltage, SOT23, Rail-to-Rail I/O Comparators

1.2A White LED Regulating Charge Pump for Camera Flashes and Movie Lights

Low-Voltage, 1.8kHz PWM Output Temperature Sensors

TOP VIEW. Maxim Integrated Products 1

140ms (min) WDO Pulse Period PART. Maxim Integrated Products 1

3 V, LVDS, Quad, CMOS Differential Line Driver ADN4665

TOP VIEW. Maxim Integrated Products 1

Low-Power, Low-Drift, +2.5V/+5V/+10V Precision Voltage References

DS4-XO Series Crystal Oscillators DS4125 DS4776

VI1 VI2 VQ1 VQ2 II1 II2 IQ1 IQ2. Maxim Integrated Products 1

Dual-/Triple-/Quad-Voltage, Capacitor- Adjustable, Sequencing/Supervisory Circuits

825MHz to 915MHz, SiGe High-Linearity Active Mixer

60V High-Speed Precision Current-Sense Amplifier

FIN1108 LVDS 8-Port, High-Speed Repeater

FIN1532 5V LVDS 4-Bit High Speed Differential Receiver

DS90C031 LVDS Quad CMOS Differential Line Driver

Dual-/Triple-/Quad-Voltage, Capacitor- Adjustable, Sequencing/Supervisory Circuits

±15kV ESD-Protected, EMC-Compliant, 230kbps RS-232 Serial Port for Modems

5-PIN TO-46 HEADER OUT+ 75Ω* IN C OUT* R MON

Current-Limited Switch for Two USB Ports

Low-Cost, 230MHz, Single/Quad Op Amps with Rail-to-Rail Outputs and ±15kV ESD Protection OUT

UT54LVDS032 Quad Receiver Data Sheet September 2015

SPLVDS032RH. Quad LVDS Line Receiver with Extended Common Mode FEATURES DESCRIPTION PIN DIAGRAM. Preliminary Datasheet June

Cold-Junction-Compensated K-Thermocoupleto-Digital Converter (0 C to +128 C)

DS91D180/DS91C180 Multipoint LVDS (M-LVDS) Line Driver/Receiver

±80V Fault-Protected, 2Mbps, Low Supply Current CAN Transceiver

Ultra-Small, Low-Cost, 210MHz, Single-Supply Op Amps with Rail-to-Rail Outputs

Dual ECL and Dual/Quad PECL, 500ps, Ultra-High-Speed Comparators

±15kV ESD-Protected, EMC-Compliant, 230kbps RS-232 Serial Port for Motherboards/Desktop PCs

Overvoltage Protection Controllers with Status FLAG

TOP VIEW. Maxim Integrated Products 1

6500V/µs, Wideband, High-Output-Current, Single- Ended-to-Differential Line Drivers with Enable

N.C. OUT. Maxim Integrated Products 1

Industry-Standard High-Speed CAN Transceivers with ±80V Fault Protection

Low-Cost, SOT23, Voltage-Output, High-Side Current-Sense Amplifier MAX4173T/F/H

20MHz to 134MHz Spread-Spectrum Clock Modulator for LCD Panels DS1181L

±15kV ESD-Protected, 10Mbps, 3V/5V, Quad RS-422/RS-485 Receivers

Quad SPST CMOS Analog Switches

Transcription:

9-2578; Rev 2; 6/07 Single/Dual LVDS Line Receivers with General Description The single/dual low-voltage differential signaling (LVDS) receivers are designed for high-speed applications requiring minimum power consumption, space, and noise. Both devices support switching rates exceeding 500Mbps while operating from a single 3.3V supply. The MAX97 is a single LVDS receiver and the MAX972 is a dual LVDS receiver. Both devices conform to the ANSI TIA/EIA-644 LVDS standard and convert LVDS to LVTTL/LVCMOS-compatible outputs. A fail-safe feature sets the outputs high when the inputs are undriven and open, terminated, or shorted. The are available in 8-pin SO packages and space-saving thin DFN and SOT23 packages. For lower skew devices, refer to the MAX9/ MAX93 data sheet. Multipoint Backplane Interconnect Laser Printers Digital Copiers Cellular Phone Base Stations LCD Displays Network Switches/Routers Clock Distribution Applications Features Input Accepts LVDS and LVPECL In-Path Fail-Safe Circuit Space-Saving 8-Pin TDFN and SOT23 Packages Fail-Safe Circuitry Sets Output High for Open, Undriven Shorted, or Undriven Terminated Output Flow-Through Pinout Simplifies PCB Layout Guaranteed 500Mbps Data Rate Second Source to DS90LV08A and DS90LV028A (SO Packages Only) Conforms to ANSI TIA/EIA-644 Standard 3.3V Supply Voltage -40 C to +85 C Operating Temperature Range Low-Power Dissipation PART Ordering Information PIN-PACKAGE TOP MARK PKG CODE MAX97EKA-T 8 SOT23-8 AALX K8- MAX97ESA 8 SO S8-2 MAX97ETA* 8 Thin DFN-EP** T833-2 MAX972EKA-T 8 SOT23-8 AALY K8- MAX972ESA 8 SO S8-2 MAX972ETA* 8 Thin DFN-EP** T833-2 Note: All devices are specified over the -40 C to +85 C operating temperature range. *Future product contact factory for availability. **EP = Exposed pad. T = Tape-and-reel. Pin Configurations MAX97 MAX97 MAX972 MAX972 8 V CC V CC 8 8 V CC V CC 8 IN- IN- IN- IN- IN+ 2 7 OUT GND 2 7 IN+ IN+ 2 7 OUT GND 2 7 IN+ N.C. 3 6 N.C. OUT 3 6 N.C. IN2+ 3 6 OUT2 OUT 3 6 IN2+ N.C. 4 5 GND N.C. 4 5 N.C. IN2-4 5 GND OUT2 4 5 IN2- SO/TDFN* SOT23 SO/TDFN* SOT23 Maxim Integrated Products For pricing, delivery, and ordering information, please contact Maxim Direct at -888-629-4642, or visit Maxim s website at www.maxim-ic.com.

ABSOLUTE MAXIMUM RATINGS V CC to GND...-0.3V to +4.0V IN_+, IN_- to GND...-0.3V to +4.0V OUT_ to GND...-0.3V to (V CC + 0.3V) Continuous Power Dissipation (T A = +70 C) 8-Pin SOT23 (derate 8.9mW/ C above +70 C)...74mW 8-Pin SO (derate 5.9mW/ C above +70 C)...47mW 8-Pin TDFN (derate 24.4mW/ C above +70 C)...95mW ELECTRICAL CHARACTERISTICS Operating Temperature Range...-40 C to +85 C Junction Temperature...+50 C Storage Temperature Range...-65 C to +50 C ESD Protection Human Body Model (IN_+, IN_-)...±3kV Lead Temperature (soldering, 0s)...+300 C Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. (V CC = 3.0V to 3.6V, differential input voltage V ID = 0.V to.2v, receiver input voltage = 0 to V CC, common-mode voltage V CM = V ID /2 to (V CC - V ID /2 ), T A = -40 C to +85 C, unless otherwise noted. Typical values are at V CC = 3.3V, V ID = 0.2V, V CM =.2V, T A = +25 C.) (Notes, 2) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS LVDS INPUTS (IN_+, IN_-) Differential Input High Threshold V TH Figure -40 0 mv Differential Input Low Threshold V TL Figure -00-40 mv Input Current (Noninverting Input) I IN+ Figure +0.5-2. -5.0 µa Power-Off Input Current (Noninverting Input) I IN+OFF V IN+ = 0 to 3.6V, V IN- = 0 to 3.6V, V CC = 0 or open (Figure ) -0.5 0 +0.5 µa Input Current (Inverting Input) I IN- Figure -0.5 +4.4 +0.0 µa Power-Off Input Current (Inverting Input) LVCMOS/LVTTL OUTPUTS (OUT_) Output High Voltage V OH I OH = -4.0mA I IN-OFF V IN+ = 0 to 3.6V, V IN- = 0 to 3.6V, V CC = 0 or open (Figure ) Open, undriven short, or undriven parallel termination -0.5 0 +0.5 µa 2.7 3.2 V ID = 0V 2.7 3.2 Output Low Voltage V OL I OL = 4.0mA, V ID = -00mV 0. 0.4 V V Output Short-Circuit Current I OS V OUT_ = 0 (Note 3) -45-77 -20 ma POWER SUPPLY Supply Current I CC Inputs open MAX97 3.6 6 MAX972 7.0 9 ma 2

SWITCHING CHARACTERISTICS (V CC = 3.0V to 3.6V, C L = 5pF, V ID = 0.2V, V CM =.2V, T A = -40 C to +85 C, unless otherwise noted. Typical values are at V CC = 3.3V, T A = +25 C.) (Notes 4, 5, 6) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS Differential Propagation Delay High to Low Differential Propagation Delay Low to High Differential Pulse Skew t PHLD - t PLHD Differential Channel-to-Channel Skew (MAX972) Differential Part-to-Part Skew t PHLD Figures 2, 3.0.65 2.5 ns t PLHD Figures 2, 3.0.62 2.5 ns t SKD Figures 2, 3 (Note 7) 30 400 ps t SKD2 Figures 2, 3 (Note 8) 40 500 ps t SKD3 Figures 2, 3 (Note 9) t SKD4 Figures 2, 3 (Note 0).5 Rise Time t TLH Figures 2, 3 0.55 0.8 ns Fall Time t THL Figures 2, 3 0.5 0.8 ns Maximum Operating Frequency f MAX All channels switching, V OL(MAX) = 0.4V, V OH(MIN) = 2.7V, 40% < duty cycle < 60% ns 250 300 MHz Note : Current into a pin is defined as positive. Current out of a pin is defined as negative. All voltages are referenced to GND except V TH, V TL, and V ID. Note 2: All devices are 00% production tested at T A = +25 C and are guaranteed by design for T A = -40 C to +85 C, as specified. Note 3: Short only one output at a time. Do not exceed the absolute maximum junction temperature specification. Note 4: AC parameters are guaranteed by design and not production tested. Note 5: C L includes scope probe and test jig capacitance. Note 6: Pulse generator output conditions: t R = t F < ns (0% to 00%), frequency = 250MHz, 50% duty cycle, V OH =.3V, V OL =.V. Note 7: t SKD is the magnitude of the difference of differential propagation delays in a channel. t SKD = t PHLD - t PLHD. Note 8: t SKD2 is the magnitude of the difference of the t PLHD or t PHLD of one channel and the t PLHD or t PHLD of the other channel on the same part. Note 9: t SKD3 is the magnitude of the difference of any differential propagation delays between parts at the same V CC and within 5 C of each other. Note 0: t SKD4 is the magnitude of the difference of any differential propagation delays between parts operating over the rated supply and temperature ranges. 3

Typical Operating Characteristics (V CC = 3.3V, V CM =.2V, V ID = 0.2V, f IN = 200MHz, C L = 5pF, T A = +25 C, unless otherwise specified.) OUTPUT HIGH VOLTAGE (V) 3.6 3.5 3.4 3.3 3.2 3. 3.0 I OH = -4mA OUTPUT HIGH VOLTAGE vs. SUPPLY VOLTAGE 2.9 3.0 3. 3.2 3.3 3.4 3.5 3.6 SUPPLY VOLTAGE (V) MAX97 toc0 OUTPUT LOW VOLTAGE (mv) 00 95 90 85 I OL = +4mA OUTPUT LOW VOLTAGE vs. SUPPLY VOLTAGE 80 3.0 3. 3.2 3.3 3.4 3.5 3.6 SUPPLY VOLTAGE (V) MAX97 toc02 OUTPUT SHORT-CIRCUIT CURRENT (ma) -65-70 -75-80 OUTPUT SHORT-CIRCUIT CURRENT vs. SUPPLY VOLTAGE V ID = +200mV, OUTPUT SHORTED TO GROUND -85 3.0 3. 3.2 3.3 3.4 3.5 3.6 SUPPLY VOLTAGE (V) MAX97 toc03 DIFFERENTIAL THRESHOLD VOLTAGE (mv) -35-40 -45-50 DIFFERENTIAL THRESHOLD VOLTAGE vs. SUPPLY VOLTAGE HIGH-LOW LOW-HIGH -55 3.0 3. 3.2 3.3 3.4 3.5 3.6 SUPPLY VOLTAGE (V) MAX97 toc04 SUPPLY CURRENT (ma) 40 30 20 0 MAX972 SUPPLY CURRENT vs. FREQUENCY BOTH CHANNELS SWITCHING ONE CHANNEL SWITCHING 0 0. 0 00 000 FREQUENCY (MHz) MAX97 toc05 SUPPLY CURRENT (ma) 9 8 7 MAX972 SUPPLY CURRENT vs. TEMPERATURE f = MHz BOTH CHANNELS SWITCHING 6-40 -5 0 35 60 85 TEMPERATURE ( C) MAX97 toc06 DIFFERENTIAL PROPAGATION DELAY (ns) 2.5 2.0.5 DIFFERENTIAL PROPAGATION DELAY vs. SUPPLY VOLTAGE t PHLD t PLHD MAX97 toc07 DIFFERENTIAL PROPAGATION DELAY (ns) 2.0.9.8.7.6 DIFFERENTIAL PROPAGATION DELAY vs. TEMPERATURE t PHLD t PLHD MAX97 toc08.0 3.0 3. 3.2 3.3 3.4 3.5 3.6 SUPPLY VOLTAGE (V).5-40 -5 0 35 60 85 TEMPERATURE ( C) 4

Typical Operating Characteristics (continued) (V CC = 3.3V, V CM =.2V, V ID = 0.2V, f IN = 200MHz, C L = 5pF, T A = +25 C, unless otherwise specified.) DIFFERENTIAL PULSE SKEW (ps) 20 90 60 30 DIFFERENTIAL PULSE SKEW vs. SUPPLY VOLTAGE 0 3.0 3. 3.2 3.3 3.4 3.5 3.6 SUPPLY VOLTAGE (V) MAX97 toc09 DIFFERENTIAL PULSE SKEW (ps) 200 60 20 80 40 DIFFERENTIAL PULSE SKEW vs. TEMPERATURE 0-40 -5 0 35 60 85 TEMPERATURE ( C) MAX97 toc0 DIFFERENTIAL PROPAGATION DELAY (ns) 3.0 2.5 2.0.5 DIFFERENTIAL PROPAGATION DELAY vs. DIFFERENTIAL INPUT VOLTAGE f IN = 20MHz t PHLD tplhd.0 00 600 00 600 200 2600 DIFFERENTIAL INPUT VOLTAGE (mv) MAX97 toc DIFFERENTIAL PROPAGATION DELAY (ns) 2.5 2.2.9.6.3 DIFFERENTIAL PROPAGATION DELAY vs. COMMON-MODE VOLTAGE f IN = 20MHz t PHLD t PLHD MAX97 toc2 TRANSITION TIME (ps) 700 600 500 400 TRANSITION TIME vs. TEMPERATURE t TLH t THL MAX97 toc3 DIFFERENTIAL PROPAGATION DELAY (ns) 2.4 2.2 2.0.8.6 DIFFERENTIAL PROPAGATION DELAY vs. LOAD f IN = 20MHz t PHLD t PLHD MAX97 toc4.0 0. 0.6..6 2. 2.6 3. COMMON-MODE VOLTAGE (V) 300-40 -5 0 35 60 85 TEMPERATURE ( C).4 0 20 30 40 50 LOAD (pf) TRANSITION TIME (ps) 200 700 300 900 500 TRANSITION TIME vs. LOAD t TLH t THL MAX97 toc5 DIFFERENTIAL PULSE SKEW (ps) 300 250 200 50 00 50 DIFFERENTIAL PULSE SKEW vs. INPUT TRANSITION TIME MAX97 toc6 00 0 20 30 40 50 LOAD (pf) 0.0.5 2.0 2.5 3.0 INPUT TRANSITION TIME (ns) 5

SOT23 PIN SO/TDFN NAME Detailed Description LVDS Inputs The feature LVDS inputs for interfacing high-speed digital circuitry. The LVDS interface standard is a signaling method intended for point-topoint communication over controlled-impedance media, as defined by the ANSI TIA/EIA-644 standards. The technology uses low-voltage signals to achieve fast transition times and minimize power dissipation and noise immunity. The convert LVDS FUNCTION MAX97 Pin Description Positive Power-Supply Input. Bypass with a 0.µF and a 0.00µF capacitor to GND with the 8 V CC smallest capacitor closest to the pin. 2 5 GND Ground 3 7 OUT Receiver Output 4, 5, 6 3, 4, 6 N.C. No Connection. Not internally connected. 7 2 IN+ Noninverting Differential Receiver Input 8 IN- Inverting Differential Receiver Input ( TD FN onl y) EP Exposed Paddle. Solder to PCB ground. SOT23 PIN SO/TDFN NAME MAX972 Pin Description FUNCTION Positive Power-Supply Input. Bypass with a 0.µF and a 0.00µF capacitor to GND with the 8 V CC smallest capacitor closest to the pin. 2 5 GND Ground 3 7 OUT Receiver Output 4 6 OUT2 Receiver Output 2 5 4 IN2- Inverting Differential Receiver Input 2 6 3 IN2+ Noninverting Differential Receiver Input 2 7 2 IN+ Noninverting Differential Receiver Input 8 IN- Inverting Differential Receiver Input ( TD FN onl y) EP Exposed Paddle. Solder to PCB ground. Table. Input-Output Function Table INPUTS (IN_+) - (IN_-) 0mV -00mV Open Undriven short Undriven parallel termination OUTPUT OUT_ High Low High High High signals to LVCMOS/LVTTL signals at rates in excess of 500Mbps. These devices are capable of detecting differential signals as low as 00mV and as high as.2v within a 0 to V CC input voltage range. Table is the input-output function table. Fail-Safe The fail-safe drives the receiver output high when the differential input is: Open Undriven and shorted Undriven and terminated Without fail-safe, differential noise at the input may switch the receiver and appear as data to the receiving system. An open input occurs when a cable and termination are disconnected. An undriven, terminated input occurs when a cable is disconnected with the termination still connected across the receiver inputs or when the driver of a receiver is in high impedance. An undriven, shorted input can occur due to a shorted cable. 6

IN_+ V CC 2.5µA 5µA 40mV OUT_ Figure. Input with In-Path Fail-Safe Network Equivalent Circuit PULSE GENERATOR 50Ω IN_+ 50Ω OUT_ 5pF Figure 2. Propagation Delay and Transition Test Time Circuit In-Path vs. Parallel Fail-Safe The have in-path fail-safe that is compatible with in-path fail-safe receivers, such as the DS90LV08A and DS90LV028A. Refer to the MAX9/ MAX93 data sheet for pin-compatible receivers with parallel fail-safe and lower jitter. Refer to the MAX930 data sheet for a single LVDS receiver with parallel failsafe in an SC70 package. The with in-path fail-safe are designed with a +40mV input offset voltage, a 2.5µA current source between V CC and the noninverting input, and a 5µA current sink between the inverting input and ground (Figure ). If the differential input is open, the 2.5µA current source pulls the input to V CC - 0.7V and the 5µA source sink pulls the inverting input to ground, which drives the receiver output high. If the differential input is shorted or terminated with a typical value termination resistor, the +40mV offset drives the receiver output high. If the input is terminated and floating, the receiver output is driven high by the +40mV offset, and the 2: current sink to current source ratio (5µA:2.5µA) pulls the inputs to ground. This can be an advantage when switching between drivers on a multipoint bus because the change in common-mode voltage from ground to the typical driver offset voltage of.2v is not as much as the change from V CC to.2v (parallel fail-safe pulls the bus to V CC ). Figure 2 shows the propagation delay and transition test time circuit and Figure 3 shows the propagation delay and transition test time waveforms. IN_- IN_- IN_-.3V IN_+.2V (0V DIFFERENTIAL) V ID = 0.2V.V t PLHD t PHLD V OH 80% 80%.5V.5V OUT_ 20% 20% V OL t TLH t THL Figure 3. Propagation Delay and Transition Time Waveforms 7

ESD Protection ESD protection structures are incorporated on all pins to protect against electrostatic discharges encountered during handling and assembly. The receiver inputs of the have extra protection against static electricity. These pins are protected to ±3kV without damage. The structures withstand ESD during normal operation and when powered down. The receiver inputs of these devices are characterized for protection to the limit of ±3kV using the Human Body Model. Human Body Model Figure 4a shows the Human Body Model, and Figure 4b shows the current waveform it generates when discharged into a low-impedance load. This model consists of a 00pF capacitor charged to the ESD test voltage, which is then discharged into the test device through a.5kω resistor. Applications Information Supply Bypassing Bypass V CC with high-frequency surface-mount ceramic 0.µF and 0.00µF capacitors in parallel, as close to the device as possible, with the 0.00µF capacitor closest to the device. For additional supply bypassing, place a 0µF tantalum or ceramic capacitor at the point where power enters the circuit board. Differential Traces Input trace characteristics affect the performance of the. Use controlled-impedance PCB traces to match the cable characteristic impedance. Eliminate reflections and ensure that noise couples as common mode by running the differential traces close together. Reduce skew by matching the electrical length of traces. Each channel s differential signals should be routed close to each other to cancel their external magnetic field. Maintain a constant distance between the differential traces to avoid discontinuities in differential impedance. Avoid 90 turns and minimize the number of vias to further prevent impedance discontinuities. Cables and Connectors Transmission media typically have a controlled differential impedance of about 00Ω. Use cables and connectors that have matched differential impedance to minimize impedance discontinuities. Balanced cables tend to pick up noise as common mode, which is rejected by the LVDS receiver. Termination The require an external termination resistor. The termination resistor should match the differential impedance of the transmission line. Termination resistance values may range between 90Ω to 32Ω, depending on the characteristic impedance of the transmission medium. When using the, minimize the distance between the input termination resistors and the receiver inputs. Use a single % surface-mount resistor. Board Layout For LVDS applications, a four-layer PCB that provides separate power, ground, LVDS signals, and output signals is recommended. Separate the input LVDS signals from the output signals to prevent crosstalk. Solder the exposed pad on the TDFN package to a pad connected to the PCB ground plane by a matrix of vias. Connecting the exposed pad is not a substitute for connecting the ground pin. Always connect pin 5 on the TDFN package to ground. HIGH- VOLTAGE DC SOURCE R C MΩ CHARGE-CURRENT LIMIT RESISTOR Cs 00pF TRANSISTOR COUNT: 624 PROCESS: CMOS R D 500Ω DISCHARGE RESISTANCE STORAGE CAPACITOR Figure 4a. Human Body ESD Test Modules AMPERES I P 00% 90% 36.8% 0% 0 0 t RL TIME t DL CURRENT WAVEFORM Figure 4b. Human Body Current Waveform Ir PEAK-TO-PEAK RINGING (NOT DRAWN TO SCALE) DEVICE UNDER TEST Chip Information 8

Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.) SOT23, 8L.EPS 9

Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.) N TOP VIEW E H INCHES MILLIMETERS DIM MIN MAX MIN MAX A 0.053 0.069.35.75 A 0.004 0.00 0.0 0.25 B 0.04 0.09 0.35 0.49 C 0.007 0.00 0.9 0.25 e 0.050 BSC.27 BSC E 0.50 0.57 3.80 4.00 H 0.228 0.244 5.80 6.20 L 0.06 0.050 0.40.27 VARIATIONS: DIM D D D INCHES MILLIMETERS MIN MAX MIN MAX N MS02 0.89 0.97 4.80 5.00 8 AA 0.337 0.344 8.55 8.75 4 AB 0.386 0.394 9.80 0.00 6 AC SOICN.EPS D A C e B A FRONT VIEW L SIDE VIEW 0-8 PROPRIETARY INFORMATION TITLE: PACKAGE OUTLINE,.50" SOIC APPROVAL DOCUMENT CONTROL NO. REV. 2-004 B 0

Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.) 6, 8, &0L, DFN THIN.EPS

Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.) COMMON DIMENSIONS SYMBOL MIN. MAX. A 0.70 0.80 D 2.90 3.0 E 2.90 3.0 A 0.00 0.05 L 0.20 0.40 k 0.25 MIN. A2 0.20 REF. PACKAGE VARIATIONS PKG. CODE N D2 E2 e JEDEC SPEC b [(N/2)-] x e T633-2 6.50 0.0 2.30 0.0 0.95 BSC MO229 / WEEA 0.40 0.05.90 REF T833-2 8.50 0.0 2.30 0.0 0.65 BSC MO229 / WEEC 0.30 0.05.95 REF T833-3 8.50 0.0 2.30 0.0 0.65 BSC MO229 / WEEC 0.30 0.05.95 REF T033-0.50 0.0 2.30 0.0 0.50 BSC MO229 / WEED-3 0.25 0.05 2.00 REF T033-2 T433-0 4.50 0.0.70 0.0 2.30 0.0 T433-2 4.70 0.0 2.30 0.0 2.30 0.0 0.50 BSC MO229 / WEED-3 0.25 0.05 2.00 REF 0.40 BSC - - - - 0.20 0.05 2.40 REF 0.40 BSC - - - - 0.20 0.05 2.40 REF Revision History Pages changed at Rev 2:, 2, 3, 6, 8, 0,, 2 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. 2 Maxim Integrated Products, 20 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 2007 Maxim Integrated Products is a registered trademark of Maxim Integrated Products, Inc.