Pm39LV512 / Pm39LV010
|
|
- Alannah Andrews
- 6 years ago
- Views:
Transcription
1 512 Kbit / 1Mbit 3.0 Volt-only CMOS Flash Memory FEATURES Single Power Supply Operation - Low voltage range: 2.7 V V Memory Organization - Pm39LV512: 64K x 8 (512 Kbit) - Pm39LV010: 128K x 8 (1 Mbit) High Performance Read - 70 ns access time - For Pm39LV512 temp. -40 o C~+85 0 C : 70ns temp. +85 o C~+125 o C : 90ns Cost Effective Secr Architecture - Uniform 4 Kbyte secrs Aumatic Erase and Byte Program - Build-in aumatic program verification - Max 40 µs/byte programming time - Typical 55 ms secr/chip erase time Low Power Consumption - Typical 4 ma active read current - Typical 8 ma program/erase current - Typical 0.1 µa CMOS standby current - For Pm39LV512 only temp. +85 o C~+125 o C, support 20uA (max). Data# Polling and Toggle Bit Features Program/Erase support in 0 o C~+125 o C. Hardware Data Protection High Product Endurance - Guarantee 100,000 program/erase cycles per single secr - Minimum 20 years data retention - For Pm39LV512 temp. +85 o C~+125 o C, support 10,000 program/erase cycles. Industrial Standard Pin-out and Packaging - 32-pin VSOP (TSOP 8 mm x 14 mm) - 32-pin PLCC -Optional Halogen-Free package GENERAL DESCRIPTION The Pm39LV512/010 are 512 Kbit/1 Mbit 3.0 Volt-only Flash Memories. These devices are designed use a single low voltage, range from 2.7 Volt 3.6 Volt, power supply perform read, erase and program operations. The Volt V PP power supply for program and erase operations are not required. The devices can be programmed in standard EPROM programmers as well. The memory arrays of Pm39LV512/010 are divided in uniform 4 Kbyte secrs for data or code srage. The secr erase feature allows users flexibly erase a secr without affecting the data in others. The chip erase feature allows the whole memory array be erased in one single erase operation. The devices can be programmed on a byte-by-byte basis after performing the erase operation. The devices have a standard microprocessor interface as well as a JEDEC standard pin-out/command set. The program operation is executed by issuing the program command code in command register. The internal control logic aumatically handles the programming voltage ramp-up and timing. The erase operation is executed by issuing the chip erase, or secr erase command code in command register. The internal control logic aumatically handles the erase voltage ramp-up and timing. The preprogramming on the array which has not been programmed is not required before an erase operation. The devices offer Data# Polling and Toggle Bit functions, the progress or completion of program and erase operations can be detected by reading the Data# Polling on I/O7 or the Toggle Bit on I/O6. The Pm39LV512/010 are manufactured on pflash s advanced nonvolatile CMOS technology. The devices are offered in 32-pin VSOP (TSOP 8 mm x 14 mm) and PLCC packages with access time of 70 ns. Chingis Technology Corporation 1 Issue Date: April, 2009 Rev:1.8
2 CONNECTION DIAGRAMS A12 A15 NC V CC NC 39LV010 39LV A7 A A14 A14 A A13 A13 A A8 A8 A A9 A9 A A11 A11 A A A10 A10 A I/O I/O7 I/O7 I/O1 I/O1 I/O2 I/O2 GND GND I/O3 I/O3 I/O4 I/O4 I/O5 I/O5 I/O6 I/O6 39LV512 39LV010 A12 A15 A16 NC NC V CC NC 39LV512 39LV010 A6 A5 A4 A3 A2 A1 A0 I/O0 39LV010 39LV Pin PLCC 39LV010 A11 A9 A8 A13 A14 NC V CC NC A16 A15 A12 A7 A6 A5 A4 39LV512 A11 A9 A8 A13 A14 NC V CC NC NC A15 A12 A7 A6 A5 A LV512 39LV010 A10 I/O7 I/O6 I/O5 I/O4 I/O3 GND I/O2 I/O1 I/O0 A0 A1 A2 A3 A10 I/O7 I/O6 I/O5 I/O4 I/O3 GND I/O2 I/O1 I/O0 A0 A1 A2 A3 32-Pin VSOP Chingis Technology Corporation 2
3 PRODUCT ORDERING INFORMATION Pm39LVxxx -70 J C E EnviromentAttribute E=Halogen-free package Blank= standard package Temperature Range C = Commercial (-40 C +85 C) Package Type J = 32-pin Plastic J-Leaded Chip Carrier (32J) V = 32-pin Thin Small Outline Package (TSOP 8 mm x 14 mm)(32v) W= Know Good Die Speed Option -70 = 70ns Device Number Pm39LV512 (512 Kbit) Pm39LV010 (1 Mbit) Part Number t ACC (ns) Package Temperature range PM39LV512-70JCE PM39LV512-70JC 32J PM39LV512-70VCE PM39LV512-70VC 32V PM39LV010-70JCE Commercial 70 32J PM39LV010-70JC (-40 o C +85 o C) PM39LV010-70VCE PM39LV010-70VC 32V PM39LV512-70WC PM39LV010-70WC Know Good Die Chingis Technology Corporation 3
4 PIN DESCRIPTIONS SYMBOL TYPE DESCRIPTION A0 - A MS (1) INPUT INPUT Address Inputs: For memory addresses input. Addresses are internally latched on the falling edge of during a write cycle. Chip Enable: goes low activates the device's internal circuitries for device operation. goes high deselects the device and switches in standby mode reduce the power consumption. INPUT Write Enable: Activate the device for write operation. is active low. I/O0 - I/O7 INPUT INPUT/ OUTPUT Output Enable: Control the device's output buffers during a read cycle. is active low. Data Inputs/Outputs: Input command/data during a write cycle or output data during a read cycle. The I/O pins float tri-state when are disabled. V CC Device Power Supply GND Ground NC No Connection Note: 1. A MS is the most significant address where A MS = A15 for Pm39LV512, and A16 for Pm39LV010. Chingis Technology Corporation 4
5 BLOCK DIAGRAM ERASE/PROGRAM VOLTAGE GENERATOR I/O0-I/O7 I/O BUFFERS HIGH VOLTAGE SWITCH COMMAND REGISTER CE,OE LOGIC DATA LATCH SENSE AMP A0-A MS ADDRESS LATCH Y-DECODER X-DECODER Y-GATING MEMORY ARRAY DEVICE OPERATION READ OPERATION The access of Pm39LV512/010 are similar EPROM. To read data, three control functions must be satisfied: is the chip enable and should be pulled low ( V IL ). is the output enable and should be pulled low ( V IL ). is the write enable and should remains high ( V IH ). PRODUCT IDENTIFICATION The product identification mode can be used identify the manufacturer and the device through hardware or software read ID operation. See Table 1 for pflash Manufacturer ID and Device ID. The hardware ID mode is activated by applying a 12.0 Volt on A9 pin, typically used by an external programmer for selecting the right programming algorithm for the devices. Refer Table 2 for Bus Operation Modes. The software ID mode is activated by a three-bus-cycle command. See Table 3 for Software Command Definition. BYTE PROGRAMMING The programming is a four-bus-cycle operation and the data is programmed in the devices ( a logical 0 ) on a byte-by-byte basis. See Table 3 for Software Command Definition. A program operation is activated by writing the three-byte command sequence followed by program address and one byte of program data in the devices. The addresses are latched on the falling edge of or whichever occurs later, and the data are latched on the rising edge of or whichever occurs first. The internal control logic aumatically handles the internal programming voltages and timing. The Pm39LV512/010 have built-in aumatic program verification function achieve higher product endurance - greater than 100,000 program/erase cycles for every single secr. A data 0 can not be programmed back a 1. Only erase operation can convert the 0 s 1 s. The Data# Polling on I/O7 or Toggle Bit on I/O6 can be used detect the progress or completion of a program cycle. Chingis Technology Corporation 5
6 DEVICE OPERATION (CONTINUED) CHIP ERASE The entire memory array can be erased through a chip erase operation. Pre-programs the devices are not required prior a chip erase operation. Chip erase starts immediately after a six-bus-cycle chip erase command sequence. All commands will be ignored once the chip erase operation has started. The devices will return standby mode after the completion of chip erase. SECTOR ERASE HARDWARE DATA PROTECTION Hardware data protection protects the devices from unintentional erase or program operation. It is performed in the following ways: (a) V CC sense: if V CC is below 1.8 V (typical), the write operation is inhibited. (b) Write inhibit: holding any of the signal low, high, or high inhibits a write cycle. (c) Noise filter: pulses of less than 5 ns (typical) on the or input will not initiate a write operation. The memory array of Pm39LV512/010 are organized in uniform 4 Kbyte secrs. A secr erase operation allows erase any individual secr without affecting the data in others. The secr erase operation is similar chip erase. I/O7 DATA# POLLING The Pm39LV512/010 provide a Data# Polling feature indicate the progress or completion of a program and erase cycles. During a program cycle, an attempt read the devices will result in the complement of the last loaded data on I/O7. Once the program operation is completed, the true data of the last loaded data is valid on all outputs. During a secr, or chip erase cycle, an attempt read the device will result a 0 on I/O7. After the erase operation is completed, an attempt read the device will result a 1 on I/O7. Table 1. Product Identification Product Identification Data Manufacturer ID 9Dh Device ID: Pm39LV512 1Bh Pm39LV010 1Ch I/O6 TOGGLE BIT The Pm39LV512/010 also provide a Toggle Bit feature detect the progress or completion of a program and erase cycles. During a program or erase cycle, an attempt read data from the device will result a ggling between 1 and 0 on I/O6. When the program or erase operation is complete, I/O6 will sp ggling and valid data will be read. Toggle bit may be accessed at any time during a program or erase cycle. Chingis Technology Corporation 6
7 SECTOR ADDRESS TABLE Memory Density Secr Secr Size (Kbytes) Address Range Secr h - 00FFFh 512Kbit Secr h - 01FFFh : : : 1 Mbit Secr F000h - 0FFFFh Secr h - 10FFFh Secr h - 11FFFh : : : Secr F000h - 1FFFFh Chingis Technology Corporation 7
8 OPERATING MODES Table 2. Bus Operation Modes Mode ADDRESS I/O Read V IL V IL V IH X (1) D OUT Write V IL V IH V IL X D IN Standby V IH X X X High Z Output Disable X V IH X X High Z Product Identification Hardware V IL V IL V IH A2 - A MS (2) = X, A9 = V H (3), A1 = V IL, A0 = V IL A2 - A MS (2) = X, A9 = V H (3), A1 = V IL, A0 = V IH Manufacturer ID Device ID Notes: 1. X can be V IL, V IH or addresses. 2. A MS = Most significant address; A MS = A15 for Pm39LV512, and A16 for Pm39LV V H = 12.0 V ± 0.5 V. COMMAND DEFINITION Table 3. Software Command Definition Command Sequence Bus Cycle 1st Bus Cycle Addr Data 2nd Bus Cycle Addr Data 3rd Bus Cycle Addr Data 4th Bus Cycle Addr Data 5th Bus Cylce Addr Data 6th Bus Cycle Addr Data Read 1 Addr D OUT Chip Erase 6 555h AAh 2AAh 55h 555h 80h 555h AAh 2AAh 55h 555h 10h Secr Erase 6 555h AAh 2AAh 55h 555h 80h 555h AAh 2AAh 55h SA (1) 30h Byte Program 4 555h AAh 2AAh 55h 555h A0h Addr D IN Product ID Entry 3 555h AAh 2AAh 55h 555h 90h Product ID Exit (2) 3 555h AAh 2AAh 55h 555h F0h Product ID Exit (2) 1 XXXh F0h Notes: 1. SA = Secr address of the secr be erased. 2. Either one of the Product ID Exit command can be used. Chingis Technology Corporation 8
9 DEVICE OPERATIONS FLOWCHARTS AUTOMATIC PROGRAMMING Start Load Data AAh Address 555H Load Data 55h Address 2AAh Address Increment Load Data A0h Load Program Data Program Address I/O7 = Data? or I/O6 Sp Toggle? No Yes No Last Address? Yes Programming Completed Chart 1. Aumatic Programming Flowchart Chingis Technology Corporation 9
10 DEVICE OPERATIONS FLOWCHARTS (CONTINUED) AUTOMATIC ERASE Start Write Secr, or Chip Erase Command No Data = FFh? or I/O6 Sp Toggle? Yes Erasure Completed CHIP ERASE COMMAND Load Data AAh SECTOR ERASE COMMAND Load Data AAh Load Data 55h Address 2AAh Load Data 55h Address 2AAh Load Data 80h Load Data 80h Load Data AAh Load Data AAh Load Data 55h Address 2AAh Load Data 55h Address 2AAh Load Data 10h Load Data 30h SA Chart 2. Aumatic Erase Flowchart Chingis Technology Corporation 10
11 DEVICE OPERATIONS FLOWCHARTS (CONTINUED) SOFTWARE PRODUCT IDENTIFICATION ENTRY SOFTWARE PRODUCT IDENTIFICATION EXIT Load Data AAh Load Data AAh Load Data 55h Address 2AAh Load Data 90h Load Data 55h Address 2AAh Load Data F0h or Load Data F0h Address XXXh Exit Product Identification Mode (3) Enter Product Identification Mode (1,2) Exit Product Identification Mode (3) Notes: 1. The device will enter Product Identification mode after excuting the Product ID Entry command. 2. Under Product Identification mode, the Manufacturer ID and Device ID of devices can be read at address X0000h and X0001h where X = Don t Care. 3. The device returns standby operation. Chart 3. Software Product Identification Entry/Exit Flowchart Chingis Technology Corporation 11
12 ABSOLUTE MAXIMUM RATINGS (1) Temperature Under Bias Srage Temperature Surface Mount Lead Soldering Temperature Input Voltage with Respect Ground on All Pins except A9 pin (2) Input Voltage with Respect Ground on A9 pin (3) All Output Voltage with Respect Ground V CC (2) -65 o C +125 o C -65 o C +125 o C 240 o C 3 Seconds -0.5 V V CC V -0.5 V V -0.5 V V CC V -0.5 V +6.0 V Notes: 1. Stresses under those listed in Absolute Maximum Ratings may cause permanent damage the device. This is a stress rating only. The functional operation of the device or any other conditions under those indicated in the operational sections of this specification is not implied. Exposure absolute maximum rating condition for extended periods may affected device reliability. 2. Maximum DC voltage on input or I/O pins are V CC V. During voltage transitioning period, input or I/O pins may overshoot V CC V for a period of time up 20 ns. Minimum DC voltage on input or I/O pins are -0.5 V. During voltage transitioning period, input or I/O pins may undershoot GND -2.0 V for a period of time up 20 ns. 3. Maximum DC voltage on A9 pin is V. During voltage transitioning period, A9 pin may overshoot V for a period of time up 20 ns. Minimum DC voltage on A9 pin is -0.5 V. During voltage transitioning period, A9 pin may undershoot GND -2.0 V for a period of time up 20 ns. DC AND AC OPERATING RANGE Part Number Operating Temperature Vcc Power Supply Pm39LV512/ o +85 o C 2.7 V V Chingis Technology Corporation 12
13 DC CHARACTERISTICS Symbol Parameter Condition Min Typ Max Units ILI Input Load Current VIN= 0 V V CC 1 ma ILO Output Leakage Current VI/O = 0 V V CC 1 ma ISB1 VCC Standby Current CMOS, = V CC -0.3 V ma ISB2 VCC Standby Current TTL = VIH VCC ma ICC1 VCC Active Read Current f = 5 MHz; IOUT = 0 ma 4 15 ma ICC2 (1) VCC Program/Erase Current 8 20 ma VIL Input Low Voltage V VIH Input High Voltage 0.7 VCC VCC V VOL Output Low Voltage IOL = 2.1 ma; VCC = VCC min 0.45 V VOH Output High Voltage IOH = -100 ma; VCC = VCC min VCC V Note: 1. Characterized but not 100% tested. AC CHARACTERISTICS READ OPERATIONS CHARACTERISTICS Symbol Parameter PM39LV PM39LV Units Min Max t RC Read Cycle Time 70 ns t ACC Address Output Delay 70 ns t CE Output Delay 70 ns t OE Output Delay 35 ns t DF or Output High Z 0 25 ns t OH Output Hold from, or Address, whichever occured first 0 ns t VCS VCC Set-up Time 50 ms Chingis Technology Corporation 13
14 AC CHARACTERISTICS (CONTINUED) READ OPERATIONS AC WAVEFORMS t RC ADDRESS ADDRESS VALID t ACC t CE t OE tdf OUTPUT HIGH Z t OH OUTPUT VALID t VCS V CC OUTPUT TEST LOAD 3.3 V INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL 1.8 K 1.3 K OUTPUT PIN 30 pf (for 55 ns) 100 pf (for 70 ns) 3.0 V Input 0.0 V 1.5 V AC Measurement Level PIN CAPACITANCE ( f = 1 MHz, T = 25 C ) Typ Max Units Conditions C IN 4 6 pf V IN = 0 V C OUT 8 12 pf V OUT = 0 V Note: These parameters are characterized but not 100% tested. Chingis Technology Corporation 14
15 AC CHARACTERISTICS (CONTINUED) WRITE (PROGRAM/ERASE) OPERATIONS CHARACTERISTICS Pm39LV Symbol Parameter Pm39LV Units Min Max twc Write Cycle Time 70 ns tas Address Set-up Time 0 ns tah Address Hold Time 30 ns tcs and Set-up Time 0 ns tch and Hold Time 0 ns toeh High Hold Time 10 ns tds Data Set-up Time 40 ns tdh Data Hold Time 0 ns twp Write Pulse Width 35 ns twph Write Pulse Width High 20 ns tbp Byte Programming Time 40 ms tec Chip or Block Erase Time 100 ms tvcs VCC Set-up Time 50 ms PROGRAM OPERATIONS AC WAVEFORMS - CONTROLLED Program Cycle t VCS t CH t CS t WP t WPH t BP t AS t AH A0 - A MS 555 2AA 555 ADDRESS t WC t DS t DH DATA IN AA 55 A0 INPUT DATA VALID DATA V CC Chingis Technology Corporation 15
16 AC CHARACTERISTICS (CONTINUED) PROGRAM OPERATIONS AC WAVEFORMS - CONTROLLED Program Cycle t VCS t CH t CS t WP t WPH t BP t AS t AH A0 - A MS 555 2AA 555 ADDRESS t WC t DS t DH DATA IN AA 55 A0 INPUT DATA VALID DATA V CC CHIP ERASE OPERATIONS AC WAVEFORMS t VCS t WP t WPH AO - A MS DATA IN t AS tah t DH 555 2AA AA 555 t WC t DS AA AA t EC V CC Chingis Technology Corporation 16
17 AC CHARACTERISTICS (CONTINUED) SECTOR ERASE OPERATIONS AC WAVEFORMS t VCS t WP t WPH AO - A MS DATA IN t AS tah t DH 555 2AA AA Secr Address t WC t DS AA AA t EC V CC TOGGLE BIT AC WAVEFORMS t OEH t DF t OE t OH I/O6 DATA TOGGLE TOGGLE STOP TOGGLING VALID DATA Note: Toggling,, or both and will operate Toggle Bit. Chingis Technology Corporation 17
18 AC CHARACTERISTICS (CONTINUED) DATA# POLLING AC WAVEFORMS t CH t CE t OEH t OE t DF I/O7 I/O7# t OH VALID DATA Note: Toggling,, or both and will operate Data# Polling. PROGRAM/ERASE PERFORMANCE Parameter Unit Typ Max Remarks Secr Erase Time ms From writing erase command erase completion Block Erase Time ms From writing erase command erase completion Chip Erase Time ms From writing erase command erase completion Byte Programming Time us 40 Excludes the time of four-cycle program command execution Note: These parameters are characterized but not 100% tested. RELIABILITY CHARACTERISTICS Parameter Min Typ Unit Test Method Endurance 100,000 Cycles JEDEC Standard A117 Data Rentention 20 Years JEDEC Standard A103 ESD- Human Body Model 2000 >4000 Volts JEDEC Standard A114 ESD-Machine Model 200 >400 Volts JEDEC Standard A115 ESD - Charged Device Model 1000 Volts JEDEC Standard C101-A Latch-Up I CC1 ma JEDEC Standard 78 Note: These parameters are characterized but not 100% tested. Chingis Technology Corporation 18
19 PACKAGE TYPE INFORMATION 32J 32-Pin Plastic Leaded Chip Carrier Dimensions in Inches (Millimeters).485(12.32).495(12.51).447(11.35).453(11.51) (14.86).595(15.11).547(13.89).553(14.05) Pin 1 I.D. SEATING PLANE.123(3.12).140(3.56).076(1.93).095(2.41).013(.33).021(.53).400 REF..510(12.95).530(13.46) 025(.635)X30.026(.66).032(.81).050 REF. 32V 32-Pin Thin Small Outline Package (TSOP 8 mm x 14 mm)( measure in millimeters) Pin 1 I.D..037(.95).041( (.16).011(,27).315(7.90).319(8.10).020(0.5) BSC.484(12.30).492(12.50).543(13.80).560(14.20).020(0.5).006(.15).047(1.20) MAX.010(.25) (.10).008(.20).020(.50).028(.70) Chingis Technology Corporation 19
20 REVISION HISTORY Date Revision No. Description of C hanges Page N o. July, New publication All Sep, tds from 40ns 30ns 15 Add PM 39LV WC part number 3 M o d ify t h e p F L A S H L o g o is te a d o f P M C All April, A d d P b-free p art nu m ber 3 R em ov e -5 5 part nu m ber 1, 3, 15 En du rance from 5 0 K 10 0K 1 Jun, Temperature range change (-40 o C~85 o C) 3,12 N ov, Correct the byte program time max : 40us 1, 15, 18 N ov, C orrect the Access tem p eratu re (-4 0 o C~85 o C) 1 M arch, M odify the pin w idth in 32V. 19 A p ril, A d d th e H alog en-free pack age 3 Chingis Technology Corporation 20
IS39LV040 / IS39LV010 / IS39LV512
4Mbit / 1Mbit / 512 Kbit 3.0 Volt-only CMOS Flash Memory FEATURES Single Power Supply Operation - Low voltage range: 2.70 V - 3.60 V Memory Organization - IS39LV040: 512K x 8 (4 Mbit) - IS39LV010: 128K
More information4-megabit (512K x 8) Single 2.7-volt Battery-Voltage Flash Memory AT29BV040A
Features Single Supply Voltage, Range 2.7V to 3.6V Single Supply for Read and Write Software Protected Programming Fast Read Access Time 200 ns Low Power Dissipation 15 ma Active Current 50 µa CMOS Standby
More information256K (32K x 8) Paged Parallel EEPROM AT28C256
Features Fast Read Access Time 150 ns Automatic Page Write Operation Internal Address and Data Latches for 64 Bytes Internal Control Timer Fast Write Cycle Times Page Write Cycle Time: 3 ms or 10 ms Maximum
More information1-Megabit (128K x 8) Unregulated Battery-Voltage OTP EPROM AT27BV010
Features Fast Read Access Time 90 ns Dual Voltage Range Operation Unregulated Battery Power Supply Range, 2.7V to 3.6V or Standard 5V ± 10% Supply Range Compatible with JEDEC Standard AT27C010 Low Power
More information256K (32K x 8) OTP EPROM AT27C256R
Features Fast Read Access Time 45 ns Low-Power CMOS Operation 100 µa Max Standby 20 ma Max Active at 5 MHz JEDEC Standard Packages 28-lead PDIP 32-lead PLCC 28-lead TSOP and SOIC 5V ± 10% Supply High Reliability
More information4-Megabit (512K x 8) OTP EPROM AT27C040
Features Fast Read Access Time 70 ns Low Power CMOS Operation 100 µa Max Standby 30 ma Max Active at 5 MHz JEDEC Standard Packages 32-lead PDIP 32-lead PLCC 32-lead TSOP 5V ± 10% Supply High Reliability
More informationEEPROM AS58LC K x 8 EEPROM Radiation Tolerant. PIN ASSIGNMENT (Top View) AVAILABLE AS MILITARY SPECIFICATIONS MIL-PRF-38535
128K x 8 EEPROM Radiation Tolerant AVAILABLE AS MILITARY SPECIFICATIONS MIL-PRF-38535 FEATURES High speed: 250ns and 300ns Data Retention: 10 Years Low power dissipation, active current (20mW/MHz (TYP)),
More informationSOIC (SOP) NC A8 A9 A10 A11 A12 A13 A14 A15 A16 NC A18 A17 A7 A6 A5 A4 A3 A2 A1 A0 BYTE/VPP GND O15/A-1 GND O7 O14 O6 O13 O5 O12 O4 VCC
Features Read Access Time - 100 ns Word-wide or Byte-wide Configurable 8-Megabit Flash and Mask ROM Compatable Low Power CMOS Operation -100 µa Maximum Standby - 50 ma Maximum Active at 5 MHz Wide Selection
More informationAm27C Megabit (524,288 x 8-Bit) CMOS EPROM DISTINCTIVE CHARACTERISTICS GENERAL DESCRIPTION BLOCK DIAGRAM
FINAL Am27C040 4 Megabit (524,288 x 8-Bit) CMOS EPROM DISTINCTIVE CHARACTERISTICS Fast access time 90 ns Low power consumption 100 µa maximum CMOS standby current JEDEC-approved pinout Plug in upgrade
More information256K (32K x 8) CMOS EPROM TSOP A11 A3 14 V PP A12 A7 A6 A5 A4 A3 PLCC VSOP A13 A14 A Microchip Technology Inc.
This document was created with FrameMaker 44 256K (2K x 8) CMS EPRM 27C256 FEATURES High speed performance - 9 ns access time available CMS Technology for low power consumption - 2 ma Active current -
More informationDistributed by: www.jameco.com 1-800-831-4242 The content and copyrights of the attached material are the property of its owner. Features Fast Read Access Time - 45 ns Low-Power CMOS Operation 100 µa max.
More information8Mb (1M x 8) One-time Programmable, Read-only Memory
Features Fast read access time 90ns Low-power CMOS operation 100µA max standby 40mA max active at 5MHz JEDEC standard packages 32-lead PLCC 32-lead PDIP 5V 10% supply High-reliability CMOS technology 2,000V
More information4-Megabit (512K x 8) OTP EPROM AT27C040. Features. Description. Pin Configurations
Features Fast Read Access Time - 70 ns Low Power CMOS Operation 100 µa max. Standby 30 ma max. Active at 5 MHz JEDEC Standard Packages 32-Lead 600-mil PDIP 32-Lead 450-mil SOIC (SOP) 32-Lead PLCC 32-Lead
More informationBattery-Voltage. 1-Megabit (128K x 8) Unregulated OTP EPROM AT27BV010. Features. Description. Pin Configurations
Features Fast Read Access Time - 90 ns Dual Voltage Range Operation Unregulated Battery Power Supply Range, 2.7V to 3.6V or Standard 5V ± 10% Supply Range Compatible with JEDEC Standard AT27C010 Low Power
More informationRev. No. History Issue Date Remark
8K X 8 BIT CMOS SRAM Document Title 8K X 8 BIT CMOS SRAM Revision History Rev. No. History Issue Date Remark 0.0 Initial issue November 9, 2004 Preliminary 1.0 Remove non-pb-free package type July 3, 2006
More information512K (64K x 8) Multiplexed. Addresses/Outputs. Low-voltage OTP EPROM AT27LV520
Features 8-bit Multiplexed Addresses/Outputs Fast Read Access Time 70 ns Dual Voltage Range Operation Low-voltage Power Supply Range, 3.0V to 3.6V, or Standard 5V ± 10% Supply Range Pin Compatible with
More information2-megabit (256K x 8) Unregulated Battery-Voltage High-speed OTP EPROM AT27BV020
Features Fast Read Access Time 90 ns Dual Voltage Range Operation Unregulated Battery Power Supply Range, 2.7V to 3.6V or Standard 5V ± 10% Supply Range Compatible with JEDEC Standard AT27C020 Low-power
More informationRev. No. History Issue Date Remark
32K X 8 BIT CMOS SRAM Document Title 32K X 8 BIT CMOS SRAM Revision History Rev. No. History Issue Date Remark 0.0 Initial issue February 2, 2001 Preliminary 0.1 Add ultra temp grade and 28-pin DIP package
More informationFM27C ,144-Bit (32K x 8) High Performance CMOS EPROM
FM27C256 262,144-Bit (32K x 8) High Performance CMOS EPROM General Description The FM27C256 is a 256K Electrically Programmable Read Only Memory. It is manufactured in Fairchild s latest CMOS split gate
More informationBattery-Voltage. 1-Megabit (64K x 16) Unregulated. High-Speed OTP EPROM AT27BV1024. Features. Description. Pin Configurations
Features Fast Read Access Time - 90 ns Dual Voltage Range Operation Unregulated Battery Power Supply Range, 2.7V to 3.6V or Standard 5V ± 10% Supply Range Pin Compatible with JEDEC Standard AT27C1024 Low
More informationRevision No History Draft Date Remark. 10 Initial Revision History Insert Jul Final
128Kx8bit CMOS SRAM Document Title 128K x8 bit 5.0V Low Power CMOS slow SRAM Revision History Revision No History Draft Date Remark 10 Initial Revision History Insert Jul.14.2000 Final 11 Marking Information
More informationEEPROM AS8ER128K32 FUNCTIONAL BLOCK DIAGRAM. 128K x 32 Radiation Tolerant EEPROM. PIN ASSIGNMENT (Top View) AVAILABLE AS MILITARY SPECIFICATIONS
128K x 32 Radiation Tolerant EEPROM AVAILABLE AS MILITARY SPECIFICATIONS MIL-PRF-38534 FEATURES Access time of 150ns, 200ns, 250ns Operation with single 5V + 10% supply Power Dissipation: Active: 1.43
More information2Mx32 5V NOR FLASH MODULE
2Mx32 5V NOR FLASH MODULE WF2M32-XXX5 FEATURES Access Time of 90, 120, 150ns Packaging: 66 pin, PGA Type, 1.15" square, Hermetic Ceramic HIP (Package 401). 6 lead, Hermetic CQFP (G2U), 22.4mm (0.0") square
More informationNM27C040 4,194,304-Bit (512K x 8) High Performance CMOS EPROM
NM27C040 4,194,304-Bit (512K x 8) High Performance CMOS EPROM General Description The NM27C040 is a high performance, 4,194,304-bit Electrically Programmable UV Erasable Read Only Memory. It is organized
More informationNM27C010 1,048,576-Bit (128K x 8) High Performance CMOS EPROM
NM27C010 1,048,576-Bit (128K x 8) High Performance CMOS EPROM General Description The NM27C010 is a high performance, 1,048,576-bit Electrically Programmable UV Erasable Read Only Memory. It is organized
More informationNMC27C64 65,536-Bit (8192 x 8) CMOS EPROM
NMC27C64 65,536-Bit (8192 x 8) CMOS EPROM General Description The NMC27C64 is a 64K UV erasable, electrically reprogrammable and one-time programmable (OTP) CMOS EPROM ideally suited for applications where
More informationGLS27SF / 1 / 2 / GLS27SF010 / GLS27SF020
512 Kbit / 1 Mbit / 2 Mbit (x8) Many-Time Programmable Flash FEATURES: GLS27SF512 / 010 / 0205.0V-Read 512Kb / 1Mb / 2Mb (x8) MTP flash memories Organized as 64K x8 / 128K x8 / 256K x8 4.5-5.5V Read Operation
More information5V 128K X 8 HIGH SPEED CMOS SRAM
5V 128K X 8 HIGH SPEED CMOS SRAM Revision History AS7C1024B Revision Details Date Rev 1.0 Preliminary datasheet prior to 2004 Rev 1.1 Die Revision A to B March 2004 Rev 2.0 PCN issued yield issues with
More informationFast read access time 70ns Low-power CMOS operation 100μA max standby 30mA max active at 5MHz. JEDEC standard packages 32-lead PDIP 32-lead PLCC
Atmel AT7C040 4Mb (51K x 8) OTP, EPROM DATASHEET Features Fast read access time 70ns Low-power CMOS operation 100μA max standby 30mA max active at 5MHz JEDEC standard packages 3-lead PDIP 3-lead PLCC 5V
More informationNTE27C256 12D, NTE27C256 15D, NTE27C256 70D Integrated Circuit 256 Kbit (32Kb x 8) UV EPROM 28 Lead DIP Type Package
NTE27C256 12D, NTE27C256 15D, NTE27C256 70D Integrated Circuit 256 Kbit (32Kb x 8) UV EPROM 28 Lead DIP Type Package NTE27C256 15P Integrated Circuit 256 Kbit (32Kb x 8) OTP EPROM 28 Lead DIP Type Packag
More informationNM27P Bit (256k x 8) POP Processor Oriented CMOS EPROM
NM27P020 2 097 152-Bit (256k x 8) POPTM Processor Oriented CMOS EPROM General Description The NM27P020 is a 2 Mbit POP EPROM configured as 256k x 8 It s designed to simplify microprocessor interfacing
More information64K x 16 HIGH-SPEED CMOS STATIC RAM JUNE 2005
64K x 16 HIGH-SPEED CMOS STATIC RAM JUNE 2005 FEATURES IS61C6416AL and High-speed access time: 12 ns, 15ns Low Active Power: 175 mw (typical) Low Standby Power: 1 mw (typical) CMOS standby and High-speed
More informationHY62WT08081E Series 32Kx8bit CMOS SRAM
32Kx8bit CMOS SRAM Document Title 32K x8 bit 2.7~5.5V Low Power Slow SRAM Revision History Revision No History Draft Date Remark 00 Initial Feb.05.2001 Preliminary 01 Revised Feb.13.2001 Final - Change
More informationHT27C020 OTP CMOS 256K 8-Bit EPROM
OTP CMOS 256K 8-Bit EPROM Features Operating voltage: +5.0V Programming voltage V PP=12.5V±0.2V V CC=6.0V±0.2V High-reliability CMOS technology Latch-up immunity to 100mA from -1.0V to V CC+1.0V CMOS and
More informationA23W9308. Document Title 524,288 X 8 BIT CMOS MASK ROM. Revision History. Rev. No. History Issue Date Remark
Preliminary 524,288 X 8 BIT CMOS MASK ROM Document Title 524,288 X 8 BIT CMOS MASK ROM Revision History Rev. No. History Issue Date Remark 0.0 Initial issue November 2, 1999 Preliminary PRELIMINARY (November,
More informationDECODER I/O DATA CIRCUIT CONTROL CIRCUIT
256K x 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY JULY 2006 FEATURES High-speed access time: 10, 12 ns CMOS low power operation Low stand-by power: Less than 5 ma (typ.) CMOS stand-by
More information4-Megabit (256K x 16) OTP EPROM AT27C4096
Features Fast Read Access Time 55 ns Low Power CMOS Operation 100 µa Maximum Standby 40 ma Maximum Active at 5 MHz JEDEC Standard Packages 40-lead PDIP 44-lead PLCC 40-lead VSOP Direct Upgrade from 512-Kbit,
More informationRadiation Hardened 32K x 8 CMOS EEPROM
Radiation Hardened 32K x 8 CMOS EEPROM Introduction The W28C256 is a 32K x 8 radiation hardened EEPROM designed by Sandia National Laboratories, Albuquerque, NM, and manufactured by the Northrop Grumman
More informationCMOS STATIC RAM 1 MEG (128K x 8-BIT)
CMOS STATIC RAM 1 MEG (12K x -BIT) IDT71024 Integrated Device Technology, Inc. FEATURES: 12K x advanced high-speed CMOS static RAM Commercial (0 to 70 C), Industrial (-40 to 5 C) and Military (-55 to 125
More informationHY62256A Series 32Kx8bit CMOS SRAM
32Kx8bit CMOS SRAM DESCRIPTION The HY62256A is a high-speed, low power and 32,786 x 8-bits CMOS Static Random Access Memory fabricated using Hyundai's high performance CMOS process technology. The HY62256A
More informationNMC27C32B Bit (4096 x 8) CMOS EPROM
NMC27C32B 32 768-Bit (4096 x 8) CMOS EPROM General Description The NMC27C32B is a 32k UV erasable and electrically reprogrammable CMOS EPROM ideally suited for applications where fast turnaround pattern
More informationDECODER I/O DATA CIRCUIT CONTROL CIRCUIT
8K x 8 HIGH-SPEED CMOS STATIC RAM OCTOBER 2006 FEATURES High-speed access time: 0 ns CMOS low power operation mw (typical) CMOS standby 25 mw (typical) operating TTL compatible interface levels Single
More informationDECODER I/O DATA CIRCUIT CONTROL CIRCUIT
32K x 8 LOW VOLTAGE CMOS STATIC RAM June 2005 FEATURES High-speed access times: -- 8, 10, 12, 15 ns Automatic power-down when chip is deselected CMOS low power operation -- 345 mw (max.) operating -- 7
More informationLY62L K X 8 BIT LOW POWER CMOS SRAM
REVISION HISTORY Revision Description Issue Date Rev. 1.0 Initial Issue Jul.25.2004 Rev. 1.1 Adding PKG type : 32 SOP Mar.3.2006 Adding PKG type : 32 P-DIP Revised Test Condition of ISB1/IDR May.14.2007
More informationNTE27C D Integrated Circuit 2 Mbit (256Kb x 8) UV EPROM
NTE27C2001 12D Integrated Circuit 2 Mbit (256Kb x 8) UV EPROM Description: The NTE27C2001 12D is an 2 Mbit UV EPROM in a 32 Lead DIP type package ideally suited for applications where fast turn around
More informationNM27C ,288-Bit (64K x 8) High Performance CMOS EPROM
NM27C512 524,288-Bit (64K x 8) High Performance CMOS EPROM General Description The NM27C512 is a high performance 512K UV Erasable Electrically Programmable Read Only Memory (EPROM). It is manufactured
More information8-Megabit (1M x 8) OTP EPROM AT27C080. Features. Description. Pin Configurations
Features Fast Read Access Time 90 ns Low Power CMOS Operation 100 µa Max Standby 40 ma Max Active at 5 MHz JEDEC Standard Packages 32-lead PLCC 32-lead 600-mil PDIP 32-lead TSOP 5V ± 10% Supply High-Reliability
More informationDECODER I/O DATA CIRCUIT CONTROL CIRCUIT
256K x 8 HIGH-SPEED CMOS STATIC RAM APRIL 2008 FEATURES High-speed access time: 8, 10 ns Operating Current: 50mA (typ.) Standby Current: 700µA (typ.) Multiple center power and ground pins for greater noise
More informationIS61C25616AL IS61C25616AS IS64C25616AL IS64C25616AS
256K x 16 HIGH-SPEED CMOS STATIC RAM FEATURES HIGH SPEED: (IS61/64C25616AL) High-speed access time: 10ns, 12 ns Low Active Power: 150 mw (typical) Low Standby Power: 10 mw (typical) CMOS standby LOW POR:
More informationVery Low Power/Voltage CMOS SRAM 1M X 16 bit DESCRIPTION. SPEED (ns) 55ns : 3.0~3.6V 70ns : 2.7~3.6V BLOCK DIAGRAM
Very Low Power/Voltage CMOS SRAM 1M X 16 bit (Dual CE Pins) FEATURES operation voltage : 27~36V Very low power consumption : = 30V C-grade: 45mA (@55ns) operating current I -grade: 46mA (@55ns) operating
More informationVery Low Power/Voltage CMOS SRAM 512K X 16 bit DESCRIPTION. SPEED ( ns ) STANDBY. ( ICCSB1, Max ) 55ns : 3.0~5.5V 70ns : 2.7~5.5V
FEATURES Wide operation voltage : 24~55V Very low power consumption : = 30V C-grade: 30mA (@55ns) operating current I -grade: 31mA (@55ns) operating current C-grade: 24mA (@70ns) operating current I -grade:
More information28C256T. 256K EEPROM (32K x 8-Bit) Memory DESCRIPTION: FEATURES: Logic Diagram 28C256T. RAD-PAK radiation-hardened against natural space radiation
256K EEPROM (32K x 8-Bit) Logic Diagram FEATURES: RAD-PAK radiation-hardened agait natural space radiation Total dose hardness: - > 1 Krad (Si), dependent upon space mission Excellent Single Event Effects
More informationIDT CMOS Static RAM 1 Meg (256K x 4-Bit)
CMOS Static RAM 1 Meg (256K x 4-Bit) IDT71028 Features 256K x 4 advanced high-speed CMOS static RAM Equal access and cycle times Commercial and Industrial: 12/15/20ns One Chip Select plus one Output Enable
More information32K Word x 8 Bit. Rev. No. History Issue Date Remark 2.0 Initial issue with new naming rule Dec.27,2004
Revision History Rev. No. History Issue Date Remark 2.0 Initial issue with new naming rule Dec.27,2004 1 Rev. 2.0 GENERAL DESCRIPTION The is a high performance, high speed and super low power CMOS Static
More informationIS64WV3216BLL IS61WV3216BLL
32K x 16 HIGH-SPEED CMOS STATIC RAM NOVEMBER 2005 FEATURES High-speed access time: 12 ns: 3.3V + 10% 15 ns: 2.5V-3.6V CMOS low power operation: 50 mw (typical) operating 25 µw (typical) standby TTL compatible
More informationWhite Electronic Designs
* 1Mx32 SRAM 3.3V MODULE FEATURES Access Times of 17, 20, 25ns 4 lead, 2mm CQFP, (Package 511) Organized as two banks of 512Kx32, User Configurable as 2Mx16 or 4Mx Commercial, Industrial and Military Temperature
More informationUTRON UT K X 8 BIT LOW POWER CMOS SRAM
FEATURES GENERAL DESCRIPTION Access time : 35/70ns (max) Low power consumption: Operating : 60/40 ma (typical) Standby : 3mA (typical) normal ua (typical) L-version 1uA (typical) LL-version Single 5V power
More information8Mb (1M x 8) One-time Programmable, Read-only Memory
Features Fast read access time 90ns Low-power CMOS operation 100µA max standby 40mA max active at 5MHz JEDEC standard packages 32-lead PLCC 32-lead PDIP 5V 10% supply High-reliability CMOS technology 2,000V
More informationDECODER I/O DATA CIRCUIT CONTROL CIRCUIT
512K x 8 HIGH-SPEED CMOS STATIC RAM APRIL 2005 FEATURES High-speed access times: 10, 12 ns High-performance, low-power CMOS process Multiple center power and ground pins for greater noise immunity Easy
More information512K (64K x 8) Unregulated Battery. Programmable, Read-only Memory
Features Fast read access time 70ns Dual voltage range operation Unregulated battery power supply range, 2.7V to 3.6V, or Standard power supply range, 5V 10% Pin compatible with JEDEC standard Atmel AT27C512R
More informationIS62WV102416ALL IS62WV102416BLL IS65WV102416BLL
1M x 16 HIGH-SPEED LOW POR ASYNCHRONOUS CMOS STATIC RAM JANUARY 2008 FEATURES High-speed access times: 25, 35 ns High-performance, low-power CMOS process Multiple center power and ground pins for greater
More informationUM61512A Series 64K X 8 BIT HIGH SPEED CMOS SRAM. Features. General Description. Pin Configurations UM61512AV UM61512A
Series 64K X 8 BIT HIGH SPEE CMOS SRAM Features Single +5V power supply Access times: 15/20/25ns (max.) Current: Operating: 160mA (max.) Standby: 10mA (max.) Full static operation, no clock or refreshing
More informationDESCRIPTION DECODER I/O DATA CIRCUIT CONTROL CIRCUIT
28K x 24 HIGH-SPEED CMOS STATIC RAM WITH 3.3V SUPPLY JUNE 2005 FEATURES High-speed access time: 8, 0 ns CMOS low power operation 756 mw (max.) operating @ 8 ns 36 mw (max.) standby @ 8 ns TTL compatible
More informationDECODER I/O DATA CIRCUIT CONTROL CIRCUIT
128K x 8 LOW POR CMOS STATIC RAM DECEMBER 2003 FEATURES High-speed access time: 35, 70 ns Low active power: 450 mw (typical) Low standby power: 150 µw (typical) CMOS standby Output Enable (OE) and two
More informationDECODER I/O DATA CIRCUIT CONTROL CIRCUIT
64K x 16 HIGH-SPEED CMOS STATIC RAM OCTOBER 2006 FEATURES High-speed access time: 12 ns: 3.3V + 10% 15 ns: 2.5V-3.6V CMOS low power operation: 50 mw (typical) operating 25 µw (typical) standby TTL compatible
More informationDS1270W 3.3V 16Mb Nonvolatile SRAM
19-5614; Rev 11/10 www.maxim-ic.com 3.3V 16Mb Nonvolatile SRAM FEATURES Five years minimum data retention in the absence of external power Data is automatically protected during power loss Unlimited write
More informationELECTROSÓN M27C Mbit (128Kb x8) UV EPROM and OTP EPROM
1 Mbit (128Kb x8) UV PROM and OTP PROM 5V ± 10% SUPPLY VOLTAG in RAD OPRATION ACCSS TIM: 35ns LOW POWR CONSUMPTION: Active Current 30mA at 5Mhz Standby Current 100µA PROGRAMMING VOLTAG: 12.75V ± 0.25V
More information1-Megabit (64K x 16) OTP EPROM AT27C1024
Features Fast Read Access Time 45 ns Low-Power CMOS Operation 100 µa Max Standby 30 ma Max Active at 5 MHz JEDEC Standard Packages 40-lead PDIP 44-lead PLCC 40-lead VSOP Direct Upgrade from 512K (AT27C516)
More information2M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr..15,2014
Revision History Rev. No. History Issue Date 1.0 Initial issue Apr..15,2014 1 Rev. 1.0 GENERAL DESCRIPTION The and are a 2,097,152-bit high-speed Static Random Access Memory organized as 128K(256) words
More information4M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr.15,2014
Revision History Rev. No. History Issue Date 1.0 Initial issue Apr.15,2014 1 Rev. 1.0 GENERAL DESCRIPTION The and are a 4,194,304-bit high-speed Static Random Access Memory organized as 256K(512) words
More informationP4C1041 HIGH SPEED 256K x 16 (4 MEG) STATIC CMOS RAM
HIGH SPEED 256K x 16 (4 MEG) STATIC CMOS RAM FEATURES High Speed (Equal Access and Cycle Times) 10/12/15/20 ns (Commercial) 12/15/20 ns (Industrial/Military) Low Power Single 5.0V ± 10% Power Supply 2.0V
More informationP4C164LL. VERY LOW POWER 8Kx8 STATIC CMOS RAM FEATURES DESCRIPTION V CC. Current (Commercial/Industrial) Operating: 55 ma CMOS Standby: 3 µa
P4C164LL VERY LOW POWER 8Kx8 STATIC CMOS RAM FEATURES Current (Commercial/Industrial) Operating: 55 ma CMOS Standby: 3 µa Access Times 80/100 (Commercial or Industrial) 90/120 (Military) Single 5 Volts
More informationHigh Speed Super Low Power SRAM CS16LV K-Word By 16 Bit. Revision History
Revision History Rev. No. History Issue Date 1.0 Initial issue Jan.17,2005 1.1 Add 48 mini_bga & Dice Aug. 31, 2005 1.2 Remove 48 mini_bga Jul. 5. 2006 i Rev. 1.2 GENERAL DESCRIPTION... 1 FEATURES... 1
More informationDECODER I/O DATA CIRCUIT CONTROL CIRCUIT
32K x 8 LOW POR CMOS STATIC RAM FEATURES Access time: 45, 70 ns Low active power: 200 mw (typical) Low standby power 250 µw (typical) CMOS standby 28 mw (typical) TTL standby Fully static operation: no
More information32K-Word By 8 Bit. May. 26, 2005 Jul. 04, 2005 Oct. 06, 2005 May. 16, Revise DC characteristics Dec. 13, 2006
Revision History Rev. No. History Issue Date 2.0 Initial issue with new naming rule Dec. 29, 2004 2.1 Update the WRITE CYCLE1 (Write Enable Controlled) waveform Mar. 31, 2005 2.2 Revise V IL from 1.5V
More informationIS62WV20488ALL IS62WV20488BLL
2M x 8 HIGH-SPEED LOW POWER CMOS STATIC RAM JANUARY 2008 FEATURES High-speed access times: 25, 35 ns High-performance, low-power CMOS process Multiple center power and ground pins for greater noise immunity
More informationIS62WV2568ALL IS62WV2568BLL
IS62WV2568ALL IS62WV2568BLL 256K x 8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM DECEMBER 2008 FEATURES High-speed access time: 55ns, 70ns CMOS low power operation 36 mw (typical) operating 9 µw (typical)
More informationSRM2B256SLMX55/70/10
256K-BIT STATIC RAM Wide Temperature Range Extremely Low Standby Current Access Time 100ns (2.7V) 55ns (4.5V) 32,768 Words 8-Bit Asynchronous DESCRIPTION The SRM2B256SLMX is a low voltage operating 32,768
More informationIS65C256AL IS62C256AL
32K x 8 LOW POR CMOS STATIC RAM JULY 2007 FEATURES Access time: 25 ns, 45 ns Low active power: 200 mw (typical) Low standby power 150 µw (typical) CMOS standby 15 mw (typical) operating Fully static operation:
More information1Mb (128K x 8) Low Voltage, One-time Programmable, Read-only Memory
Features Fast read access time 70ns Dual voltage range operation Low voltage power supply range, 3.0V to 3.6V, or Standard power supply range, 5V 10% Compatible with JEDEC standard Atmel AT27C010 Low-power
More informationDECODER I/O DATA CIRCUIT CONTROL CIRCUIT
32K x 8 HIGH-SPEED CMOS STATIC RAM OCTOBER 2006 FEATURES High-speed access time: 10, 12 ns CMOS Low Power Operation 1 mw (typical) CMOS standby 125 mw (typical) operating Fully static operation: no clock
More informationLY K X 8 BIT LOW POWER CMOS SRAM
REVISION HISTORY Revision Description Issue Date Rev. 1.0. Initial Issue Jul.25.2004 Rev. 2.0. Revised Vcc Range(Vcc=4.5~5.5V => 2.7~5.5V) May.4.2005 Rev. 2.1. Revised ISB1 May.13.2005 Rev. 2.2 Adding
More information28LV Megabit (128K x 8-Bit) EEPROM. Memory DESCRIPTION: FEATURES: 28LV011A. Logic Diagram
28LV11 1 Megabit (128K x 8-Bit) EEPROM V CC V SS High Voltage Generator I/O I/O7 RDY/Busy RES OE I/O Buffer and Input Latch CE WE RES Control Logic Timing 28LV11A A A6 Y Decoder Y Gating A7 Address Buffer
More informationP4C1257/P4C1257L. ULTRA HIGH SPEED 256K x 1 STATIC CMOS RAMS FEATURES DESCRIPTION. Full CMOS. Separate Data I/O
P4C1257/P4C1257L ULTRA HIGH SPEED 256K x 1 STATIC CMOS RAMS FEATURES Full CMOS High Speed (Equal Access and Cycle s) 12/15/20/25 ns (Commercial) 12/15/20/25 ns (Industrial) 25/35/45/55/70 ns (Military)
More information524,288-Word x 16-Bit or 1,048,576-Word x 8-Bit One Time PROM
Semiconductor 524,288Word x 16Bit or 1,048,576Word x 8Bit One Time PROM 1A DESCRIPTION The is a 8Mbit electrically Programmable ReadOnly Memory whose configuration can be electrically switched between
More informationLY62L K X 8 BIT LOW POWER CMOS SRAM
REVISION HISTORY Revision Description Issue Date Rev. 1.0 Initial Issue Feb.24.2010 Rev. 1.1 Revised PACKAGE OUTLINE DIMENSION in page 10 May.7.2010 Deleted WRITE CYCLE Notes : 1. WE#, CE# must be high
More informationFeatures INSTRUCTION DECODER CONTROL LOGIC AND CLOCK GENERATORS EEPROM ARRAY READ/WRITE AMPS DATA IN/OUT REGISTER 16 BITS DATA OUT BUFFER
NM93C56 2048- Serial CMOS EEPROM (MICROWIRE Synchronous Bus) General Description NM93C56 is a 2048-bit CMOS non-volatile EEPROM organized as 128 x 16-bit array. This device features MICROWIRE interface
More information1M Async Fast SRAM. Revision History CS16FS1024(3/5/W) Rev. No. History Issue Date
Revision History Rev. No. History Issue Date 1.0 Initial issue Apr.15,2014 2.0 Add 32TSOPII-400mil pin configuration and outline May 26, 2014 3.0 Delete 128kx8 products May 22, 2015 4.0 Add part no. CS16FS10245GC(I)-12
More informationNM93C56 2K-Bit Serial CMOS EEPROM (MICROWIRE Bus Interface)
NM93C56 2K-Bit Serial CMOS EEPROM (MICROWIRE Bus Interface) General Description The NM93C56 devices are 2048 bits of CMOS non-volatile electrically erasable memory divided into 28 6-bit registers. They
More information16M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr. 15,2014
Revision History Rev. No. History Issue Date 1.0 Initial issue Apr. 15,2014 1 Rev. 1.0 GENERAL DESCRIPTION The and are a 16,789,216-bit high-speed Static Random Access Memory organized as 1M(2M) words
More information256K (32K x 8) Unregulated Battery-Voltage High-Speed OTP EPROM AT27BV256
Features Fast Read Access Time 70 ns Dual Voltage Range Operation Unregulated Battery Power Supply Range, 2.7V to 3.6V or Standard 5V ± 10% Supply Range Pin Compatible with JEDEC Standard AT27C256R Low
More informationVery Low Power/Voltage CMOS SRAM 128K x 16 or 256K x 8 bit switchable DESCRIPTION. SPEED ( ns ) STANDBY. ( ICCSB1, Max ) BLOCK DIAGRAM
Very Low Power/Voltage CMOS SRAM 128K x 16 or 256K x 8 bit switchable FEATURES DESCRIPTION Very low operation voltage : 45 ~ 55V Very low power consumption : = 50V C-grade: 40mA (Max) operating current
More information1Mb (128K x 8) Unregulated Battery Voltage, One-time Programmable, Read-only Memory
Features Fast read access time 90ns Dual voltage range operation Unregulated battery power supply range, 2.7V to 3.6V, or Standard power supply range, 5V 10% Compatible with JEDEC standard Atmel AT27C010
More informationA4 A3 A2 A1 A0 DQ0 DQ15. DQ2 DQ3 Vcc GND DQ4 DQ5 DQ6 DQ7 WE A16 A15 A14 A13 A12
128K x 16 Low Power SRAM Rev 1.5 04/2007 Features 48-Ball BGA (CSP), Top View Single power supply voltage of 2.7V to 3.6V Power down features using CE Low operating current : 30mA(max for 55 ns) Maximum
More informationLY K X 8 BIT LOW POWER CMOS SRAM
REVISION HISTORY Revision Description Issue Date Rev. 1.0. Initial Issue Jul.25.2004 Rev. 2.0. Revised Vcc Range(Vcc=4.5~5.5V => 2.7~5.5V) May.4.2005 Rev. 2.1. Revised ISB1 May.13.2005 Rev. 2.2 Adding
More informationM27128A. NMOS 128 Kbit (16Kb x 8) UV EPROM
NMOS 128 Kbit (16Kb x 8) UV EPROM NOT FOR NEW DESIGN FAST ACCESS TIME: 200ns EXTENDED TEMPERATURE RANGE SINGLE 5 V SUPPLY VOLTAGE LOW STANDBY CURRENT: 40mA max TTL COMPATIBLE DURING READ and PROGRAM FAST
More informationDESCRIPTION DECODER I/O DATA CIRCUIT CONTROL CIRCUIT
IS62C1024 128K x 8 HIGH-SPEED CMOS STATIC RAM FEATURES High-speed access time: 35, 45, 55, 70 ns Low active power: 450 mw (typical) Low standby power: 500 µw (typical) CMOS standby Output Enable () and
More informationDECODER I/O DATA CIRCUIT CONTROL CIRCUIT
32K x 8 HIGH-SPEED CMOS STATIC RAM AUGUST 2009 FEATURES High-speed access time: 10, 12, 15, 20 ns Low active power: 400 mw (typical) Low standby power 250 µw (typical) CMOS standby 55 mw (typical) TTL
More information27C Bit ( x 8) UV Erasable CMOS PROM Military Qualified
27C256 262 144-Bit (32 768 x 8) UV Erasable CMOS PROM Military Qualified General Description The 27C256 is a high-speed 256K UV erasable and electrically reprogrammable CMOS EPROM ideally suited for applications
More informationP4C1256L LOW POWER 32K X 8 STATIC CMOS RAM FEATURES DESCRIPTION V CC. Current (Commercial/Industrial) Operating: 70mA/85mA CMOS Standby: 100µA/100µA
FEATURES Current (Commercial/Industrial) Operating: 70mA/85mA CMOS Standby: 100µA/100µA Access Times 55/70/85 Single 5 Volts ±10% Power Supply Easy Memory Expansion Using CE and OE Inputs Common Data I/O
More information