Phase Locked Loop using VLSI Technology for Wireless Communication

Similar documents
A Review of Phase Locked Loop Design Using VLSI Technology for Wireless Communication.

INTERNATIONAL JOURNAL OF PURE AND APPLIED RESEARCH IN ENGINEERING AND TECHNOLOGY

Implementation of 2.4 GHz Phase Locked Loop using Sigma Delta Modulator

Design of CMOS Phase Locked Loop

Phase Locked Loop Design for Fast Phase and Frequency Acquisition

International Journal of Scientific & Engineering Research, Volume 4, Issue 6, June ISSN

HIGH PERFORMANCE VOLTAGE CONTROLLED OSCILLATOR (VCO) USING 65NM VLSI TECHNOLOGY

Design of Phase Locked Loop as a Frequency Synthesizer Muttappa 1 Akalpita L Kulkarni 2

Design and Implementation of Phase Locked Loop using Current Starved Voltage Controlled Oscillator in GPDK 90nM

A 2.2GHZ-2.9V CHARGE PUMP PHASE LOCKED LOOP DESIGN AND ANALYSIS

Comparison And Performance Analysis Of Phase Frequency Detector With Charge Pump And Voltage Controlled Oscillator For PLL In 180nm Technology

Design of an Efficient Phase Frequency Detector for a Digital Phase Locked Loop

Lecture 7: Components of Phase Locked Loop (PLL)

An Optimal Design of Ring Oscillator and Differential LC using 45 nm CMOS Technology

A Low Noise, Voltage Control Ring Oscillator Based on Pass Transistor Delay Cell

An Efficient Design of CMOS based Differential LC and VCO for ISM and WI-FI Band of Applications

Analysis and Design of a 1GHz PLL for Fast Phase and Frequency Acquisition

Sudatta Mohanty, Madhusmita Panda, Dr Ashis kumar Mal

Study and Implementation of Phase Frequency Detector and Frequency Divider 45nm using CMOS Technology

Design of Wide Tuning Range and Low Power Dissipation of VCRO in 50nm CMOS Technology

International Journal of Modern Trends in Engineering and Research e-issn No.: , Date: 2-4 July, 2015

/$ IEEE

ISSN: International Journal of Engineering and Innovative Technology (IJEIT) Volume 1, Issue 2, February 2012

FFT Analysis, Simulation of Computational Model and Netlist Model of Digital Phase Locked Loop

NRZ DPLL CMOS Frequency Synthesizer Using Active PI Filter

Energy Efficient and High Speed Charge-Pump Phase Locked Loop

ISSN:

A VCO-based analog-to-digital converter with secondorder sigma-delta noise shaping

Low Power Phase Locked Loop Design with Minimum Jitter

Ultra-Low-Power Phase-Locked Loop Design

Design of 2.4 GHz Oscillators In CMOS Technology

Designing of Charge Pump for Fast-Locking and Low-Power PLL

Research and Development Activities in RF and Analog IC Design. RFIC Building Blocks. Single-Chip Transceiver Systems (I) Howard Luong

ECE1352. Term Paper Low Voltage Phase-Locked Loop Design Technique

Fractional- N PLL with 90 Phase Shift Lock and Active Switched- Capacitor Loop Filter

INF4420 Phase locked loops

VLSI IMPLEMENTATION OF BACK PROPAGATED NEURAL NETWORK FOR SIGNAL PROCESSING

THE BASIC BUILDING BLOCKS OF 1.8 GHZ PLL

A CMOS Analog Front-End Circuit for MEMS Based Temperature Sensor

This chapter discusses the design issues related to the CDR architectures. The

(Refer Slide Time: 00:03:22)

Designing Nano Scale CMOS Adaptive PLL to Deal, Process Variability and Leakage Current for Better Circuit Performance

Optimization of Digitally Controlled Oscillator with Low Power

Design of Low Power CMOS Startup Charge Pump Based on Body Biasing Technique

Chlorophyll a/b-chlorophyll a sensor for the Biophysical Oceanographic Sensor Array

Analysis of Phase Noise Profile of a 1.1 GHz Phase-locked Loop

Guest Editorial: Low-Voltage Integrated Circuits and Systems

DESIGN AND VERIFICATION OF ANALOG PHASE LOCKED LOOP CIRCUIT

Low Power Wide Frequency Range Current Starved CMOS VCO in 180nm, 130nm and 90nm CMOS Technology

VLSI Implementationn of Back Propagated Neural Network Signal Processing

A Simple On-Chip Automatic Tuning Circuit for Continuous-Time Filter

NOVEL OSCILLATORS IN SUBTHRESHOLD REGIME

ISSN:

FPGA IMPLEMENTATION OF POWER EFFICIENT ALL DIGITAL PHASE LOCKED LOOP

Design of Low power and Area Efficient 8-bit ALU using GDI Full Adder and Multiplexer

Voltage Controlled Ring Oscillator Design with Novel 3 Transistors XNOR/XOR Gates

Delay-Locked Loop Using 4 Cell Delay Line with Extended Inverters

All Digital Phase Locked Loop Architecture Design Using Vernier Delay Time-to- Digital Converter

SiNANO-NEREID Workshop:

Experimental Results for Low-Jitter Wide-Band Dual Cascaded Phase Locked Loop System

Ultrahigh Speed Phase/Frequency Discriminator AD9901

A Design of Sigma-Delta ADC Using OTA

DESIGN OF A CURRENT STARVED RING OSCILLATOR FOR PHASE LOCKED LOOP (PLL)

Electronics Basic CMOS digital circuits

A Novel Low Power Digitally Controlled Oscillator with Improved linear Operating Range

Bootstrapped ring oscillator with feedforward inputs for ultra-low-voltage application

VCO Based Injection-Locked Clock Multiplier with a Continuous Frequency Tracking Loop

On Chip Active Decoupling Capacitors for Supply Noise Reduction for Power Gating and Dynamic Dual Vdd Circuits in Digital VLSI

PHASE-LOCKED loops (PLLs) are widely used in many

A CMOS Phase Locked Loop based PWM Generator using 90nm Technology Rajeev Pankaj Nelapati 1 B.K.Arun Teja 2 K.Sai Ravi Teja 3

THE UNIVERSITY OF NAIROBI

DESIGN AND ANALYSIS OF PHASE-LOCKED LOOP AND PERFORMANCE PARAMETERS

Design of a Frequency Synthesizer for WiMAX Applications

Design and Implementation of Current-Mode Multiplier/Divider Circuits in Analog Processing

Simulation technique for noise and timing jitter in phase locked loop

Analysis of phase Locked Loop using Ring Voltage Controlled Oscillator

Synchronous Mirror Delays. ECG 721 Memory Circuit Design Kevin Buck

CMOS 120 GHz Phase-Locked Loops Based on Two Different VCO Topologies

Design and Analysis of a Second Order Phase Locked Loops (PLLs)

UNIT III ANALOG MULTIPLIER AND PLL

Design of Low Noise 16-bit CMOS Digitally Controlled Oscillator

Design of Low Power Wake-up Receiver for Wireless Sensor Network

Noise Analysis of Phase Locked Loops

DESIGNING A NEW RING OSCILLATOR FOR HIGH PERFORMANCE APPLICATIONS IN 65nm CMOS TECHNOLOGY

ECEN620: Network Theory Broadband Circuit Design Fall 2014

DESIGN OF MULTIPLYING DELAY LOCKED LOOP FOR DIFFERENT MULTIPLYING FACTORS

Analysis of New Dynamic Comparator for ADC Circuit

Area and Power Efficient Pass Transistor Based (PTL) Full Adder Design

NEW WIRELESS applications are emerging where

Tuesday, March 29th, 9:15 11:30

CHAPTER 6 PHASE LOCKED LOOP ARCHITECTURE FOR ADC

Design of Robust and power Efficient 8-Bit Ripple Carry Adder using Different Logic Styles

DESIGN OF HIGH FREQUENCY CMOS FRACTIONAL-N FREQUENCY DIVIDER

Implementation of High Performance Carry Save Adder Using Domino Logic

Dedication. To Mum and Dad

A CMOS UWB Transmitter for Intra/Inter-chip Wireless Communication

Adiabatic Logic Circuits for Low Power, High Speed Applications

2 nd Order Sigma-Delta Modulator Using Reversible Fredkin and Toffoli Gates

Low Power 8-Bit ALU Design Using Full Adder and Multiplexer

ECEN689: Special Topics in High-Speed Links Circuits and Systems Spring 2010

Transcription:

Phase Locked Loop using VLSI Technology for Wireless Communication Tarde Chaitali Chandrakant 1, Prof. V.P.Bhope 2 1 PG Student, Department of Electronics and telecommunication Engineering, G.H.Raisoni College of Engineering and Management, Ahmednagar, Maharashtra, India 2 Assistant Professor, Department of Electronics and telecommunication Engineering, G.H.Raisoni College of Engineering and Management, Ahmednagar, Maharashtra, India -------------------------------------------------------------------------------***-------------------------------------------------------------------------------- Abstract: A phase locked loop (PLL) is widely applied for multiple application in multiple areas like wireless communication and instrumentation engineering. In the microwave frequency range these all are applied in frequency synthesis and phase extraction among others. Phase-locked loop can be used to achieve an exact phase and frequency relation between two independent sources. Phased lock loop is a control system that makes an output signal whose frequency is depends on the input phase difference. Phase detector compares phase of input signal with the phase derived from its output oscillator adjusts the frequency of its oscillator to maintain the phase matches. The signal from the phase detector is used to control the oscillator in a feedback loop. As such an operational device the PLL has wide range of applications in telecommunication, computers sciences and electronic system applications. The phase locked loop consists of voltage controlled oscillator and a phase detector. Monolithic phase locked loops have been used for clock recovery and data in communication system, in microprocessor for clock generation and frequency synthesis in wireless application. The survey of Phase Locked Loop reflects that large no. of researchers have applied different techniques like digital and analog simulation by applying mathematical as well as logical relations to design the Phase Locked Loop (PLL). Researchers are discussed a different systems or phenomena with respect to design and attempted to find the unknown parameters and analysed PLL. Since in the day to day applications VLSI/CMOS is very much in demand, it is observed that very few researchers have undertaken the work for designing PLL using VLSI technology. The PLL is created for 45 nm CMOS/VLSI technology in microwind. The main novelties related to the 45 nm technology are the high-k gate oxide, metal gate and very low-k interconnect dielectric. The effective gate length required for 45 nm technology is 25nm. Key Words: Phase Locked Loop, Phase Detector, Filter, VCO, Low Power, Microwind Software, 45nm technology 1. INTRODUCTION Various applications are dependent on the phase locked loop. The PLL is a important part of any communication system and transmitter and receiver of wireless communication. The PLL can be used as a frequency synthesis and for the phase recovering of the other systems. Phase-locked loop is used to make stable signal phase, and hence frequency relation between two independent signal sources. The PLL are also preferred in the injection locking for maintaining the phase lock. For the clock and data recovery a monolithic phase locked loops are used in the communication system, used in the microprocessors, also in the frequency synthesis of wireless application. For transmitting, directly processing and generating the RF signals DSP technology is used, traditional RF engineering will be a fundamental part of wireless communication system design. As it called as wireless transmitter and receiver, it must be able to produce a large frequency range to up convert and down convert the outgoing and incoming data. The monolithic phase locked loop is used for clock and data recovery in the wireless system, clock generation and distribution in the microprocessor and frequency synthesis in communication system. Figure.1 PLL used in wireless trans-receiver The PLL is depends on feedback, so is called as feedback system i.e. shown in figure 2016, IRJET Impact Factor value: 4.45 ISO 9001:2008 Certified Journal Page 1967

Fin Phase detector (XOR Gate) Loop Filter (RC Filter) Charge pump Voltage controlle d oscillator Fout 2.1 Design of XOR gate as phase detector The phase detector obtains the relative phase difference between two input signals and gives output a signal that is proportional to this phase difference. This output signal is then adjust the output of the Oscillator and thus the second inputs via a feedback network. First input of phase detector is a reference clock that is generated off chip while the other clock input is also a version of the VCO. Two basic types of phase detectors are mostly used. These include the XOR gate and the Mixer as detector. Figure 2. PLL block Diagram It is an important building block of wireless communication system like mobile phones and other communication devices. Also PLL is useful in the speed control of motor in the disk readers. There are two types of PLL are monolithic and digital. In the microwave range applications, PLL is used as frequency synthesizer and phase recovery circuit. 2. PROPOSED PHASE LOCKED LOOP DESIGN A PLL is a feedback system made of three elements: a phase detector, a loop filter and a high performance voltage controlled oscillator (VCO). To achieve the layout of proposed PLL, CMOS circuit of each element of proposed PLL is converted into physical layout. For that, lambda based rules of microwind software are used. After cascading the layout of each small device, final layout is obtained. This paper particularly focuses on analysis and design of phase locked loop with low power consumption using VLSI technology. Figure.3 Symbol of XOR gate Table 2. Truth table of XOR gate Input Output 00 0 01 1 11 0 10 1 Table 1. Number of acronyms and symbols Damping factor Natural frequency Kd Ko phase detector gain gain of the VCO R 1, R 2 C 1, C 2 tracking range capture range/ pull-in Resistors Capacitors Figure.4 Output of XOR gate 2016, IRJET Impact Factor value: 4.45 ISO 9001:2008 Certified Journal Page 1968

Above fig. is shows the RC low pass Filter, the function is described by Equ.1 Where, R1 & C1= Resistor and Capacitor, Time constant Figure.5 Layout of XOR gate 2.2 Loop filter and charge pump The filter is used to change the in exact phase difference V PD to analog voltage Vc which is same as to the average voltage V PD. The sudden variations of the detector output are made like curve. It converts output into a slow changing signal V c which will then control the voltage controlled oscillator. Without filtering, the VCO control would have too rapid changes which would lead to instability. The filter can use a large capacitor C, charged and discharged through the R on into a resistance of the switch. The R.C delay makes a low-pass filter. The loop filter is important to the performance of the PLL. 1.) Attenuate high frequency noise of the detector. 2.) Improves the hold and capture ranges 3.) Improves the switching speed of the loop in lock. 4.) Easy to change the dynamics characteristics of the PLL Figure.7 Layout of XOR gate with filter 2.3 Voltage controlled Oscillator Voltage oscillators are used in each kinds of electronic systems in the data systems, communication and sensor technology fields. For example in radio frequency (RF) communication systems, they are used for frequency translation of information signals and for channel selection. CMOS inverter ring oscillators offer some valuable advantages like a large tuning range, a large signal swing and a small chip area. Figure.8 Ring Oscillator using inverter Figure.6 RC low pass filter 2016, IRJET Impact Factor value: 4.45 ISO 9001:2008 Certified Journal Page 1969

Figure.9 Layout of VCO 2.4 Actual design of PLL PLL is designed by combining the all three designs. It gives a proper output as the requirements. It is used to generate a required frequency. It generates a high frequency signal. A 45 nm technology is used in the designing. Figure.11 Output waveforms of XOR gate 3.2 Output of XOR gate with Filter At second stage, a loop filter is connected at the output of a XOR gate. The RC filter is used as a low pass filter or loop filter. Obtained result waveforms are shown in figure. The total power consumption up to this level is 7.447µW. At figure, a, b are inputs. S1, XNOR and XOR are outputs. S1 is an output of filter. In that, we can observe the effects of filter on XOR output also. Figure.10 Layout of whole system 3. RESULTS OF DESIGN 3.1 Outputs of XOR gate: In the results, CMOS design of XOR gate simulation, exact output is observed. Design is developed for low power consumption. To achieve that firstly XNOR gate is implemented and then using inverter, getting a XOR of two signals. The result window shows four signals i.e. two input signals, XNOR and XOR output signals. Observed power consumption is 0.262µW at XOR stage. Figure.12 Output waveforms of XOR gate with filter 3.3 Output of VCO The output of the voltage controlled oscillator is dependent on the control voltage at the input. It will generates a frequency as per the control voltage. As voltage increases, output frequency will be increases. The figure shows a VCO designed using 45nm technology. Power consumption of only VCO is 4.173 µw 2016, IRJET Impact Factor value: 4.45 ISO 9001:2008 Certified Journal Page 1970

REFERENCES [1] Chih-Ming Hung and Kenneth K. O, A Fully Integrated 1.5-V 5.5-GHz CMOS Phase-Locked Loop, IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 37, NO. 4, APRIL 2002 [2] Yozo Shoji, Martyn J. Fice, Yoshihisa Takayama, and Alwyn J. Seeds, A Pilot-Carrier Coherent LEO-to- Ground Downlink System Using an Optical Injection Phase Lock Loop (OIPLL) Technique, JOURNAL OF LIGHTWAVE TECHNOLOGY, VOL. 30, NO. 16, AUGUST 15, 2012 Figure.13 Output waveforms of VCO. 3.4 Outputs of system This figure will shows the output of whole system i.e. the generated frequency is 9.5GHz with very less power consumption in microwatt. [3] Chaitali P.Charjan, Asso.Prof.Atul S.Joshi, Phase Locked Loop Using VLSI Technology For Wireless Communication In International Journal Of Innovative Research In Electrical, Electronics, Instrumentation And Control Engineering Vol. 2, Issue 4, April 2014 [4] K.Rajasekhar, S.Adilakshmi, Design of High Performance Phase Locked loop for Multiple outputs with Ultra Low Power Sub Threshold Logic, International Journal of Engineering Research and Applications (IJERA) Vol. 2, Issue 2,Mar-Apr 2012 [5] G. Konstanznig. A. Springer, R. Weigel', A Low Power 4.3GHz Phase-Locked Loop with Advanced Dual-Mode Tuning Technique including UQ-Signal Generation in 0.12pm Standard CMOS, 02003 IEEE Figure.14 Output waveforms of PLL. [6] Ms. Ujwala A. Belorkar and Dr. S.A.Ladhake Design of low power phase locked loop (PLL) using 45nm VLSI technology, in International journal of VLSI design & Communication Systems (VLSICS), Vol.1, No.2, June 2010 4. CONCLUSIONS In conclusion, the PLL is combination of multiple small systems. The block by block designing is required. The simulation is done by software Microwind. Achieved results are shown in above figure. The signal of 9.5 GHz is generated in this system and power consumption of system is also low that is 28.535 µw. The overall results has been achieved by using a 45nm technology which is a developing technology. [7] Chaitali P.Charjan, Asso.Prof.Atul S.Joshi Implementation of 2.4 GHz Phase Locke Loop using Sigma Delta Modulator, in International Journal of Application or Innovation in Engineering& Management (IJAIEM) Volume 3, Issue 3, March 2014 2016, IRJET Impact Factor value: 4.45 ISO 9001:2008 Certified Journal Page 1971