International Journal of Advance Engineering and Research Development

Similar documents
PERFORMANCE IMPROVEMENT AND AREA OPTIMIZATION OF CARRY SPECULATIVE ADDITION USING MODIFIED CARRY GENERATORS

Design and Implementation of High Speed Carry Select Adder

Design of Baugh Wooley Multiplier with Adaptive Hold Logic. M.Kavia, V.Meenakshi

FPGA Implementation of Area-Delay and Power Efficient Carry Select Adder

Design and Implementation of High Speed Carry Select Adder Korrapatti Mohammed Ghouse 1 K.Bala. 2

Design of an optimized multiplier based on approximation logic

SIGNED PIPELINED MULTIPLIER USING HIGH SPEED COMPRESSORS

A Survey on A High Performance Approximate Adder And Two High Performance Approximate Multipliers

An Optimized Implementation of CSLA and CLLA for 32-bit Unsigned Multiplier Using Verilog

Design of High Speed Carry Select Adder using Spurious Power Suppression Technique

Design of Signed Multiplier Using T-Flip Flop

A Novel Approach to 32-Bit Approximate Adder

128 BIT MODIFIED SQUARE ROOT CARRY SELECT ADDER

SQRT CSLA with Less Delay and Reduced Area Using FPGA

Design of a Power Optimal Reversible FIR Filter ASIC Speech Signal Processing

Design and Implementation of High Speed Area Efficient Carry Select Adder Using Spanning Tree Adder Technique

AREA AND DELAY EFFICIENT DESIGN FOR PARALLEL PREFIX FINITE FIELD MULTIPLIER

Design and Implementation of Carry Select Adder Using Binary to Excess-One Converter

DESIGN OF FIR FILTER ARCHITECTURE USING VARIOUS EFFICIENT MULTIPLIERS Indumathi M #1, Vijaya Bala V #2

Area and Delay Efficient Carry Select Adder using Carry Prediction Approach

An Optimized Design for Parallel MAC based on Radix-4 MBA

Reduced Area Carry Select Adder with Low Power Consumptions

Area Power and Delay Efficient Carry Select Adder (CSLA) Using Bit Excess Technique

An Efficient Higher Order And High Speed Kogge-Stone Based CSLA Using Common Boolean Logic

An Efficient SQRT Architecture of Carry Select Adder Design by HA and Common Boolean Logic PinnikaVenkateswarlu 1, Ragutla Kalpana 2

High performance Radix-16 Booth Partial Product Generator for 64-bit Binary Multipliers

Design and Analysis of Row Bypass Multiplier using various logic Full Adders

DESIGN OF HIGH SPEED AND ENERGY EFFICIENT CARRY SKIP ADDER

An Optimized Wallace Tree Multiplier using Parallel Prefix Han-Carlson Adder for DSP Processors

Comparative Analysis of Various Adders using VHDL

Design of Roba Mutiplier Using Booth Signed Multiplier and Brent Kung Adder

High Speed Speculative Multiplier Using 3 Step Speculative Carry Save Reduction Tree

Implementation of 256-bit High Speed and Area Efficient Carry Select Adder

International Journal of Scientific & Engineering Research, Volume 7, Issue 3, March-2016 ISSN

Design of 16-bit Heterogeneous Adder Architectures Using Different Homogeneous Adders

Optimized area-delay and power efficient carry select adder

FPGA Implementation of Area Efficient and Delay Optimized 32-Bit SQRT CSLA with First Addition Logic

Design and Comparative Analysis of Conventional Adders and Parallel Prefix Adders K. Madhavi 1, Kuppam N Chandrasekar 2

An Optimized Design of High-Speed and Energy- Efficient Carry Skip Adder with Variable Latency Extension

Implementation of Discrete Wavelet Transform for Image Compression Using Enhanced Half Ripple Carry Adder

A Novel High-Speed, Higher-Order 128 bit Adders for Digital Signal Processing Applications Using Advanced EDA Tools

Design and Implementation of a delay and area efficient 32x32bit Vedic Multiplier using Brent Kung Adder

International Journal of Advance Engineering and Research Development

DESIGN OF LOW POWER HIGH SPEED ERROR TOLERANT ADDERS USING FPGA

DESIGN OF EFFICIENT MULTIPLIER USING ADAPTIVE HOLD LOGIC

II. LITERATURE REVIEW

Reduced Complexity Wallace Tree Mulplier and Enhanced Carry Look-Ahead Adder for Digital FIR Filter

DESIGN AND IMPLEMENTATION OF AREA EFFICIENT, LOW-POWER AND HIGH SPEED 128-BIT REGULAR SQUARE ROOT CARRY SELECT ADDER

Structural VHDL Implementation of Wallace Multiplier

An Design of Radix-4 Modified Booth Encoded Multiplier and Optimised Carry Select Adder Design for Efficient Area and Delay

High Speed Non-Linear Carry Select Adder

LOW POWER HIGH SPEED MODIFIED SQRT CSLA DESIGN USING D-LATCH & BK ADDER

AN EFFICIENT DESIGN OF ROBA MULTIPLIERS 1 BADDI. MOUNIKA, 2 V. RAMA RAO M.Tech, Assistant professor

Implementation of 32-Bit Carry Select Adder using Brent-Kung Adder

A Novel High Performance 64-bit MAC Unit with Modified Wallace Tree Multiplier

ISSN Vol.02, Issue.11, December-2014, Pages:

Implementation of High Performance Carry Save Adder Using Domino Logic

DESIGN AND IMPLEMENTATION OF 64- BIT CARRY SELECT ADDER IN FPGA

Implementation and Performance Analysis of different Multipliers

Design and Simulation of Convolution Using Booth Encoded Wallace Tree Multiplier

Design A Redundant Binary Multiplier Using Dual Logic Level Technique

Multiplier and Accumulator Using Csla

Index Terms: Low Power, CSLA, Area Efficient, BEC.

Improved Performance and Simplistic Design of CSLA with Optimised Blocks

EFFICIENT DESIGN AND IMPLEMENTATION OF ADDERS WITH REVERSIBLE LOGIC

JDT EFFECTIVE METHOD FOR IMPLEMENTATION OF WALLACE TREE MULTIPLIER USING FAST ADDERS

Low Power and Area EfficientALU Design

2 Assoc Prof, Dept of ECE, George Institute of Engineering & Technology, Markapur, AP, India,

Design Of Arthematic Logic Unit using GDI adder and multiplexer 1

DESIGN OF LOW POWER / HIGH SPEED MULTIPLIER USING SPURIOUS POWER SUPPRESSION TECHNIQUE (SPST)

International Journal of Computer Engineering and Applications, Volume XI, Issue XI, Nov. 17, ISSN

Design and Implementation of High Speed Carry Select Adder

Implementation of a FFT using High Speed and Power Efficient Multiplier

A Highly Efficient Carry Select Adder

VLSI IMPLEMENTATION OF AREA, DELAYANDPOWER EFFICIENT MULTISTAGE SQRT-CSLA ARCHITECTURE DESIGN

A COMPARATIVE ANALYSIS OF AN ULTRA-LOW VOLTAGE 1-BIT FULL SUBTRACTOR DESIGNED IN BOTH DIGITAL AND ANALOG ENVIRONMENTS

International Journal of Modern Trends in Engineering and Research

Design of a Power Optimal Reversible FIR Filter for Speech Signal Processing

Self-Checking Carry-Select Adder Design Based on Two-Pair Two-Rail Checker

CHAPTER 5 DESIGN OF COMBINATIONAL LOGIC CIRCUITS IN QCA

High Speed Non Linear Carry Select Adder Used In Wallace Tree Multiplier and In Radix-4 Booth Recorded Multiplier

CSE 370 Winter Homework 5 Solutions

International Journal of Advance Engineering and Research Development

Implementation of 32-Bit Unsigned Multiplier Using CLAA and CSLA

INTERNATIONAL JOURNAL OF ENGINEERING SCIENCES & RESEARCH TECHNOLOGY

Key words High speed arithmetic, error tolerant technique, power dissipation, Digital Signal Processi (DSP),

Power Efficient Weighted Modulo 2 n +1 Adder

ISSN: X International Journal of Advanced Research in Electronics and Communication Engineering (IJARECE) Volume 1, Issue 5, November 2012

Implementation of a High Speed and Power Efficient Reliable Multiplier Using Adaptive Hold Technique

A Novel Approach For Designing A Low Power Parallel Prefix Adders

A High Speed Wallace Tree Multiplier Using Modified Booth Algorithm for Fast Arithmetic Circuits

PERFORMANCE ANALYSIS OF DIFFERENT ADDERS USING FPGA

AREA EFFICIENT DISTRIBUTED ARITHMETIC DISCRETE COSINE TRANSFORM USING MODIFIED WALLACE TREE MULTIPLIER

Design and Analysis of a High Speed Carry Select Adder

Implementation of Parallel Multiplier-Accumulator using Radix- 2 Modified Booth Algorithm and SPST

Design of high speed multiplier using Modified Booth Algorithm with hybrid carry look-ahead adder

ISSN:

Modelling Of Adders Using CMOS GDI For Vedic Multipliers

A HIGH SPEED DYNAMIC RIPPLE CARRY ADDER

FOR HIGH SPEED LOW POWER APPLICATIONS USING RADIX-4 MODIFIED BOOTH ENCODER

Transcription:

Scientific Journal of Impact Factor (SJIF): 5.71 International Journal of Advance Engineering and Research Development Volume 5, Issue 03, March -2018 e-issn (O): 2348-4470 p-issn (P): 2348-6406 AREA OPTIMIZATION AND PERFORMANCE IMPROVEMENT OF CARRY SPECULATIVE ADDITION BY MODIFYING BLOCK ADDER AND ERROR CORRECTION CIRCUIT V.Chiranjeevi Siva Prasad 1, R.T.V.RamTeja 2, P.SaiSowmyaSree 3, U.Pradeep 4 1.2.3.4 Department of Electronics and Communication Engineering, Bapatla Engineering College P.P.M.Prasad, Asst. professor Dept. of Electronics and Communication Engineering, Bapatla Engineering College Abstract: This paper proposes carry speculative addition using modified error correction, block adder design to reduce critical path delay there by reducing area and power consumption. The modified error correction block and block adder possesses less number of gates compared with existing circuit. The complete proposed Carry Speculative Addition using modified error correction and block adder with a data latching circuit to get continuous data into circuit architecture is implemented using Verilog HDL and the design is simulated using Xilinx ISE and vivado 2016.4,artix 7 family device XC7A100TCSG324-1. Keywords: Full adder, speculation, critical path delay, variable latency, error detection, error recovery. I.INTODUCTION Adder is the one of the most basic element in digital systems. The performance of an adder depends on amount of power consumed by the circuit, space occupied, time taken to produce output after application of inputs and accuracy of obtained result. Ripple carry adder is the traditional adder used for performing addition operation in digital systems, due to large latency produced by this circuit it is modified using lookahead carry generator. The resultant lookahead adder is not suitable for addition of data with large bit length because of its low speed performance, high area. Using pipelining concept the performance of adder was increased but there is more power consumption [2]. Some designs are developed from the observations that critical path is rarely activated in traditional adders, based on speculation technique by sacrificing exactness in result. These approximations increase the performance by reducing power consumption with a simplified circuit, where strict requirements are relaxed. Speculation technique is an optimization technique based on prediction mechanism for reducing delay in arithmetic circuits. The variable latency unit exhibit the property that the number of cycles taken to compute their outputs varies depending on the input values. By adopting emerging concept in VLSI design, speculative techniques a variable latency carry speculative adder was designed [1]. Replacement of internal carry generator block with single AND, OR gate implementation doesn t give satisfactory sum for all combination [3]. Now in our project we are going to reduce the area occupied by the existing circuit, power consumption, propagation delay of existing carry speculative adder by modifying the block adder and error correction circuits. These adders are useful in applications such as DSP, Microprocessors, Video compressions, Image processing applications which involve large number additions. II.EXSITINGTECHNIQUE 2.1 CARRY SPECULATIVE ADDER CARRY SPECULATIVE ADDER () is used to reduce the critical path delay of arithmetic circuit which is designed based on carry speculation technique with an assumption that the carry out bit generated at a particular position of input bits depends only up to previous 'x' bits rather than up to LSB bit. This architecture uses carry predictor, internal carry generator, sum generator blocks and multiplexers. The block diagram of carry speculative adder is as shown in the figure1 The n-bit is divided into small block adders all those block adders operates parallel. A carry predictor circuit is used as selection line to the multiplexer whose inputs are connected to the bit pattern coming from internal carry generators with one connected to binary one (Vdd) and other to binary zero (gnd). The size of each block adder is x-bit, there are 'm' independent block adders and '(m-1)' carry predictor circuits in the, where m = (n/x). 2.1.1 CARRY PREDICTOR In order to reduce the critical path delay a carry predictor circuit is designed to predict carry out bit of corresponding block adder. This circuit uses the bits that are near to MSB bits of corresponding block adder as input to generate predicted output. Which results minimum loss of accuracy but improvement in performance. Since the probability of effecting the carry out bits due to bits near to LSB is low. If we use 'k' previous bits of block adder from MSB (including MSB) to predict the carry out bit from corresponding block adder then the probability that @IJAERD-2018, All rights Reserved 888

carry out bit be binary one is 1/2^k because the probability of propagate signal Pi (ai XOR bi) having a value of binary one is 1/2 in each position. Figure1. implementation Figure2.Carry predictor circuit (Cout=predictedoutput) 2.1.2. INTERNAL CARRY AND SUM GENERATOR: In traditional adders (Ripple carry, Lookahead carry adders) we use full adders by cascading two half adders and an OR gate to generate sum bit, and carry bit. The gate level implementation of full adder with input bits as Ai, Bi and output bits Ci, Si is shown in the figure.3 Figure3.Block diagram of full adder But in block adder the sum generator and carry generator blocks are implemented separately to generate sum and carry bit by using an additional logic gate compared with the traditional full adder block as shown in figure.4 Figure 4(a)Block diagram of Sum generator @IJAERD-2018, All rights Reserved 889

Figure4(b) Block diagram of Carry generator But the modified full adder block implementation as two separate blocks results in path delay reduction in generating carry bit. Since the traditional adder block is three gate level implementation but the internal carry generator of is a two level implementation. 2.1.3. BLOCK ADDER: The block diagram of block adder in the existing is as shown in figure 5 Figure 5. Block diagram of the Block adder For an 'x' bit block adder, it consists of 'x' number of two bit multiplexer, sum generators and '2x' number of two bit internal carry generators. From the block diagram shown in fig.5, 'x' number of internal carry generators are connected in cascade with ci in the carry generator block at right most side of block adder ( i.e., with input bits A0,B0 ) as binary one and output from each carry generator block is connected to input of 2x1 mux. The same structure but with ci in the carry generator block at right most side of block adder as binary zero and the output from each carry generator block is connected to other input of mux. When the input pattern is arrived both these blocks operates parallel. The output of carry predictor with input data taken from data applied to right adjacent block adder is used as selection line to all 2x1 mux to select carry bit pattern. The selected bit pattern is propagated to sum generator block (except the carry bit selected from MSB bits applied to corresponding block adder) along with predicted carry to generate partial sum. 2.1.4 ERROR DETECTION: In, the addition operation is based on speculation which may produce accurate or inaccurate results. To check whether the partial sum generated by the block adders are accurate or inaccurate the error detection circuit is designed as shown in the figure.6 @IJAERD-2018, All rights Reserved 890

Figure.6. Block diagram of error detection This circuit uses XOR gates to compare the actual carry out bit (Couti) from "ith" block adder with the output of ith carry predictor block (Couti*) having inputs that are taken from respective block adder. If both are same then the partial sum generated from the block adder using (couti*) the output of carry predictor circuit is accurate. This circuit consist of '(m- 1)' XOR gates, m=n/x.if the output of XOR gate is one then it represent occurrence of error. All the outputs from the XOR gates are applied to OR gate, the output of or gate indicate whether the 'n' bit sum produced is correct or incorrect. 2.1.5 ERROR RECOVERY The output from the each XOR gate (ERR_blk[i]) is used as selection line to generate the correct sum from the partial sum bits (SUMi*) obtained from the block adder.the error recovery circuit is as shown in the figure.7 From the observation that from all possible combinations of input data occurrence of error is getting binary zero as output of carry predictor instead of binary one. Hence if error occurred then the partial sum generated from the block adder is one less than the actual sum. Figure7. Block diagram of Error Recovery Circuit The error detection block shows that partial sum from block adder is added with ERR_blk signal, if error occurred then one is added to the output of block adder otherwise zero is added.here the addition operation require two gate level sum generator, carry generators. @IJAERD-2018, All rights Reserved 891

2.1.6 VARIABLE LATENCY CARRY SPECULATIVE ADDER: Figure 8. implementation with Variable latency A variable latency design can reduce circuit timing waste when critical path delay is used as execution period. In variable latency design, two clock cycles are used. Figure8 shows the with error detection and recovery circuits. When an input pattern is arrived, Variable Latency Carry Speculative Adder (VL) gives the result of the Carry Speculative Adder i.e., SUM* in a cycle. The error detection circuit gives Error block signals and error signal. The Error block signals that are generated by the error detection circuit indicates which block adder generated inaccurate results and the accurate results. The error signal indicates if an error is occurred or not. If the error signal ER indicates 0 and the VALID signal is indicates 1 when the results are accurate. Then, the results calculated by the Carry Speculative Adder are correct and are used as the output. If the Error signal indicates 1 and the VALID signal indicates 0when the results are inaccurate, then the results calculated by the Carry Speculative Adders are not correct and the correct results are recovered from Error Recovery Circuit in one more cycle and result is given as SUMREC. If an error is occurred, the input registers are disabled and no new input is loaded in the circuit. The average latency of the Variable Latency Carry Speculative Adder (VL) is close to that of the Carry Speculative Adder since the error rate of the Carry Speculative Adder is low. III.PROPOSEDTECHNIQUE In VL a full adder block is implemented with two separate sum and carry generators with an extra logic which lead to increase area and power consumption.to compensate this some modifications are done in block adder design and in error recovery block. 3.1 MODIFIED BLOCK ADDER In the existing block adder to the right most internal carry generator blocks the input carry ci is known.if ci=1 then the actual two level internal carry generating is equivalent to single OR gate,and if ci=0 then equivalent to AND gate. Hence compared with existing block adder one level path delay, 6 logic gates are reduced. The block diagram is as shown in the figure.9 3.2 MODIFIED ERROR RECOVERY CIRCUIT From observations it is clear that if we use single AND gate with MSB bits of block adder as inputs as carry prediction circuit an error occurred only when one of the input bit to predicted circuit is binary one and the actual carry propagated to this combination is one in those cases the carry out from block adder is binary one but predicted carry is binary zero. In those situations the ERROR signal is used as enable signal to the select sum from error recovery block. @IJAERD-2018, All rights Reserved 892

From fig10 error recovery block consists of XOR gates with input bit pattern are carry bit pattern generated for ci=1 (Pi) case and the half adder sum for the input bit pattern applied to that block, which is obtained after first level in the sum generator block. Figure 9. Block diagram of block adder with Modified carry generators Figure 10. Block diagram of modified Error Recovery Circuit 3.3 VARIABLE LATENCY CARRY SPECULATIVE ADDER USING MODIFIED BLOCKS: In variable latency carry speculative adder, Carry Speculative Adder,error detection circuit, error recovery circuit,data latching circuit and multibit multiplexer are used as shown in figure 11.When an input pattern is arrived, VL gives the result of the (i.e., SUM * ) in a cycle. The error detection circuit gives Error_ block signals and error signal. The error recovery circuit recovers the results when an error occurs based on the Error_block, the results from error recovery circuit and cspa are given to multibit multiplexor and the error is used as multiplexor select signal.when the ER signal is 1 which selects recovers signal from error recovery circuit. When the ER signal is 0 which selects results from @IJAERD-2018, All rights Reserved 893

Figure.11 modified implementation with Variable latency. When an error is occurred, the input registers are disabled and no new input is latched in the circuit. This data latching which consists of not gate is replaced with Xor gate. In the latching circuit, an exclusive or operation is performed between error signal and complement of error signal. The valid signal enabling latch new data into input registers after the old data is recovered. IV. EXPERIMENTALRESULTS Carry Speculative Addition using Modified Blocks architecture is implemented in Verilog HDL and simulated the designed architecture using Xilinx vivado2016.4, Artix7 family device Xc7a100Tcsg324-1.This adder is implemented for three widths. In each case, the maximum combinational path delay, number of LUT S required and Power Analysis is calculated. Table I Table II and Table III show the results of adders for three widths. From the simulation results the number of LUT S is decrease by 36%,whileperformance of with modified Blocks is improved by 20%, and Power is reduced by 5%. Table I: Maximum Combinational Path Delay of and M DELAY(ns) ADDER BIT LENGTH Existing Modified 16 3.098 2.921 32 4.656 3.296 64 5.215 3.814 Table II: Number of LUT S in existing and modified AREA ADDER BIT LENGTH Existing Modified 16 70 37 32 76 39 64 173 150 @IJAERD-2018, All rights Reserved 894

Table. III: Power analysis of existing and modified POWER (W) ADDER BIT LENGTH Existing Modified 16 11.83 11.08 32 25.293 24.654 64 49.417 46.454 V. CONCLUSION From the results it is clear that implementation of with modification in error detection block and in block adder reduce the power consumption, maximum combinational path delay and utilization of LUT s.in this paper, two types of carry generators are used for input carry one and carry zero implementation of separate design, a data latching circuit is also implemented in variable latency design to use continuous input to adder without area overhead. This type of adders used in DSP applications, image processing and video compression applications involves large number of addition REFERENCES [1] Carry Speculative Adder with Variable Latency for Low Power VLSI, by Subhashinee A and Rajasekaran C, Department of Electronics and Communication Engineering, K S Rangasamy College of Technology, Tiruchengode, India [2] High Speed and Low-Power VLSI-Architecture for Inexact Speculative Adder by Rahul Shrestha, Member, IEEE School of Computer &Electrical Engineering, Indin Institute of Technology(IIT) Mandi, rahulshrestha@iitmandi.ac.in [3] Performance Improvement And Area Optimization Of Carry Speculative Addition Using Modified Carry Generators, Ijsret Paper By Y PrudhviBhaskar, S K Ahemed Ali, B V Pavan Kumar, Department of ECE, SASI Institute of Technology and Engineering, Tadepalligudem, Andhra Pradesh, India. [4] DIGITAL DESIGN With An introduction to the Verilog HDL, Fifth Editin, by M. MORRIS MANO, MICHAEL D. CILETTI [5] Ing-Chao Lin, Senior Member, IEEE, Yi-Ming Yang, and Cheng-Chian Lin, High-Performance Low-Power Carry Speculative Addition With Variable Latency, IEEE transactions on very large scale integration (vlsi) systems [6] Gai Liu, Ye Tao, Mingxing Tan, and ZhiruZhang,Computer Systems Laboratory, Electrical and Computer Engineering, CASA: Correlation-Aware Speculative Adders [7] Junjun Hu and WeikangQian, Shanghai A New Approximate Adder with Low Relative Error and Correct Sign Calculation, 2014 [8] V. Gupta, D. Mohapatra, A. Raghunathan, and K. Roy, Low-power digital signal processing using approximate adders, IEEE Trans. Comput.- Aided Design Integr. Circuits Syst., vol. 32, no. 1, pp. 124 137, @IJAERD-2018, All rights Reserved 895