CD54HC4017, CD74HC4017

Similar documents
Data sheet acquired from Harris Semiconductor SCHS038C Revised October 2003

CD54HC4060, CD74HC4060, CD54HCT4060, CD74HCT4060

CD54HC4049, CD74HC4049, CD54HC4050, CD74HC4050

CD54HC194, CD74HC194, CD74HCT194

SN74LVC138A-Q1 3-LINE TO 8-LINE DECODER/DEMULTIPLEXER SCAS708B SEPTEMBER 2003 REVISED FEBRUARY 2008

CD54HC147, CD74HC147, CD74HCT147

CD54HC75, CD74HC75, CD54HCT75, CD74HCT75

CD54HC4075, CD74HC4075, CD54HCT4075, CD74HCT4075

ORDERING INFORMATION. QFN RGY Tape and reel SN74CBT3257RGYR CU257. SOIC D Tape and reel SN74CBT3257DR


CD54HC139, CD74HC139, CD54HCT139, CD74HCT139

CD54HC194, CD74HC194, CD74HCT194

CD54HC4015, CD74HC4015

CD74HC4051-Q1 ANALOG MULTIPLEXER/DEMULTIPLEXER

CD54/74HC74, CD54/74HCT74

CD54HC273, CD74HC273, CD54HCT273, CD74HCT273

CD74HC73, CD74HCT73. Dual J-K Flip-Flop with Reset Negative-Edge Trigger. Features. Description. Ordering Information. Pinout

CD54/74HC30, CD54/74HCT30

CD74HC4518, CD54HC4520, CD74HC4520, CD74HCT4520

CD54/74HC540, CD74HCT540, CD54/74HC541, CD54/74HCT541

5-V/3.3-V CMOS Outputs 5-V/3.3-V Input Down to 2.5-V Output Level I off Supports Partial-Power-Down Mode Shift With 2.5-V V CC

CD54HC40103, CD74HC40103, CD74HCT40103

CD54/74HC240, CD54/74HCT240, CD74HC241, CD54/74HCT241, CD54/74HC244, CD54/74HCT244 High-Speed CMOS Logic Octal Buffer/Line Drivers, Three-State

description/ordering information

CD74HC534, CD74HCT534, CD74HC564, CD74HCT564

CD54HC132, CD74HC132, CD54HCT132, CD74HCT132

CD54HC10, CD74HC10, CD54HCT10, CD74HCT10

CD54HC273, CD74HC273, CD54HCT273, CD74HCT273

CD54HC109, CD74HC109, CD54HCT109, CD74HCT109

CD54HC164, CD74HC164, CD54HCT164, CD74HCT164

CD54HC73, CD74HC73, CD74HCT73

ORDERING INFORMATION. TOP-SIDE MARKING PDIP N Tube SN74S1051N SN74S1051N

CD54HC283, CD74HC283, CD54HCT283, CD74HCT283

CD74HC4017-Q1 HIGH-SPEED CMOS LOGIC DECADE COUNTER/DIVIDER WITH 10 DECODED OUTPUTS

DUAL RS-232 DRIVER/RECEIVER WITH IEC PROTECTION

CD54HC7266, CD74HC7266

CD54HC173, CD74HC173, CD54HCT173, CD74HCT173 High-Speed CMOS Logic Quad D-Type Flip-Flop, Three-State Description Features

CD54HC74, CD74HC74, CD54HCT74, CD74HCT74

CD54/74HC374, CD54/74HCT374, CD54/74HC574, CD54/74HCT574

CD54HC166, CD74HC166, CD54HCT166, CD74HCT166

CD54HC280, CD74HC280, CD54HCT280, CD74HCT280

CD54HC251, CD74HC251, CD54HCT251, CD74HCT251

CD54HC221, CD74HC221, CD74HCT221. High-Speed CMOS Logic Dual Monostable Multivibrator with Reset. Features. Description

CD54HC14, CD74HC14, CD54HCT14, CD74HCT14

CD54/74HC123, CD54/74HCT123, CD74HC423, CD74HCT423

CD54/74HC374, CD54/74HCT374, CD54/74HC574, CD54/74HCT574

CD54/74HC540, CD74HCT540, CD54/74HC541, CD54/74HCT541

description/ordering information

CD54HC4059, CD74HC4059

ORDERING INFORMATION T A PACKAGE ORDERABLE PART NUMBER. SOIC D Tape and reel SN74CBTD3306DR 40 C to85 C

CD54HC112, CD74HC112, CD54HCT112, CD74HCT112

CD54/74AC283, CD54/74ACT283

SN74CB3T3253 DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER

CD54HC299, CD74HC299, CD54HCT299, CD74HCT299

CD54/74HC221, CD74HCT221

CD54HC194, CD74HC194, CD74HCT194

VOLTAGE PROTECTION FOR 2-, 3-, OR 4-CELL Lion BATTERIES (2 nd PROTECTION)

SN54HC574, SN74HC574 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

SN74CB3Q OF-8 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH

CD54HC4075, CD74HC4075, CD54HCT4075, CD74HCT4075

CD54HC4538, CD74HC4538, CD54HCT4538, CD74HCT4538

CD74AC251, CD74ACT251

CD54HC173, CD74HC173, CD54HCT173, CD74HCT173

CD54/74HC139, CD54/74HCT139

SN74CBT3253C DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH 2-V UNDERSHOOT PROTECTION

CD54/74HC10, CD54/74HCT10

CD74HC221, CD74HCT221

CD54HC221, CD74HC221, CD74HCT221. High-Speed CMOS Logic Dual Monostable Multivibrator with Reset. Features. Description

CD54HC221, CD74HC221, CD74HCT221. High-Speed CMOS Logic Dual Monostable Multivibrator with Reset. Features. Description

CD54/74HC02, CD54/74HCT02

Related Synchronous MOSFET Drivers DEVICE NAME ADDITIONAL FEATURES INPUTS TPS2830. Noninverted TPS2831. Inverted TPS2834. Noninverted TPS2835

CD54/74HC175, CD54/74HCT175

CD54HC173, CD74HC173, CD54HCT173, CD74HCT173

CD54/74HC123, CD54/74HCT123, CD74HC423, CD74HCT423

SN54ABT125, SN74ABT125 QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS

CD54HC4060, CD74HC4060, CD54HCT4060, CD74HCT4060

SN5406, SN5416, SN7406, SN7416 HEX INVERTER BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS SDLS031A DECEMBER 1983 REVISED DECEMBER 2001

CD74HC123, CD74HCT123, CD74HC423, CD74HCT423

CD54/74AC280, CD54/74ACT280

SN54AC04, SN74AC04 HEX INVERTERS

Single 3-Input Positive-XOR Gate Check for Samples: SN74LVC1G386

CD54/74HC240, CD54/74HCT240, CD74HC241, CD54/74HCT241, CD54/74HC244, CD54/74HCT244 High Speed CMOS Logic Octal Buffer/Line Drivers, Three-State

TRS3221E 3-V TO 5.5-V SINGLE-CHANNEL RS-232 LINE DRIVER/RECEIVER WITH ±15-kV IEC ESD PROTECTION

ORDERING INFORMATION. QFN RGY Tape and reel SN74CBT3257RGYR CU257. SOIC D Tape and reel SN74CBT3257DR

CD74HC374, CD74HCT374, CD74HC574, CD74HCT574

Data sheet acquired from Harris Semiconductor SCHS083B Revised March 2003

CD54HC4538, CD74HC4538, CD74HCT4538

CD54/74HC374, CD54/74HCT374, CD54/74HC574, CD54/74HCT574

ORDERING INFORMATION. SOIC DW Tape and reel SN74CBT3384ADWR


CD74HC374, CD74HCT374, CD74HC574, CD74HCT574

CD54HC40105, CD74HC40105, CD54HCT40105, CD74HCT40105

GENERAL-PURPOSE LOW-VOLTAGE COMPARATORS

SN54ACT374, SN74ACT374 OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOPS WITH 3-STATE OUTPUTS

CD4051B-Q1, CD4052B-Q1, CD4053B-Q1 CMOS ANALOG MULTIPLEXERS/DEMULTIPLEXERS WITH LOGIC LEVEL CONVERSION

CD74HC138-Q1 HIGH-SPEED CMOS LOGIC 3- TO 8-LINE INVERTING DECODER/DEMULTIPLEXER

SN54ALS32, SN54AS32, SN74ALS32, SN74AS32 QUADRUPLE 2-INPUT POSITIVE-OR GATES

SN74LVC1G32-Q1 SINGLE 2-INPUT POSITIVE-OR GATE

SINGLE INVERTER GATE Check for Samples: SN74LVC1G04

CD74HC4067, CD74HCT4067

Transcription:

CD54HC4017, CD74HC4017 Data sheet acquired from Harris Semiconductor SCHS200D November 1997 - Revised October 2003 High-Speed CMOS Logic Decade Counter/Divider with 10 Decoded Outputs [ /Title (CD74 HC401 7) /Subject (High Speed CMOS Logic Decade Counte Features Fully Static Operation Buffered Inputs Common Reset Positive Edge Clocking Typical f MAX = 50MHz at V CC =5V,C L = 15pF, T A =25 o C Fanout (Over Temperature Range) - Standard Outputs............... 10 LSTTL Loads - Bus Driver Outputs............. 15 LSTTL Loads Wide Operating Temperature Range... -55 o C to 125 o C Balanced Propagation Delay and Transition Times Significant Power Reduction Compared to LSTTL Logic ICs HC Types - 2V to 6V Operation - High Noise Immunity: N IL = 30%, N IH = 30% of V CC at V CC = 5V Description The HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes from high to low, and can be used in conjunction with the CLOCK ENABLE (CE) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except 0, low. The device can drive up to 10 low power Schottky equivalent loads. Ordering Information PART NUMBER TEMP. RANGE ( o C) PACKAGE CD54HC4017F3A -55 to 125 16 Ld CERDIP CD74HC4017E -55 to 125 16 Ld PDIP CD74HC4017M -55 to 125 16 Ld SOIC CD74HC4017MT -55 to 125 16 Ld SOIC CD74HC4017M96-55 to 125 16 Ld SOIC CD74HC4017NSR -55 to 125 16 Ld SOP CD74HC4017PW -55 to 125 16 Ld TSSOP CD74HC4017PWR -55 to 125 16 Ld TSSOP NOTE: When ordering, use the entire part number. The suffixes 96 and R denote tape and reel. The suffix T denotes a small-quantity reel of 250. Pinout CD54HC4017 (CERDIP) CD74HC4017 (PDIP, SOIC, SOP, TSSOP) TOP VIEW 5 1 16 V CC 1 2 15 MR 0 3 14 CP 2 4 13 CE 6 5 12 TC 7 6 11 9 3 7 10 4 GND 8 9 8 CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures. Copyright 2003, Texas Instruments Incorporated 1

CD54HC4017, CD74HC4017 Functional Diagram CLOCK CLOCK ENABLE MASTER RESET 14 13 15 3 2 4 7 10 1 5 6 9 11 12 0 1 2 3 4 5 6 7 8 DECODED DECIMAL OUT 9 TERMINAL COUNT TRUTH TABLE CP CE MR OUTPUT STATE L X L No Change X H L No Change X X H 0 = H, 1-9 = L L L Increments Counter X L No Change X L No Change H L Increments Counter H = High Level L = Low Level = High to Low Transition = Low to High Transition X = Don t Care. If n < 5 TC = H, Otherwise = L 2

CD54HC4017, CD74HC4017 Absolute Maximum Ratings DC Supply Voltage, V CC........................ -0.5V to 7V DC Input Diode Current, I IK For V I < -0.5V or V I > V CC + 0.5V......................±20mA DC Output Diode Current, I OK For V O < -0.5V or V O > V CC + 0.5V....................±20mA DC Output Source or Sink Current per Output Pin, I O For V O > -0.5V or V O < V CC + 0.5V....................±25mA DC V CC or Ground Current, I CC or I GND..................±50mA Operating Conditions Temperature Range, T A...................... -55 o C to 125 o C Supply Voltage Range, V CC HC Types.....................................2V to 6V HCT Types.................................4.5V to 5.5V DC Input or Output Voltage, V I, V O................. 0V to V CC Input Rise and Fall Time 2V...................................... 1000ns (Max) 4.5V...................................... 500ns (Max) 6V....................................... 400ns (Max) Thermal Information Package Thermal Impedance, θ JA (see Note 1): E (PDIP) Package..............................67 o C/W M (SOIC) Package..............................73 o C/W NS (SOP) Package.............................64 o C/W PW (TSSOP) Package..........................108 o C/W Maximum Junction Temperature....................... 150 o C Maximum Storage Temperature Range..........-65 o C to 150 o C Maximum Lead Temperature (Soldering 10s)............. 300 o C (SOIC - Lead Tips Only) CAUTION: Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. NOTE: 1. The package thermal impedance is calculated in accordance with JESD 51-7. DC Electrical Specifications PARAMETER High Level Input Voltage Low Level Input Voltage High Level Output Voltage CMOS Loads High Level Output Voltage TTL Loads Low Level Output Voltage CMOS Loads Low Level Output Voltage TTL Loads Input Leakage Current Quiescent Device Current SYMBOL TEST CONDITIONS V CC 25 o C -40 o C TO 85 o C -55 o C TO 125 o C V I (V) I O (ma) (V) MIN TYP MAX MIN MAX MIN MAX V IH - - 2 1.5 - - 1.5-1.5 - V 4.5 3.15 - - 3.15-3.15 - V 6 4.2 - - 4.2-4.2 - V V IL - - 2 - - 0.5-0.5-0.5 V 4.5 - - 1.35-1.35-1.35 V 6 - - 1.8-1.8-1.8 V V OH V IH or V IL -0.02 2 1.9 - - 1.9-1.9 - V -0.02 4.5 4.4 - - 4.4-4.4 - V -0.02 6 5.9 - - 5.9-5.9 - V UNITS - - - - - - - - - V -4 4.5 3.98 - - 3.84-3.7 - V -5.2 6 5.48 - - 5.34-5.2 - V V OL V IH or V IL 0.02 2 - - 0.1-0.1-0.1 V 0.02 4.5 - - 0.1-0.1-0.1 V 0.02 6 - - 0.1-0.1-0.1 V I I I CC V CC or GND V CC or GND - - - - - - - - - V 4 4.5 - - 0.26-0.33-0.4 V 5.2 6 - - 0.26-0.33-0.4 V - 6 - - ±0.1 - ±1 - ±1 µa 0 6 - - 8-80 - 160 µa 3

CD54HC4017, CD74HC4017 Prerequisite for Switching Specifications TEST CONDITIONS V CC (V) 25 o C -40 o C TO 85 o C -55 o C TO 125 o C PARAMETER SYMBOL MIN TYP MAX MIN MAX MIN MAX UNITS Maximum Clock f MAX - 2 6 - - 5-4 - MHz Frequency 4.5 30 - - 35-20 - MHz 6 35 - - 49-23 - MHz CP Pulse Width t W - 2 80 - - 100-120 - ns 4.5 16 - - 20-24 - ns 6 14 - - 17-20 - ns MR Pulse Width t W - 2 80 - - 100-120 - ns 4.5 16 - - 20-24 - ns 6 14 - - 17-20 - ns Set-up Time, CE to CP t SU - 2 75 - - 95-110 - ns 4.5 15 - - 19-22 - ns 6 13 - - 16-19 - ns Hold Time, t H - 2 0 - - 0-0 - ns CE to CP 4.5 0 - - 0-0 - ns 6 0 - - 0-0 - ns MR Removal Time t REM - 2 5 - - 5-5 - ns 4.5 5 - - 5-5 - ns 6 5 - - 5-5 - ns Switching Specifications Input t r, t f = 6ns TEST CONDITIONS V CC (V) 25 o C -40 o C TO 85 o C -55 o C TO 125 o C PARAMETER SYMBOL MIN TYP MAX MIN MAX MIN MAX Propagation Delay t PLH, C L = 50pF 2 - - 230-290 - 345 ns CP to any Dec. Out t PHL C L = 50pF 4.5 - - 46-58 - 69 ns CP to TC CE to any Dec. Out CE to TC UNITS C L = 15pF 5-19 - - - - - ns C L = 50pF 6 - - 39-49 - 59 ns t PLH, C L = 50pF 2 - - 230-290 - 345 ns t PHL C L = 50pF 4.5 - - 46-58 - 69 ns C L = 15pF 5-19 - - - - - ns C L = 50pF 6 - - 39-49 - 59 ns t PLH, C L = 50pF - - 250-315 - 375 ns t PHL 2 C L = 50pF 4.5 - - 50-63 - 75 ns C L = 15pF 5-21 - - - - - ns C L = 50pF 6 - - 43-54 - 64 ns t PLH, C L = 50pF 2 - - 250-315 - 375 ns t PHL C L = 50pF 4.5 - - 50-63 - 75 ns C L = 15pF 5-21 - - - - - ns C L = 50pF 6 - - 43-54 - 64 ns 4

CD54HC4017, CD74HC4017 Switching Specifications Input t r, t f = 6ns (Continued) PARAMETER SYMBOL TEST CONDITIONS V CC (V) C L = 50pF 2 - - 230-290 - 345 ns C L = 50pF 2 - - 230-290 - 345 ns MR to any Dec. Out t PLH, t PHL C L = 50pF 4.5 - - 46-58 - 69 ns C L = 15pF 5-19 - - - - - ns C L = 50pF 6 - - 39-49 - 59 ns MR to TC t PLH, t PHL C L = 50pF 4.5 - - 46-58 - 69 ns C L = 15pF 5-19 - - - - - ns C L = 50pF 6 - - 39-49 - 59 ns Transition Time TC, Dec. Out t TLH,t THL C L = 50pF 2 - - 75-95 - 110 ns C L = 50pF 4.5 - - 15-19 - 22 ns C L = 50pF 6 - - 13-16 - 19 ns Input Capacitance C IN C L = 50pF - - - 10-10 - 10 pf Maximum CP Frequency f MAX C L = 15pF 5-60 - - - - - MHz Power Dissipation Capacitance (Notes 2, 3) C PD C L = 15pF 5-39 - - - - - pf NOTES: 2. C PD is used to determine the dynamic power consumption, per package. 3. P D = V 2 CC f i Σ C L V 2 CC fo where f i = input frequency, f o = output frequency, C L = output load capacitance, V CC = supply voltage. 25 o C -40 o C TO 85 o C -55 o C TO 125 o C MIN TYP MAX MIN MAX MIN MAX UNITS Test Circuits and Waveforms t r C L CLOCK t f C L V CC 90% 50% 50% 50% 10% 10% GND t WL I t WL + t WH = fcl t WH NOTE: Outputs should be switching from 10% V CC to 90% V CC in accordance with device truth table. For f MAX, input duty cycle = 50%. FIGURE 1. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH t r = 6ns INPUT t THL INVERTING OUTPUT t PHL 90% 50% 10% t PLH t f = 6ns t TLH 90% 50% 10% V CC GND FIGURE 2. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC 5

CD54HC4017, CD74HC4017 Test Circuits and Waveforms (Continued) t r C L t f C L CLOCK INPUT 90% 10% 50% V CC GND t H(H) t H(L) DATA INPUT t SU(H) t SU(L) V CC 50% GND OUTPUT 90% t TLH t THL 90% 50% 10% t PLH t PHL t REM V CC SET, RESET 50% OR PRESET GND IC C L 50pF FIGURE 3. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS Timing Diagrams C D C L R C L C L C L P N PN C L FF DETAIL C L P N C L C L P N C L Q Q CLOCK MASTER RESET CLOCK ENABLE 0 0 1 2 3 4 5 6 7 8 9 TERMINAL COUNT 1 2 3 4 5 6 7 8 9 0 1 2 FIGURE 4. FIGURE 5. 6

PACKAGE OPTION ADDENDUM www.ti.com 24-Aug-2018 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Qty Eco Plan (2) Lead/Ball Finish (6) MSL Peak Temp (3) Op Temp ( C) Device Marking 8601101EA ACTIVE CDIP J 16 1 TBD A42 N / A for Pkg Type -55 to 125 8601101EA CD54HC4017F3A CD54HC4017F3A ACTIVE CDIP J 16 1 TBD A42 N / A for Pkg Type -55 to 125 8601101EA CD54HC4017F3A CD74HC4017E ACTIVE PDIP N 16 25 Green (RoHS CD74HC4017EE4 ACTIVE PDIP N 16 25 Green (RoHS CD74HC4017M ACTIVE SOIC D 16 40 Green (RoHS CD74HC4017M96 ACTIVE SOIC D 16 2500 Green (RoHS CD74HC4017MT ACTIVE SOIC D 16 250 Green (RoHS CD74HC4017MTE4 ACTIVE SOIC D 16 250 Green (RoHS CD74HC4017NSR ACTIVE SO NS 16 2000 Green (RoHS CD74HC4017NSRE4 ACTIVE SO NS 16 2000 Green (RoHS CD74HC4017PW ACTIVE TSSOP PW 16 90 Green (RoHS CD74HC4017PWR ACTIVE TSSOP PW 16 2000 Green (RoHS CD74HC4017PWRE4 ACTIVE TSSOP PW 16 2000 Green (RoHS CD74HC4017PWT ACTIVE TSSOP PW 16 250 Green (RoHS CU NIPDAU N / A for Pkg Type -55 to 125 CD74HC4017E CU NIPDAU N / A for Pkg Type -55 to 125 CD74HC4017E CU NIPDAU Level-1-260C-UNLIM -55 to 125 HC4017M CU NIPDAU Level-1-260C-UNLIM -55 to 125 HC4017M CU NIPDAU Level-1-260C-UNLIM -55 to 125 HC4017M CU NIPDAU Level-1-260C-UNLIM -55 to 125 HC4017M CU NIPDAU Level-1-260C-UNLIM -55 to 125 HC4017M CU NIPDAU Level-1-260C-UNLIM -55 to 125 HC4017M CU NIPDAU Level-1-260C-UNLIM -55 to 125 HJ4017 CU NIPDAU Level-1-260C-UNLIM -55 to 125 HJ4017 CU NIPDAU Level-1-260C-UNLIM -55 to 125 HJ4017 CU NIPDAU Level-1-260C-UNLIM -55 to 125 HJ4017 (4/5) Samples (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. Addendum-Page 1

PACKAGE OPTION ADDENDUM www.ti.com 24-Aug-2018 (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. OTHER QUALIFIED VERSIONS OF CD54HC4017, CD74HC4017 : Catalog: CD74HC4017 Automotive: CD74HC4017-Q1, CD74HC4017-Q1 Enhanced Product: CD74HC4017-EP, CD74HC4017-EP Military: CD54HC4017 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product Addendum-Page 2

PACKAGE OPTION ADDENDUM www.ti.com 24-Aug-2018 Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects Enhanced Product - Supports Defense, Aerospace and Medical Applications Military - QML certified for Military and Defense Applications Addendum-Page 3

PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Reel Diameter (mm) Reel Width W1 (mm) A0 (mm) B0 (mm) K0 (mm) P1 (mm) W (mm) Pin1 Quadrant CD74HC4017M96 SOIC D 16 2500 330.0 16.4 6.5 10.3 2.1 8.0 16.0 Q1 CD74HC4017NSR SO NS 16 2000 330.0 16.4 8.2 10.5 2.5 12.0 16.0 Q1 CD74HC4017PWR TSSOP PW 16 2000 330.0 12.4 6.9 5.6 1.6 8.0 12.0 Q1 CD74HC4017PWT TSSOP PW 16 250 330.0 12.4 6.9 5.6 1.6 8.0 12.0 Q1 Pack Materials-Page 1

PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) CD74HC4017M96 SOIC D 16 2500 333.2 345.9 28.6 CD74HC4017NSR SO NS 16 2000 367.0 367.0 38.0 CD74HC4017PWR TSSOP PW 16 2000 367.0 367.0 35.0 CD74HC4017PWT TSSOP PW 16 250 367.0 367.0 35.0 Pack Materials-Page 2

SCALE 2.500 PW0016A PACKAGE OUTLINE TSSOP - 1.2 mm max height SMALL OUTLINE PACKAGE A 1 6.6 TYP 6.2 PIN 1 INDEX AREA 16 14X 0.65 C SEATING PLANE 0.1 C 2X 5.1 4.9 NOTE 3 4.55 8 B 4.5 4.3 NOTE 4 9 16X 0.30 0.19 0.1 C A B 1.2 MAX SEE DETAIL A (0.15) TYP 0.25 GAGE PLANE 0.15 0.05 0-8 0.75 0.50 A 20 DETAIL A TYPICAL 4220204/A 02/2017 NOTES: 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. 5. Reference JEDEC registration MO-153. www.ti.com

15.000 PW0016A EXAMPLE BOARD LAYOUT TSSOP - 1.2 mm max height SMALL OUTLINE PACKAGE 16X (1.5) SYMM 1 16X (0.45) 16 (R0.05) TYP SYMM 14X (0.65) 8 9 (5.8) LAND PATTERN EXAMPLE EXPOSED METAL SHOWN SCALE: 10X SOLDER MASK OPENING METAL METAL UNDER SOLDER MASK SOLDER MASK OPENING EXPOSED METAL EXPOSED METAL 0.05 MAX ALL AROUND 0.05 MIN ALL AROUND NON-SOLDER MASK DEFINED (PREFERRED) SOLDER MASK DETAILS SOLDER MASK DEFINED 4220204/A 02/2017 NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. www.ti.com

PW0016A EXAMPLE STENCIL DESIGN TSSOP - 1.2 mm max height SMALL OUTLINE PACKAGE 16X (0.45) 1 16X (1.5) SYMM 16 (R0.05) TYP SYMM 14X (0.65) 8 9 (5.8) SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL SCALE: 10X 4220204/A 02/2017 NOTES: (continued) 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 9. Board assembly site may have different recommendations for stencil design. www.ti.com

IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES AS IS AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI s products are provided subject to TI s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI s provision of these resources does not expand or otherwise alter TI s applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright 2018, Texas Instruments Incorporated