FEATURES. Controlled Output Slew Rate High-Speed Data Storage 60 V Minimum Output Breakdown

Similar documents
DISCONTINUED PRODUCT 5810-F FOR REFERENCE ONLY. Recommended replacement A6810

Discontinued Product

A6818 DABiC-IV 32-Bit Serial Input Latched Source Driver

A5821. BiMOS II 8-Bit Serial Input Latched Driver. Discontinued Product

16-BIT SERIAL-INPUT, CONSTANT- CURRENT LATCHED LED DRIVER

A5832. BiMOS II 32-Bit Serial Input Latched Driver. Discontinued Product

A6833. DABiC-5 32-Bit Serial Input Latched Sink Drivers

For Reference Only FEATURES

Last Time Buy. Deadline for receipt of LAST TIME BUY orders: April 30, 2011

Last Time Buy. Deadline for receipt of LAST TIME BUY orders: April 30, 2011

8-BIT SERIAL-INPUT, DMOS POWER DRIVER

5800 AND AND BiMOS II LATCHED DRIVERS UCN5800L UCN5800A

DABiC-IV 20-Bit Serial-Input Latched Source Driver

DISCONTINUED PRODUCT FOR REFERENCE ONLY. QUAD HIGH-CURRENT, HIGH-VOLTAGE SOURCE DRIVER FEATURES

BiMOS II 8-BIT SERIAL-INPUT, LATCHED DRIVERS

ULx2803, ULx2804, ULx2823, and ULx2824

DISCONTINUED PRODUCT FOR REFERENCE ONLY. See A3967 or A3977 for new design. BiMOS II UNIPOLAR STEPPER-MOTOR TRANSLATOR/DRIVER FEATURES

Last Time Buy. Deadline for receipt of LAST TIME BUY orders: October 29, 2010

A6B Bit Serial-Input DMOS Power Driver

A Bit Serial Input, Constant-Current Latched LED Driver

QUAD DARLINGTON POWER DRIVER

2803 THRU 2824 HIGH-VOLTAGE, HIGH-CURRENT DARLINGTON ARRAYS

Last Time Buy. Deadline for receipt of LAST TIME BUY orders: April 30, 2011


DISCONTINUED PRODUCT FOR REFERENCE ONLY

Discontinued Product

DISCONTINUED PRODUCT FOR REFERENCE ONLY.

PHASE BRUSHLESS DC MOTOR CONTROLLER/DRIVER FEATURES

Features V DD 4 STROBE MOS. Bipolar. Sub 8 GND V EE OUT 8

DUAL FULL-BRIDGE PWM MOTOR DRIVER

HIGH-VOLTAGE, HIGH-CURRENT DARLINGTON ARRAY

2064 THRU 2069 QUAD 1.5 A DARLINGTON SWITCHES ULN2064/65B FEATURES

A6800 and A6801. DABiC-5 Latched Sink Drivers

MIC5841/5842. General Description. Features. Ordering Information. 8-Bit Serial-Input Latched Drivers

2981 and Channel Source Drivers

Features. Ordering Information. Part Number Standard Pb-Free Temp Range Package. MIC5821BN MIC5821YN 40 C to +85 C 16-Pin Plastic DIP

Discontinued Product

FULL-BRIDGE PWM MOTOR DRIVER

HALL-EFFECT, DIRECTION-DETECTION SENSORS

DISCONTINUED PRODUCT FOR REFERENCE ONLY COMPLEMENTARY OUTPUT POWER HALL LATCH 5275 COMPLEMENTARY OUTPUT POWERHALL LATCH FEATURES

A3121, A3122, and A3133

DISCONTINUED PRODUCT FOR REFERENCE ONLY LOW-VOLTAGE AUDIO POWER AMPLIFIER LOW-VOLTAGE AUDIO POWER AMPLIFIER FEATURES. Data Sheet

DISCONTINUED PRODUCT 8902 A REPLACED BY A8904SLB & A8904SLP 3-PHASE BRUSHLESS DC MOTOR CONTROLLER/DRIVER WITH BACK-EMF SENSING FEATURES

3141 THRU 3144 SENSITIVE HALL-EFFECT SWITCHES FOR HIGH-TEMPERATURE OPERATION. FEATURES and BENEFITS V CC GROUND OUTPUT SUPPLY

Shown for reference only. MULTIPLEXED TWO-WIRE HALL-EFFECT SENSOR ICs FEATURES. ABSOLUTE MAXIMUM RATINGS at T A = +25 C

For Reference Only DUAL-OUTPUT HALL-EFFECT SWITCH FEATURES. ABSOLUTE MAXIMUM RATINGS at T A = +25 C

A Bit Serial Input, Constant-Current Latched LED Driver

HALL-EFFECT SWITCH FOR 2-WIRE APPLICATIONS

3280, 3281, AND 3283 CHOPPER-STABILIZED, PRECISION HALL-EFFECT LATCHES. Suffix ' LT' & ' UA' Pinning (SOT89/TO-243AA & ultra-mini SIP)

Protected Quad Power Driver

DISCONTINUED PRODUCT FOR REFERENCE ONLY.

SLA7052M UNIPOLAR STEPPER-MOTOR TRANSLATOR/PWM DRIVER ABSOLUTE MAXIMUM RATINGS

Constant-Current LED Drivers

Discontinued Product

3185 THRU 3189 HALL-EFFECT LATCHES FOR HIGH-TEMPERATURE OPERATION FEATURES. ABSOLUTE MAXIMUM RATINGS at T A = +25 C V CC GROUND OUTPUT SUPPLY

HALL-EFFECT, DIRECTION-DETECTION SENSORS

Last Time Buy. Deadline for receipt of LAST TIME BUY orders: April 30, 2011

SUPPLY GROUND NO (INTERNAL) CONNECTION Data Sheet a SUNSTAR 传感与控制 61 AND 62 Suffix Code 'LH' Pinning (SOT2W) X NC 1

A3901. Dual Full Bridge Low Voltage Motor Driver

A3132 and A3133. Ultrasensitive Bipolar Hall Effect Switches. Discontinued Product

PROTECTED, HIGH-TEMPERATURE, HALL-EFFECT LATCH WITH ACTIVE PULL-DOWN

UDN2987x-6 DABIC-5 8-Channel Source Driver with Overcurrent Protection

A Channel Constant-Current Latched LED Driver with Open LED Detection and Dot Correction

ZERO-SPEED, SELF-CALIBRATING, NON-ORIENTED, HALL-EFFECT GEAR-TOOTH SENSOR IC

Discontinued Product

FEATURES ABSOLUTE MAXIMUM RATINGS. Data Sheet e. Sleep (Low Current Consumption)

Discontinued Product

UDN2987x-6. DABIC-5 8-Channel Source Driver with Overcurrent Protection

A3909. Dual Full Bridge Motor Driver. Description. Features and Benefits. Packages: Functional Block Diagram

AMT Dual DMOS Full-Bridge Motor Driver PACKAGE: AMT49702 AMT49702


CD4541BC Programmable Timer

A4970. Dual Full-Bridge PWM Motor Driver

SI-8050JD. Switching Regulators. Step-Down to 5.0 V, 1.5 A, DC/DC Converter

Discontinued Product

A3982. DMOS Stepper Motor Driver with Translator

Full-Bridge PWM Motor Driver

PART TEMP RANGE PIN-PACKAGE

STR-G6651 OFF-LINE QUASI-RESONANT FLYBACK SWITCHING REGULATOR FEATURES

A3916. Dual DMOS Full-Bridge Motor Driver. PACKAGEs: A3916 A3916

A3984. DMOS Microstepping Driver with Translator

SI-3010LLSL. Linear. Regulators. 1.5 A, Ultra-Low-Dropout, 1~3.3 V Regulator

Last Time Buy. Deadline for receipt of LAST TIME BUY orders: August 30, Recommended Substitutions: A3941KLPTR-T

3-PHASE BRUSHLESS DC MOTOR CONTROLLER/DRIVER WITH BACK-EMF SENSING

Discontinued Product

A3949. DMOS Full-Bridge Motor Driver. Features and Benefits Single supply operation Very small outline package Low R DS(ON)

Discontinued Product

A3134. Discontinued Product

MM74C925 MM74C926 MM74C927 MM74C928 4-Digit Counters with Multiplexed 7-Segment Output Drivers

DISCONTINUED PRODUCT FOR REFERENCE ONLY STR-M6529 OFF-LINE SWITCHING REGULATOR WITH POWER MOSFET OUTPUT ABSOLUTE MAXIMUM RATINGS FEATURES

HA MHz Video Buffer. Features. Applications. Ordering Information. Pinouts. Data Sheet February 6, 2006 FN2924.8

A Phase Sinusoidal Motor Controller. Description

MM74C925 MM74C926 4-Digit Counters with Multiplexed 7-Segment Output Drivers

A4941. Three-Phase Sensorless Fan Driver

ULN2001A THRU ULN2004A DARLINGTON TRANSISTOR ARRAYS


MM74C911 4-Digit Expandable Segment Display Controller

A3959. DMOS Full-Bridge PWM Motor Driver

Not for New Design. For existing customer transition, and for new customers or new applications,

INTEGRATED CIRCUITS. SA5775A Differential air core meter driver. Product specification 1997 Feb 24

Transcription:

Data Sheet 262.2C* DABiC-IV, 0-BIT -INPUT, OUT OUT 7 OUT 6 GROUND LOGIC OUT 5 OUT 2 3 5 6 7 CLK VDD ST A60xA V BB BLNK 0 ABSOLUTE MAXIMUM RATINGS at T A = 25 C Logic Supply Voltage, V DD... 7.0 V Driver Supply Voltage, V BB... 60 V Continuous Output Current Range, I OUT... -0 ma to +5 ma Input Voltage Range, V IN... -0.3 V to V DD + 0.3 V Package Power Dissipation, P D... See Graph Operating Temperature Range, T A (Suffix E )... -0 C to +5 C (Suffix S )... -20 C to +5 C Storage Temperature Range, T S... -55 C to +25 C THE A60XEP IS A DISCONTINUED PRODUCT Caution: These CMOS devices have input static protection (Class 2) but are still susceptible to damage if exposed to extremely high static electrical charges. 7 6 5 3 2 OUT OUT 0 LOAD OUT OUT 2 OUT 3 Dwg. PP-02 The A60 devices combine 0-bit CMOS shift registers, accompanying data latches and control circuitry with bipolar sourcing outputs and pnp active pull downs. Designed primarily to drive vacuumfluorescent displays, the 60 V and -0 ma output ratings also allow these devices to be used in many other peripheral power driver applications. The A60 feature an increased data input rate (compared with the older UCN/UCQ50-F) and a controlled output slew rate. The CMOS shift register and latches allow direct interfacing with microprocessor-based systems. With a 3.3 V or 5 V logic supply, serial-data input rates of at least 0 MHz. A CMOS serial data output permits cascade connections in applications requiring additional drive lines. Similar devices are avail-able as the A6 (2 bits), A62 (20 bits), and A6 (32 bits). The A60 output source drivers are npn Darlingtons, capable of sourcing up to 0 ma. The controlled output slew rate reduces electromagnetic noise, which is an important consideration in systems that include telecommunications and/or microprocessors and to meet government emissions regulations. For inter-digit blanking, all output drivers can be disabled and all sink drivers turned on with a BLANK- ING input high. The pnp active pull-downs will sink at least 2.5 ma. The A60 are available in two temperature ranges for optimum performance in commercial (suffix S-) or industrial (suffix E-) applications. They are provided in three package styles for through-hole DIP (suffix -A), surface-mount SOIC (suffix -LW), or minimum-area surface-mount PLCC (suffix -EP). Copper lead frames, low logicpower dissipation, and low output-saturation voltages allow all devices to source 25 ma from all outputs continuously over the maximum operating temperature range. FEATURES Controlled Output Slew Rate High-Speed Data Storage 60 V Minimum Output Breakdown Improved Replacements High Data Input Rate for TL0, UCN50, PNP Active Pull-Downs and UCQ50 Low Output-Saturation Voltages Low-Power CMOS Logic and Latches FOR REFERENCE ONLY Complete part number includes a suffix to identify operating temperature range (E- or S-) and package type (-A, -EP, or -LW). Always order by complete part number, e.g., A60SLW.

0-BIT -INPUT, TYPICAL OUTPUT DRIVER V BB TYPICAL INPUT CIRCUIT V DD OUT N IN Dwg. EP-02- Dwg. EP-00-5 A60xLW A60xEP OUT OUT 7 OUT 6 GROUND LOGIC OUT 5 2 3 5 6 7 CLK VDD ST V BB BLNK 20 7 6 5 3 OUT OUT 0 LOAD OUT OUT 2 The A60xEP is a DISCONTINUED PRODUCT NC GROUND LOGIC 5 6 7 CLK V DD ST OUT 5 3 OUT 6 2 20 0 2 OUT 3 OUT 0 V BB BLNK 7 6 5 LOAD NC Dwg. PP-05 OUT NO CONNECTION 0 NC NC 2 OUT 3 NO CONNECTION Dwg. PP-02-2 The products described here are manufactured under one or more U.S. patents or U.S. patents pending. Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro products are not authorized for use as critical components in life-support devices or systems without express written approval. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. ALLOWABLE PACKAGE POWER DISSIPATION IN WATTS 2.5 2.0.5.0 0.5 0 25 SUFFIX 'A', RθJA = 65 C/W SUFFIX 'EP', RθJA = 7 C/W SUFFIX 'LW', RθJA = 0 C/W 50 75 00 25 50 AMBIENT TEMPERATURE IN C Dwg. GP-02-A 5 Northeast Cutoff, Box 5036 Worcester, Massachusetts 065-0036 (50) 53-5000 Copyright, 2003 Allegro MicroSystems, Inc.

0-BIT -INPUT, FUNCTIONAL BLOCK DIAGRAM V DD LOGIC -PARALLEL SHIFT MOS BIPOLAR V BB LOAD GROUND OUT OUT 2 OUT 3 OUT N Dwg. FP-03- TRUTH TABLE Serial Shift Register Contents Serial Latch Contents Output Contents Data Clock Data Strobe Input Input I I 2 I 3... I N- I N Output Input I I 2 I 3... I N- I N Blanklng I I 2 I 3... I N- I N H H R R 2... R N-2 R N- R N- L L R R 2... R N-2 R N- R N- X R R 2 R 3... R N- R N R N X X X... X X X L R R 2 R 3... R N- R N P P 2 P 3... P N- P N P N H P P 2 P 3... P N- P N L P P 2 P 3... P N- P N X X X... X X H L L L... L L L = Low Logic Level H = High Logic Level X = Irrelevant P = Present State R = Previous State www.allegromicro.com

0-BIT -INPUT, ELECTRICAL CHARACTERISTICS at T A = +25 C (A60S-) or over operating temperature range (A60E-), V BB = 60 V unless otherwise noted. Limits @ V DD = 3.3 V Limits @ V DD = 5 V Characteristic Symbol Test Conditions Mln. Typ. Max. Min. Typ. Max. Units Output Leakage Current I CEX V OUT = 0 V <-0. -5 <-0. -5 µa Output Voltage V OUT() I OUT = -25 ma 57.5 5.3 57.5 5.3 V V OUT(0) I OUT = ma.0.5.0.5 V Output Pull-Down Current I OUT(0) V OUT = 5 V to V BB 2.5 5.0 2.5 5.0 ma Input Voltage V IN() 2.2 3.3 V V IN(0)..7 V Input Current I IN() V IN = V DD <0.0.0 <0.0.0 µa I IN(0) V IN = 0 V <-0.0 -.0 <-0.0 -.0 µa Input Clamp Voltage V IK I IN = -200 µa -0. -.5-0. -.5 V Serial Data Output Voltage V OUT() I OUT = -200 µa 2. 3.05.5.75 V V OUT(0) I OUT = 200 µa 0.5 0.3 0.5 0.3 V Maximum Clock Frequency f c 0* 0* MHz Logic Supply Current I DD() All Outputs High 0.25 0.75 0.3.0 ma I DD(0) All Outputs Low 0.25 0.75 0.3.0 ma Load Supply Current I BB() All Outputs High, No Load.5 3.0.5 3.0 ma I BB(0) All Outputs Low 0.2 20 0.2 20 µa Blanking-to-Output Delay t dis(bq) C L = 30 pf, to 0.7 2.0 0.7 2.0 µs t en(bq) C L = 30 pf, to. 3.0. 3.0 µs Strobe-to-Output Delay t p(sth-ql) R L = 2.3 kω, C L 30 pf 0.7 2.0 0.7 2.0 µs t p(sth-qh) R L = 2.3 kω, C L 30 pf. 3.0. 3.0 µs Output Fall Time t f R L = 2.3 kω, C L 30 pf 2. 2 2. 2 µs Output Rise Time t r R L = 2.3 kω, C L 30 pf 2. 2 2. 2 µs Output Slew Rate dv/dt R L = 2.3 kω, C L 30 pf.0 20.0 20 V/µs Clock-to-Serial Data Out Delay t p(ch-sqx) I OUT = ±200 µa 50 50 ns Negative current is defined as coming out of (sourcing) the specified device terminal. Typical data is is for design information only and is at T A = +25 C. *Operation at a clock frequency greater than the specified minimum value is possible but not warranteed. 5 Northeast Cutoff, Box 5036 Worcester, Massachusetts 065-0036 (50) 53-5000

0-BIT -INPUT, TIG REQUIREMENTS and SPECIFICATIONS (Logic Levels are V DD and Ground) C A B DATA t p(ch-sqx) DATA D E LOW = ALL OUTPUTS ENABLED t p(sth-qh) t p(sth-ql) OUT N 0% 0% DATA Dwg. WP-02 HIGH = ALL OUTPUTS BLANKED (DISABLED) t dis(bq) OUT N t en(bq) 0% t r DATA 0% t f A. Data Active Time Before Clock Pulse (Data Set-Up Time), t su(d)... 25 ns B. Data Active Time After Clock Pulse (Data Hold Time), t h(d)... 25 ns C. Clock Pulse Width, t w(ch)... 50 ns D. Time Between Clock Activation and Strobe, t su(c)... 00 ns E. Strobe Pulse Width, t w(sth)... 50 ns NOTE Timing is representative of a 0 MHz clock. Higher speeds may be attainable; operation at high temperatures will reduce the specified maximum clock frequency. Serial Data present at the input is transferred to the shift register on the logic 0 to logic transition of the input pulse. On succeeding pulses, the registers shift data information towards the PUT. The Dwg. WP-030A DATA must appear at the input prior to the rising edge of the input waveform. Information present at any register is transferred to the respective latch when the is high (serial-to-parallel conversion). The latches will continue to accept new data as long as the is held high. Applications where the latches are bypassed ( tied high) will require that the input be high during serial data entry. When the input is high, the output source drivers are disabled (OFF); the pnp active pull-down sink drivers are ON. The information stored in the latches is not affected by the input. With the input low, the outputs are controlled by the state of their respective latches. www.allegromicro.com

0-BIT -INPUT, A60EA & A60SA Dimensions in Inches (controlling dimensions) 0 0.0 0.00 0.20 0.20 0.30 MAX 0.300 0.070 0.00 0.05 0.20 0.0 0.005 0.20 MAX 0.05 0.50 0.5 0.022 0.0 Dwg. MA-00-A in Dimensions in Millimeters (for reference only) 0 0.355 0.20 7. 6.0 7.62 0.2 MAX.77 2.5.5 23.37 22.35 0.3 5.33 MAX 0.3 3. 2.3 0.55 0.356 Dwg. MA-00-A mm NOTES:. Exact body and lead configuration at vendor s option within limits shown. 2. Lead spacing tolerance is non-cumulative. 3. Lead thickness is measured at seating plane or below.. Supplied in standard sticks/tubes of 2 devices. 5 Northeast Cutoff, Box 5036 Worcester, Massachusetts 065-0036 (50) 53-5000

0-BIT -INPUT, A60EEP & A60SEP Dimensions in Inches (controlling dimensions) 3 The A60xEP is a DISCONTINUED PRODUCT 0.6 0. 0.02 0.03 0.35 0.35 0.032 0.026 INDEX AREA 0.050 0.6 0. 0.356 0.350 20 2 3 0.020 0.0 0.65 0.356 0.350 0.35 0.35 Dwg. MA-005-20A in Dimensions in Millimeters (for reference only) 3.2 3.5 0.533 0.33 0.03.7 0.2 0.66 INDEX AREA.2 3.5.27.02.0 20 2 3 0.5.57.20.02.0 0.03.7 Dwg. MA-005-20A mm NOTES:. Exact body and lead configuration at vendor s option within limits shown. 2. Lead spacing tolerance is non-cumulative. 3. Supplied in standard sticks/tubes of devices or add TR to part number for tape and reel. www.allegromicro.com

0-BIT -INPUT, A60ELW and A60SLW Dimensions in Inches (for reference only) 20 0.025 0.00 0.22 0.2 0. 0.3 0.050 0.06 0.020 0.03 2 3 0.5 0.6 0.050 0 TO 0.026 0.03 0.000. Dimensions in Millimeters (controlling dimensions) Dwg. MA-00-20 in 20 0.32 0.23 7.60 7.0 0.65 0.00.27 0.0 0.5 0.33 2 3 3.00 2.60.27 0 TO 2.65 2.35 0.0. Dwg. MA-00-20 mm NOTES:. Exact body and lead configuration at vendor s option within limits shown. 2. Lead spacing tolerance is non-cumulative. 3. Supplied in standard sticks/tubes of 37 devices or add TR to part number for tape and reel. 5 Northeast Cutoff, Box 5036 Worcester, Massachusetts 065-0036 (50) 53-5000