Maxim Integrated Products 1

Similar documents
Low-Jitter, 8kHz Reference Clock Synthesizer Outputs MHz

Dual, 256-Tap, Nonvolatile, SPI-Interface, Linear-Taper Digital Potentiometers

TOP VIEW COM2. Maxim Integrated Products 1

CLK_EN CLK_SEL. Q3 THIN QFN-EP** (4mm x 4mm) Maxim Integrated Products 1

825MHz to 915MHz, SiGe High-Linearity Active Mixer

OSC2 Selector Guide appears at end of data sheet. Maxim Integrated Products 1

MAX9503 PIN- PACKAGE MAX9503GEEE 16 QSOP E16-4 MAX9503GETE 16 TQFN T ACU MAX9503MEEE 16 QSOP E16-4 MAX9503METE 16 TQFN T ACV * PART*

TOP VIEW COUT1 COM2. Maxim Integrated Products 1

PART MAX4887ETE +5V R0 G0 B0 R1 G1 B1 MAX4887 R2 G2 B2 SEL EN QP GND. Maxim Integrated Products 1

TOP VIEW. Maxim Integrated Products 1

LVDS or LVTTL/LVCMOS Input to 14 LVTTL/LVCMOS Output Clock Driver

10-Bit, Low-Power, 2-Wire Interface, Serial, Voltage-Output DAC

9-Output LED Driver with Intensity Control and Hot-Insertion Protection

140ms (min) WDO Pulse Period PART. Maxim Integrated Products 1

MAX9177EUB -40 C to +85 C 10 µmax IN0+ INO- GND. Maxim Integrated Products 1

Multiphase Spread-Spectrum EconOscillator

17-Output LED Driver/GPO with Intensity Control and Hot-Insertion Protection

+Denotes lead-free package. *EP = Exposed paddle. V CC GND AGND AV CC GND I 2 C INTERFACE. -35dB TO +25dB GAIN AUDIO SOURCE AUDIO AMPLIFIER DS4420

±80V Fault-Protected, 2Mbps, Low Supply Current CAN Transceiver

20MHz to 134MHz Spread-Spectrum Clock Modulator for LCD Panels DS1181L

V CC 2.7V TO 5.5V. Maxim Integrated Products 1

V OUT0 OUT DC-DC CONVERTER FB

DS4000 Digitally Controlled TCXO

DS1083L PLL WITH CENTER- SPREAD DITHERING CLOCK RATE DETECT CONFIGURATION DECODE AND CONTROL

Quad, 12-Bit, Low-Power, 2-Wire, Serial Voltage-Output DAC

TOP VIEW. Maxim Integrated Products 1

EEPROM-Programmable TFT VCOM Calibrator

10-Bit, Low-Power, Rail-to-Rail Voltage-Output Serial DAC in SOT23

Dual, 8-Bit, Low-Power, 2-Wire, Serial Voltage-Output DAC

TOP VIEW MAX9111 MAX9111

Dual-/Triple-/Quad-Voltage, Capacitor- Adjustable, Sequencing/Supervisory Circuits

Two-/Four-Channel, I 2 C, 7-Bit Sink/Source Current DAC

TOP VIEW TCNOM 1 PB1 PB2 PB3 VEEOUT. Maxim Integrated Products 1

VI1 VI2 VQ1 VQ2 II1 II2 IQ1 IQ2. Maxim Integrated Products 1

Spread-Spectrum Clock Generators

2.5V Video Amplifier with Reconstruction Filter

Single/Dual LVDS Line Receivers with In-Path Fail-Safe

Dual, Audio, Log Taper Digital Potentiometers

Low-Voltage, 1.8kHz PWM Output Temperature Sensors

Automotive Temperature Range Spread-Spectrum EconOscillator

MAX5477/MAX5478/MAX5479

Dual-/Triple-/Quad-Voltage, Capacitor- Adjustable, Sequencing/Supervisory Circuits

±15V, 128-Tap, Low-Drift Digital Potentiometers

+2.7V to +5.5V, Low-Power, Triple, Parallel 8-Bit DAC with Rail-to-Rail Voltage Outputs

Multiphase Spread-Spectrum EconOscillator

10-Bit, Nonvolatile, Linear-Taper Digital Potentiometers

High-Efficiency, 26V Step-Up Converters for Two to Six White LEDs

High-Voltage, Low-Power Linear Regulators for

800Mbps LVDS/LVPECL-to-LVDS 2 x 2 Crosspoint Switch

EVALUATION KIT AVAILABLE 1700MHz to 3000MHz High-Linearity, Low LO Leakage Base-Station Rx/Tx Mixer. Maxim Integrated Products 1

TOP VIEW. Maxim Integrated Products 1

EVALUATION KIT AVAILABLE Dual, 256-Tap, Volatile, Low-Voltage Linear Taper Digital Potentiometers. S Dual, 256-Tap, Linear Taper Positions

8-Port I/O Expander with LED Intensity Control, Interrupt, and Hot-Insertion Protection

DS1091L Automotive Temperature Range Spread-Spectrum EconOscillator

One-Time Programmable, Linear-Taper Digital Potentiometers

EVALUATION KIT AVAILABLE +3.3V, Low-Jitter Crystal to LVPECL Clock Generator QA_C. 125MHz QA QA. 125MHz MAX3679A QB0 QB MHz QB1 QB

Dual-Rate Fibre Channel Limiting Amplifier

EVALUATION KIT AVAILABLE Dual, 256-Tap, Volatile, Low-Voltage Linear Taper Digital Potentiometer

PROGRAMMABLE OUTPUT 3.8V TO 5.2V UP TO 400mA* PART

Dual-Rate Fibre Channel Repeaters

DS1090 OUTPUT FREQUENCY RANGE PIN- PACKAGE PART PRESCALER

DS4-XO Series Crystal Oscillators DS4125 DS4776

Broadband Variable-Gain Amplifiers

2MHz High-Brightness LED Drivers with High-Side Current Sense and 5000:1 Dimming

SiGe High-Linearity, 400MHz to 1000MHz Downconversion Mixer with LO Buffer/Switch

V CC 1, 4. 7dB. 7dB 6 GND

Quad LVDS Line Receiver with Flow-Through Pinout and In-Path Fail-Safe

ECL/PECL Dual Differential 2:1 Multiplexer

3.5Ω/7Ω Quad SPST Switches with Over-Rail Signal Handling

DS1803 Addressable Dual Digital Potentiometer

IF Digitally Controlled Variable-Gain Amplifier

128-Tap, Nonvolatile, Linear-Taper Digital Potentiometer in 2mm x 2mm µdfn Package

Temperature Sensor and System Monitor in a 10-Pin µmax

Cold-Junction-Compensated K-Thermocoupleto-Digital Converter (0 C to +128 C)

LVTTL/LVCMOS DATA INPUT 100Ω SHIELDED TWISTED CABLE OR MICROSTRIP PC BOARD TRACES. Maxim Integrated Products 1

Low-Jitter, Precision Clock Generator with Four Outputs

LVDS/Anything-to-LVPECL/LVDS Dual Translator

10Ω, Quad, SPST, +3V Logic-Compatible Analog Switches

HART Modem DS8500. Features

Precision, Low-Power, 6-Pin SOT23 Temperature Sensors and Voltage References

ICS CLOCK SYNTHESIZER FOR PORTABLE SYSTEMS. Description. Features. Block Diagram PRELIMINARY DATASHEET

High-Efficiency Step-Up Converters for White LED Main and Subdisplay Backlighting MAX1582/MAX1582Y

DS1807 Addressable Dual Audio Taper Potentiometer

EVALUATION KIT AVAILABLE White LED 1x/1.5x Charge Pump for Main and Sub-Displays. Maxim Integrated Products 1

Two-/Four-Channel, I 2 C, 7-Bit Sink/Source Current DAC

Four-Channel Thermistor Temperature-to-Pulse- Width Converter

High-Voltage, 350mA LED Driver with Analog and PWM Dimming Control

I2C Digital Input RTC with Alarm DS1375. Features

PART TEMP RANGE PIN-PACKAGE

EVALUATION KIT AVAILABLE 10-Bit, Dual, Nonvolatile, Linear-Taper Digital Potentiometers TOP VIEW

3.3V Dual-Output LVPECL Clock Oscillator

High-Voltage, 350mA, Adjustable Linear High-Brightness LED (HB LED) Driver

Low-Charge Injection, 16-Channel, High-Voltage Analog Switches MAX14800 MAX14803

High-Bandwidth T1/E1 Dual-SPDT Switches/ 4:1 Muxes

Low-Power, Low-Glitch, Octal 12-Bit Voltage- Output DACs with Serial Interface

TOP VIEW WDS1 WDS2. Maxim Integrated Products 1

16-Port I/O Expander with LED Intensity Control, Interrupt, and Hot-Insertion Protection

Low-Cost, High-Reliability, 0.5V to 3.3V ORing MOSFET Controllers

PART TOP VIEW TXD V CC. Maxim Integrated Products 1

1.2A White LED Regulating Charge Pump for Camera Flashes and Movie Lights

Transcription:

19-3683; Rev 0; 5/05 Multiple-Output Clock Generator General Description The frequency synthesizer is designed to generate multiple clocks for clock distribution in network routers or switches. The device provides a total of six buffered clock outputs (CK1 to CK6). CK1 is the buffered output of the reference clock. CK2 through CK6 are independently programmable to generate eight different frequencies based on a 25MHz input crystal: 133, 125, 83, 66, 62.5, 50, 33, and 25MHz. All the outputs are VCMOS single-ended signals. Either a 25MHz crystal or an external clock can serve as the input reference clock. The incorporates two phase-locked loops (Ps) with two internal loop filters. Select the s output clock frequency by programming on-chip registers through the s I 2 C interface. The device also features spread-spectrum capability to reduce electromagnetic interference (EMI). This technique allows spreading the fundamental energy over a wider frequency range, hence reducing the respective energy amplitude. The output frequency spectrum is downspread by -1.25% or -2.5%. The operates from a 3.3V supply and is guaranteed over the extended temperature range (-40 C to +85 C). The device is available in a space-saving, 20-pin, TQFN, 5mm x 5mm package. Features Five VCMOS Outputs with Independent Frequency Selections One Buffered Reference Clock Output Eight Selectable Frequencies: 133, 125, 83, 66, 62.5, 50, 33, and 25MHz Crystal or an Input-Clock-Based Clock Reference Output Frequency Programmed Through I 2 C Interface 0, -1.25%, or -2.5% Selectable Downspreading Rate ow Output Period Jitter (Without Spread Spectrum) < 10psRMS <220ps Output-to-Output Skew Available in 20-ead, 5mm x 5mm, TQFN Package +3.3V Supply -40 C to +85 C Extended Temperature Range Applications Network Routers Telecom/Networking Equipment Storage Area Networks/Network Attached Storage Ordering Information PART TEMP RANGE PIN- PACKAGE ETP **EP = Exposed pad. -40 C to +85 C 20 Thi n QFN- E P ** 5m m x 5m m x 0.8m m PKG CODE T2055-3 Typical Operating Circuit and Pin Configuration appear at end of data sheet. Maxim Integrated Products 1 For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim s website at www.maxim-ic.com.

ABSOUTE MAXIMUM RATINGS _ to GND...-0.3V to +4.0V All Other Pins to GND...-0.3V to ( + 1.0V) Short-Circuit Duration (all VCMOS outputs)...continuous ESD Protection (Human Body Model)... ±2kV Continuous Power Dissipation (T A = +70 C) 20-Pin TQFN (derate 20.8mW/ C above +70 C)...1667mW Storage Temperature Range...-65 C to +165 C Maximum Junction Temperature...+150 C Operating Temperature Range...-40 C to +85 C ead Temperature (soldering, 10s)...+300 C Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. DC EECTRICA CHARACTERISTICS ( = A = +3.0V to +3.6V, T A = -40 C to +85 C, unless otherwise noted. Typical values at = A = +3.3V, T A = +25 C, with CK1 at 25MHz, and all other CK_ outputs at 133MHz.) (Note 1) PARAMETER SYMBO CONDITIONS MIN TYP MAX UNITS COCK INPUT (X1) Input High evel V IH1 2.0 V Input ow evel V I1 0.8 V Input Current I I1, I IH1 V X _ = 0 to -20 +20 µa COCK OUTPUTS (CK_) Output High evel V OH I OH = -100µA - 0.2 I OH = -4mA 2.4 V I O = 100µA 0.2 Output ow evel V O I O = 4mA 0.4 V Output Short-Circuit Current I OS CK_ = or GND -60 +69 ma Output Capacitance C O (Note 2) 5 pf THREE-EVE INPUTS (SSC, SA0, SA1) Input High evel V IH2 2.5 V Input ow evel V I2 0.8 V Input Open evel V IO2 1.35 1.90 V Input Current I I2, I IH2 V I2 = 0 or V IH2 = -15 +15 µa SERIA INTERFACE (SC, SDA) (Note 3) Input High evel V IH 0.7 x Input ow evel V I 0.3 x Input eakage Current I IH, I I -1 +1 µa ow-evel Output V O I SINK = 4mA 0.4 V Input Capacitance Ci (Note 2) 10 pf POWER SUPPIES Digital Power-Supply Voltage 3.0 3.6 V Analog Power-Supply Voltage A 3.0 3.6 V Total Supply Current I DC C = 10pF 60 76 ma Output Disabled Supply Current I OD All clock registers = 0x0F 18 24 ma V V 2

AC EECTRICA CHARACTERISTICS ( = A = +3.0V to +3.6V, C = 10pF, unless otherwise noted. Typical values at = A = +3.3V, T A = +25 C, with CK1 at 25MHz and all other CK_ outputs at 133MHz.) (Note 2) PARAMETER SYMBO CONDITIONS MIN TYP MAX UNITS OUTPUTS (CK_) Crystal Frequency 10 35 MHz Input Frequency Range External clock 15 35 MHz Crystal Frequency Tolerance f A -50 +50 ppm Output-to-Output Skew t SKO Any two CK_ outputs 220 ps Rise Time t R1 20% to 80% 1.9 2.5 ns Fall Time t F1 80% to 20% 1.3 2.5 ns Duty Cycle 40 60 % Output Period Jitter J P RMS (SSC = 0), CK1 is disabled to high impedance 10 15 ps Power-Up Time t PO > 2.8V to P lock 2 ms Frequency Spread SSC = high -2.5 SSC = floating -1.25 % SERIA INTERFACE TIMING ( = A = +3.3V, T A = -40 C to +85 C.) (Note 1, Figure 1) PARAMETER SYMBO CONDITIONS MIN TYP MAX UNITS Serial Clock f SC 400 khz Bus Free Time Between STOP and START Conditions t BUF 1.3 µs Hold Time, Repeated START Condition Repeated START Condition Setup Time t HD,STA 0.6 µs t SU,STA 0.6 µs STOP Condition Setup Time t SU,STO 0.6 µs Data Hold Time t HD,DAT (Note 4) 15 900 ns Data Hold Time Slave t HD,DAT (Note 4) 15 900 ns Data Setup Time t SU,DAT 100 ns SC Clock ow Period t OW 1.3 µs SC Clock High Period t HIGH 0.7 µs Rise Time of SDA and SC, Receiving t R (Notes 2, 5) 20 + 0.1C B 300 ns Fall Time of SDA and SC, Receiving t F (Notes 2, 5) 20 + 0.1C B 300 ns 3

SERIA INTERFACE TIMING (continued) ( = A = +3.3V, T A = -40 C to +85 C.) (Note 1, Figure 1) PARAMETER SYMBO CONDITIONS MIN TYP MAX UNITS Fall Time of SDA, Transmitting t F,TX (Notes 2, 6) 20 + 0.1C B 250 ns Pulse Width of Spike Suppressed t SP (Notes 2, 7) 0 50 ns Capacitive oad for Each Bus ine C B (Note 2) 400 pf Note 1: All DC parameters tested at T A = +25 C. Specifications over temperature are guaranteed by design. Note 2: Guaranteed by design. Note 3: No high output level is specified but only the output resistance to the bus. For I 2 C, the high-level voltage is provided by pullup resistors on the bus. Note 4: The device provides a hold time of at least 300ns for the SDA signal (referred to V I of the SC signal) to bridge the undefined region of SC s falling edge. Note 5: C B = total capacitance of one bus line in pf. t R and t F measured between 0.3 x and 0.7 x. Note 6: Bus sink current is less than 6mA. C B is the total capacitance of one bus line in pf. t R and t F are measured between 0.3 x and 0.7 x. Note 7: Input filters on the SDA and SC inputs suppress noise spikes less than 50ns. (T A = +25 C, unless otherwise noted.) Typical Operating Characteristics 62.0 61.6 61.2 SUPPY CURRENT vs. TEMPERATURE (A OUTPUTS SET TO 133MHz) toc01 2.5 2.3 RISE TIME vs. TEMPERATURE (A OUTPUTS SET TO 133MHz) toc02 2.0 1.8 FA TIME vs. TEMPERATURE (A OUTPUTS SET TO 133MHz) toc03 SUPPY CURRENT (ma) 60.8 60.4 60.0 59.6 59.2 RISE TIME (ns) 2.1 1.9 FA TIME (ns) 1.6 1.4 58.8 1.7 1.2 58.4 58.0-40 -15 10 35 60 85 TEMPERATURE ( C) 1.5-40 -15 10 35 60 85 TEMPERATURE ( C) 1.0-40 -15 10 35 60 85 TEMPERATURE ( C) 4

(T A = +25 C, unless otherwise noted.) PERIOD JITTER vs. TEMPERATURE 20 16 PERIOD JITTER (psrms) 133MHz 33.3MHz 12 8 125MHz 62.5MHz toc04 Typical Operating Characteristics (continued) 3.3V 133MHz OUTPUT WAVEFORM toc05 3.3V 83MHz OUTPUT WAVEFORM toc06 4 0V 0V 0-40 -15 10 35 60 85 TEMPERATURE ( C) 2ns/div 2ns/div DUTY CYCE (%) 51.0 50.5 50.0 49.5 49.0 48.5 48.0 47.5 DUTY CYCE vs. TEMPERATURE 33.3MHz 62.5MHz 133MHz 125MHz toc07 PERIOD JITTER (psrms) 20 16 12 8 4 PERIOD JITTER vs. FREQUENCY toc08 133MHz OUTPUT 0% DOWNSPREADING 10dB/REF 0dBm RBW = 10kHz VBW = 10kHz ATN = 20dB CENTER = 133MHz SPAN = 4MHz toc09 47.0-40 -15 10 35 60 85 TEMPERATURE ( C) 0 25 50 75 100 125 150 FREQUENCY (MHz) 133MHz OUTPUT WITH 0% AND 1.25% DOWNSPREADING toc10 133MHz OUTPUT WITH 0% AND 2.5% DOWNSPREADING toc11 10dB/REF 0dBm VBW = 1kHz CENTER = 133MHz RBW = 100kHz ATN = 20dB SPAN = 15MHz 10dB/REF 0dBm VBW = 1kHz CENTER = 133MHz RBW = 100kHz ATN = 20dB SPAN = 15MHz 5

PIN NAME FUNCTION 1 GNDA Analog Ground 2 X1 3 X2 Pin Description Crystal Connection or Clock Input. If using a 25MHz crystal, connect it to X1 and X2. If using a reference clock, connect the clock signal to X1 and leave X2 floating. See the Typical Operating Circuit. 4 A Power-Supply Input for Analog Circuits. Bypass to GNDA with a 0.1µF capacitor. 5, 13, 16 Power-Supply Input for Digital Circuits. Bypass to GND with a 0.1µF capacitor. 6 SC Serial Clock Input. Serial interface clock. 7 SDA Serial Data I/O. Data I/O of serial interface. 8, 20 GND Digital Ground 9 CK1 Clock 1 Output. Buffered reference clock output. 10 CK2 Clock 2 Output. Frequency-selectable clock output. 11 CK3 Clock 3 Output. Frequency-selectable clock output. 12 CK4 Clock 4 Output. Frequency-selectable clock output. 14 CK5 Clock 5 Output. Frequency-selectable clock output. 15 CK6 Clock 6 Output. Frequency-selectable clock output. 17 SSC Spread-Spectrum-Select Input. Selects the spectrum-spread percentage. When SSC is low, spread spectrum is disabled. When SSC is floating, spread spectrum is set to -1.25%. When SSC is high, spread spectrum is set to -2.5%. 18 SA1 Address-Select Inputs for Serial Interface. SA0 and SA1 select the serial interface address, as shown in 19 SA0 Table 1. SA0 and SA1 are three-level inputs, making nine possible address combinations. EP GND Exposed pad. Connect to GND. Block Diagram A SC SDA SA0 SA1 I 2 C CK1 MUX CK2 X1 X2 25MHz OSC 266MHz P1 250MHz P2 DIVIDE BY 2, 4, 8 DIVIDE BY 2, 3, 4, 5, 10 MUX CK5 SSC SPREAD SPECTRUM MUX CK6 AGND GND 6

Detailed Description The frequency synthesizer is designed to generate multiple clocks for clock distribution in network routers or switches. The device provides a total of six buffered clock outputs (CK1 to CK6). CK1 is the buffered output of the reference clock. CK2 through CK6 are independently programmable to generate eight different frequencies based on a 25MHz input crystal: 133, 125, 83, 66, 62.5, 50, 33, and 25MHz. All the outputs are VCMOS single-ended signals. Select the s output frequency by programming on-chip registers through the I 2 C interface. The also features spread-spectrum capability to reduce EMI. Output frequency spectrum can be downspread by -2.5% or -1.25%. The 25MHz reference comes from either a crystal or an external clock. The incorporates two Ps with two internal loop filters. The operates from a 3.3V supply. Reference Frequency Input The requires a reference frequency. The reference can be a 25MHz crystal or an external clock signal. If using a 25MHz crystal, connect it across X1 and X2, and connect loading capacitors from X1 and X2 to GND (refer to the crystal manufacturer s specification). If using an external clock, connect the signal to X1 and leave X2 floating. Power-Up State At power-up, the CK1 output is enabled and free running, the CK2 to CK4 outputs are set at 33.3MHz, and the other CK outputs are disabled at logic-low. The output states can be overridden by writing to the registers through the I 2 C interface. Serial Interface The is programmed through its I 2 C serial interface. This interface has a clock, SC, and a bidirectional data line, SDA. In an I 2 C system, a master, typically a microcontroller, initiates all data transfers to and from slave devices, and generates the clock to synchronize the data transfers. The operates as a slave device. The timing of the SDA and SC signals is detailed in Figure 1. SDA operates as both an input and an open-drain output. A pullup resistor, typically 4.7kΩ, is required on SDA. SC operates only as an input. A pullup resistor, typically 4.7kΩ, is required on SC. START and STOP Conditions A master signals the beginning of a transmission with a START condition by transitioning SDA from high to low while SC is high (Figure 2). When communication is complete, a master issues a STOP condition by transitioning SDA from low to high while SC is high. The bus is then free for another transmission. SDA t BUF t SU,DAT t SU,STA t HD,STA SC t OW t HD,DAT t SU,STO t HIGH t HD,STA t R t F START CONDITION REPEATED START CONDITION STOP CONDITION START CONDITION Figure 1. Serial-Interface Timing Diagram 7

SDA SC 1 MSB NOT ACKNOWEDGE 1 A4 A3 A2 A1 A0 R/W ACK ACKNOWEDGE SB START Figure 2. I 2 C Address and Acknowledge Bit Transfer One data bit is transferred during each SC clock cycle. SDA must remain stable during the high period of SC, as changes in SDA while SC is high are START and STOP control signals. Idle the interface by pulling both SDA and SC high. After 8 bits are transferred, the receiving device generates an acknowledge signal by pulling SDA low for the entire duration of the 9th clock pulse. If the receiving device does not pull SDA low, a not acknowledge is indicated (Figure 2). Table 1. Device I 2 C Address Selection SA0 SA1 DEVICE ADDRESS Open Open 110 1000 ow Open 110 0100 High Open 110 0010 Open ow 110 1100 ow ow 110 1001 High ow 111 0000 Open High 111 0001 ow High 111 0010 High High 111 0100 Device Address The features a 7-bit device address, configured by the two three-level address inputs, SA1 and SA0. To select the device address, connect SA1 and SA0 to, GND, or leave floating, as indicated in Table 1. The has nine possible addresses, allowing up to nine devices to share the same interface bus. Writing to the Writing to the begins with a START condition (Figure 3). Following the START condition, each pulse on SC transfers 1 bit of data. The first 7 bits comprise the device address (see the Device Address section). The 8th bit is low to indicate a write operation. An acknowledge bit is then generated by the, signaling that it recognizes its address. The next 8 bits form the register address byte (Table 2) and determine which control register receives the following data byte. The then generates another acknowledge bit. The data byte is then written into the addressed register of the. An acknowledge bit by the followed by a required STOP condition by the master completes the communication. To write to the device again, the entire write procedure is repeated; I 2 C burstwrite mode is not supported by the. 8

MASTER-WRITE DATA STRUCTURE START DEVICE ADDRESS S 1 1 A4 A3 A2 A1 A0 MASTER-READ DATA STRUCTURE START DEVICE ADDRESS R/W 0 R/W ACK REGISTER ADDRESS DATA IN STOP RA7 RA6 RA5 RA4 RA3 RA2 RA1 RA0 ACK D7 D6 D5 D4 D3 D2 D1 D0 ACK P REGISTER ADDRESS S 1 1 A4 A3 A2 A1 A0 0 ACK RA7 RA6 RA5 RA4 RA3 RA2 RA1 RA0 ACK DEVICE ADDRESS R/W DATA OUT STOP RS 1 1 A4 A3 A2 A1 A0 1 ACK D7 D6 D5 D4 D3 D2 D1 D0 ACK P S = START CONDITION A_ = DEVICE ADDRESS ACK = ACKNOWEDGE ACK = NOT-ACKNOWEDGE RA_ = REGISTER ADDRESS D_ = DATA P = STOP CONDITION RS = REPEATED START DATA DIRECTION = MASTER TO SAVE = SAVE TO MASTER Figure 3. I 2 C Interface Data Structure Reading from the Reading from the registers begins with a START condition and a device address with the write bit set low, then the register address that is to be read, followed by a repeated START condition and a device address with the write bit set high, and finally the data are shifted out (Figure 3). Following a START condition, the first 7 bits comprise the device address. The 8th bit is low to indicate a write operation (to write in the following register address). An acknowledge bit is then generated by the, signaling that it recognizes its address. The next 8 bits form the register address, indicating the location of the data to be read, followed by another acknowledge, again generated by the. The master then produces a repeated START condition and readdresess the device, with the R/W bit high to indicate a read operation (Figure 3). The generates an acknowledge bit, signaling that it recognizes its address. The data byte is then clocked out of the. A final not-acknowledge bit, generated by the master (not required), and a STOP condition, also generated by the master, complete the communication. To read from the device again, the entire read procedure is repeated; I 2 C burst-read mode is not supported by the. Device Control Registers The has eight control registers. The register addresses and functions are shown in Table 2. The first seven registers are used to set the six outputs, with register 0x00 controlling all outputs simultaneously, and the rest are mapped to individual outputs. All other addresses are reserved and are not to be used. Table 2. Register Address Mapping REGISTER ADDRESS OUTPUT PORT 00 Broadcast to all CK registers 01 CK1 02 CK2 03 CK3 04 CK4 05 CK5 06 CK6 All others Reserved 9

Setting the Clock Frequencies Each CK_ output has an associated control register. The contents of the registers determine the frequencies of their associated outputs. Table 3 provides the frequency mapping for the registers. CK1 only responds to the 25MHz and high-impedance settings in Table 3. For example, writing 03h to the CK1 control register does not change CK1 s output frequency to 133.3MHz. The CK1 output continues to output a buffered reference clock signal. Table 3. Output Frequency Selection for CK1 CK6 BITS IN CKn REGISTERS OUTPUT FREQUENCY (MHz) 00 ogic-ow 01 133.3 02 125 03 83.3 04 66.6 05 62.5 06 50 07 33.3 08 25 0F High Impedance Spread-Spectrum Control The features spread-spectrum output structures to spread radiated emissions over the frequency band. A programmable triangle-wave generator injects an offset element into the master oscillator to dither its output by -1.25% or -2.5%. The dither is controlled by the SSC input. When SSC is low, spread spectrum is disabled. When SSC is floating, spread spectrum is set to -1.25%. When SSC is high, spread spectrum is set to -2.5%. Power Supply The uses a 3.0V to 3.6V power supply connected to, and 3.0V to 3.6V connected to A. Bypass A and at the device with a 0.1µF capacitor. Additionally, use bulk bypass capacitors of 10µF where power enters the circuit board. Applications Information Board ayout Considerations As with all high-frequency devices, board layout is critical to proper operation. Place the crystal as close as possible to X1 and X2, and minimize parasitic capacitance around the crystal leads. Ensure that the exposed pad makes good contact with GND. PROCESS: BiCMOS Chip Information Typical Operating Circuit Pin Configuration +3.3V 0.1µF +3.3V 0.1µF TOP VIEW A 0.1µF CK6 CK5 VDD CK4 15 14 13 12 CK3 11 25MHz 10pF X1 0.1µF SSC 16 17 10 9 CK2 CK1 SERIA INTERFACE 10pF X2 SDA SC SA0 SA1 SSC AGND GND CK1 CK6 COCK OUTPUTS SA1 SA0 GND 18 19 20 EXPOSED PADDE (GND) 1 2 3 4 5 GNDA X1 X2 VDDA VDD THIN QFN 8 7 6 GND SDA SC 10

Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.) MARKING D D/2 XXXXX E/2 E (NE-1) X e k D2 C D2/2 b 0.10 M C A B E2/2 C E2 QFN THIN.EPS PIN # 1 I.D. DETAI A e e/2 PIN # 1 I.D. 0.35x45 (ND-1) X e DETAI B e 1 C C 0.10 C e e A 0.08 C C A1 A3 -DRAWING NOT TO SCAE- PACKAGE OUTINE, 16, 20, 28, 32, 40 THIN QFN, 5x5x0.8mm 21-0140 H 1 2 PKG. SYMBO A A1 A3 b D E e k 1 N ND NE JEDEC COMMON DIMENSIONS 16 5x5 20 5x5 28 5x5 32 5x5 40 5x5 MIN. NOM. MAX. MIN. NOM. MAX. MIN. NOM. MAX. MIN. NOM. MAX. MIN. NOM. MAX. 0.70 0.75 0.80 0.70 0.75 0.80 0.70 0.75 0.80 0.70 0.75 0.80 0 0.02 0.05 0 0.02 0.05 0 0.02 0.05 0 0.02 0.05 0.70 0.75 0.80 0 0.02 0.05 0.20 REF. 0.25 0.30 0.35 4.90 5.00 5.10 4.90 5.00 5.10 0.80 BSC. 0.20 REF. 0.20 REF. 0.20 REF. 0.20 REF. 0.25 0.30 0.35 0.20 0.25 0.30 0.20 0.25 0.30 0.15 0.20 0.25 4.90 5.00 5.10 4.90 5.00 5.10 4.90 5.00 5.10 4.90 5.00 5.10 4.90 5.00 5.10 4.90 5.00 5.10 4.90 5.00 5.10 4.90 5.00 5.10 0.65 BSC. 0.50 BSC. 0.50 BSC. 0.40 BSC. 0.25 - - 0.25 - - 0.25 - - 0.25 - - 0.25 0.35 0.45 0.45 0.55 0.65 0.45 0.55 0.65 0.30 0.40 0.50 0.40 0.50 0.60 - - - - - - - - - - - - 0.30 0.40 0.50 16 20 28 32 40 4 5 7 8 10 4 5 7 8 10 WHHB WHHC WHHD-1 WHHD-2 ----- 0.30 0.40 0.50 NOTES: 1. DIMENSIONING & TOERANCING CONFORM TO ASME Y14.5M-1994. 2. A DIMENSIONS ARE IN MIIMETERS. ANGES ARE IN DEGREES. 3. N IS THE TOTA NUMBER OF TERMINAS. 4. THE TERMINA #1 IDENTIFIER AND TERMINA NUMBERING CONVENTION SHA CONFORM TO JESD 95-1 SPP-012. DETAIS OF TERMINA #1 IDENTIFIER ARE OPTIONA, BUT MUST BE OCATED WITHIN THE ZONE INDICATED. THE TERMINA #1 IDENTIFIER MAY BE EITHER A MOD OR MARKED FEATURE. 5. DIMENSION b APPIES TO METAIZED TERMINA AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINA TIP. EXPOSED PAD VARIATIONS PKG. D2 E2 DOWN CODES MIN. NOM. MAX. MIN. NOM. MAX. BONDS 0.15 AOWED T1655-1 3.00 3.10 3.20 3.00 3.10 3.20 ** NO T1655-2 3.00 3.10 3.20 3.00 3.10 3.20 ** YES T1655N-1 3.00 3.10 3.20 3.00 3.10 3.20 ** NO T2055-2 3.00 3.10 3.20 3.00 3.10 3.20 ** NO T2055-3 3.00 3.10 3.20 3.00 3.10 3.20 ** YES T2055-4 3.00 3.10 3.20 3.00 3.10 3.20 ** NO T2055-5 3.15 3.25 3.35 3.15 3.25 3.35 0.40 YES T2855-1 3.15 3.25 3.35 3.15 3.25 3.35 ** NO T2855-2 2.60 2.70 2.80 2.60 2.70 2.80 ** NO T2855-3 3.15 3.25 3.35 3.15 3.25 3.35 ** YES T2855-4 2.60 2.70 2.80 2.60 2.70 2.80 ** YES T2855-5 2.60 2.70 2.80 2.60 2.70 2.80 ** NO T2855-6 3.15 3.25 3.35 3.15 3.25 3.35 ** NO T2855-7 2.60 2.70 2.80 2.60 2.70 2.80 ** YES T2855-8 3.15 3.25 3.35 3.15 3.25 3.35 0.40 YES T2855N-1 3.15 3.25 3.35 3.15 3.25 3.35 ** NO T3255-2 3.00 3.10 3.20 3.00 3.10 3.20 ** NO T3255-3 3.00 3.10 3.20 3.00 3.10 3.20 ** YES T3255-4 3.00 3.10 3.20 3.00 3.10 3.20 ** NO T3255N-1 3.00 3.10 3.20 3.00 3.10 3.20 ** NO T4055-1 3.20 3.30 3.40 3.20 3.30 3.40 ** YES ** SEE COMMON DIMENSIONS TABE 6. ND AND NE REFER TO THE NUMBER OF TERMINAS ON EACH D AND E SIDE RESPECTIVEY. 7. DEPOPUATION IS POSSIBE IN A SYMMETRICA FASHION. 8. COPANARITY APPIES TO THE EXPOSED HEAT SINK SUG AS WE AS THE TERMINAS. 9. DRAWING CONFORMS TO JEDEC MO220, EXCEPT EXPOSED PAD DIMENSION FOR T2855-1, T2855-3, AND T2855-6. 10. WARPAGE SHA NOT EXCEED 0.10 mm. 11. MARKING IS FOR PACKAGE ORIENTATION REFERENCE ONY. 12. NUMBER OF EADS SHOWN ARE FOR REFERENCE ONY. 13. EAD CENTERINES TO BE AT TRUE POSITION AS DEFINED BY BASIC DIMENSION "e", 0.05. -DRAWING NOT TO SCAE- PACKAGE OUTINE, 16, 20, 28, 32, 40 THIN QFN, 5x5x0.8mm 21-0140 H 2 2 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 11 2005 Maxim Integrated Products Printed USA is a registered trademark of Maxim Integrated Products, Inc.