Wu Lu Department of Electrical and Computer Engineering and Microelectronics Laboratory, University of Illinois, Urbana, Illinois 61801

Similar documents
FABRICATION OF SELF-ALIGNED T-GATE AlGaN/GaN HIGH

Transistor was first invented by William.B.Shockley, Walter Brattain and John Bardeen of Bell Labratories. In 1961, first IC was introduced.

Gigahertz Ambipolar Frequency Multiplier Based on Cvd Graphene

3-7 Nano-Gate Transistor World s Fastest InP-HEMT

Normally-Off Operation of AlGaN/GaN Heterojunction Field-Effect Transistor with Clamping Diode

GaN power electronics

Silicon-on-Sapphire Technology: A Competitive Alternative for RF Systems

Gallium nitride (GaN)

4H-SiC Planar MESFET for Microwave Power Device Applications

Atomic-layer deposition of ultrathin gate dielectrics and Si new functional devices

Ultra High-Speed InGaAs Nano-HEMTs

Chapter 1. Introduction

Novel III-Nitride HEMTs

Strained Ge channel p-type metal-oxide-semiconductor field-effect transistors grown on Si 1-x Ge x /Si virtual substrates

Development of Microwave and Terahertz Detectors Utilizing AlN/GaN High Electron Mobility Transistors

Final Report. Contract Number Title of Research Principal Investigator

ECE 5745 Complex Digital ASIC Design Topic 2: CMOS Devices

Semiconductor Physics and Devices

Enhancement-mode AlGaN/GaN HEMTs on silicon substrate

MOSFET & IC Basics - GATE Problems (Part - I)

SUPPLEMENTARY INFORMATION

General look back at MESFET processing. General principles of heterostructure use in FETs

N-polar GaN/ AlGaN/ GaN high electron mobility transistors

GRADE Graphene-based Devices and Circuits for RF Applications Collaborative Project

Characterization of SOI MOSFETs by means of charge-pumping

64 Channel Flip-Chip Mounted Selectively Oxidized GaAs VCSEL Array

EE 5611 Introduction to Microelectronic Technologies Fall Thursday, September 04, 2014 Lecture 02

AlGaN/GaN High-Electron-Mobility Transistor Using a Trench Structure for High-Voltage Switching Applications

High-Speed Scalable Silicon-MoS 2 P-N Heterojunction Photodetectors

Sub-30 nm InAs Quantum-Well MOSFETs with Self-Aligned Metal Contacts and Sub-1 nm EOT HfO 2 Insulator

4.1.2 InAs nanowire circuits fabricated by field-assisted selfassembly on a host substrate

High Power Performance InP/InGaAs Single HBTs

EECS130 Integrated Circuit Devices

Supporting Information. Air-stable surface charge transfer doping of MoS 2 by benzyl viologen

Low-frequency noises in GaAs MESFET s currents associated with substrate conductivity and channel-substrate junction

Hot Electron Injection Field Effect Transistor

A New SiGe Base Lateral PNM Schottky Collector. Bipolar Transistor on SOI for Non Saturating. VLSI Logic Design

State-of-the-art device fabrication techniques

FOUNDRY SERVICE. SEI's FEATURE. Wireless Devices FOUNDRY SERVICE. SRD-800DD, SRD-500DD D-FET Process Lg=0.8, 0.5µm. Ion Implanted MESFETs SRD-301ED

Three Terminal Devices

UNIT-VI FIELD EFFECT TRANSISTOR. 1. Explain about the Field Effect Transistor and also mention types of FET s.

Session 3: Solid State Devices. Silicon on Insulator

INTRODUCTION: Basic operating principle of a MOSFET:

Title. Author(s)Uemura, T.; Baba, T. CitationIEEE Transactions on Electron Devices, 49(8): Issue Date Doc URL. Rights.

Investigations on Compound Semiconductor High Electron Mobility Transistor (HEMT)

NAME: Last First Signature

InGaAs MOSFETs for CMOS:

Vertical Surround-Gate Field-Effect Transistor

High-efficiency, high-speed VCSELs with deep oxidation layers

INTRODUCTION TO MOS TECHNOLOGY

Transparent p-type SnO Nanowires with Unprecedented Hole Mobility among Oxide Semiconductors

Direct calculation of metal oxide semiconductor field effect transistor high frequency noise parameters

Digital Electronics. By: FARHAD FARADJI, Ph.D. Assistant Professor, Electrical and Computer Engineering, K. N. Toosi University of Technology

write-nanocircuits Direct-write Jaebum Joo and Joseph M. Jacobson Molecular Machines, Media Lab Massachusetts Institute of Technology, Cambridge, MA

Organic Field Effect Transistors for Large Format Electronics. Contract: DASG Final Report. Technical Monitor: Latika Becker MDA

Machine-Aligned Fabrication of Submicron SIS Tunnel Junctions Using a Focused Ion Beam

Fabrication of High-Speed Resonant Cavity Enhanced Schottky Photodiodes

UNIT-1 Bipolar Junction Transistors. Text Book:, Microelectronic Circuits 6 ed., by Sedra and Smith, Oxford Press

MSE 410/ECE 340: Electrical Properties of Materials Fall 2016 Micron School of Materials Science and Engineering Boise State University

Fabrication and Characterization of Broad-Area Lasers with Dry-Etched Mirrors

Unit III FET and its Applications. 2 Marks Questions and Answers

Design of Gate-All-Around Tunnel FET for RF Performance

Fundamentals of Power Semiconductor Devices

ECSE-6300 IC Fabrication Laboratory Lecture 9 MOSFETs. Lecture Outline

value of W max for the device. The at band voltage is -0.9 V. Problem 5: An Al-gate n-channel MOS capacitor has a doping of N a = cm ;3. The oxi

CMOS Digital Integrated Circuits Lec 2 Fabrication of MOSFETs

FET(Field Effect Transistor)

2.8 - CMOS TECHNOLOGY

In this lecture we will begin a new topic namely the Metal-Oxide-Semiconductor Field Effect Transistor.

Performance investigations of novel dual-material gate (DMG) MOSFET with dielectric pockets (DP)

Substrate Bias Effects on Drain Induced Barrier Lowering (DIBL) in Short Channel NMOS FETs

improving further the mobility, and therefore the channel conductivity. The positive pattern definition proposed by Hirayama [6] was much improved in

Supporting Information

NOVEL CHIP GEOMETRIES FOR THz SCHOTTKY DIODES

Notes. (Subject Code: 7EC5)

EECS130 Integrated Circuit Devices

Chapter 3: Basics Semiconductor Devices and Processing 2006/9/27 1. Topics

Low frequency noise in GaN metal semiconductor and metal oxide semiconductor field effect transistors

Supplementary Figure 1 Schematic illustration of fabrication procedure of MoS2/h- BN/graphene heterostructures. a, c d Supplementary Figure 2

ECSE-6300 IC Fabrication Laboratory Lecture 7 MOSFETs. Lecture Outline

3-D Modelling of the Novel Nanoscale Screen-Grid Field Effect Transistor (SGFET)

PROCESS DEVELOPMENT FOR SMALL-AREA GaN/AlGaN HBT s

High Voltage Normally-off GaN MOSC- HEMTs on Silicon Substrates for Power Switching Applications

Synthesis of Silicon. applications. Nanowires Team. Régis Rogel (Ass.Pr), Anne-Claire Salaün (Ass. Pr)

4H-SiC V-Groove Trench MOSFETs with the Buried p + Regions

Diamond vacuum field emission devices

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

Supplementary Materials for

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

Supplementary Information

Structure-related Characteristics of SiGe HBT and 2.4 GHz Down-conversion Mixer

Quantum Condensed Matter Physics Lecture 16

CHAPTER 3 TWO DIMENSIONAL ANALYTICAL MODELING FOR THRESHOLD VOLTAGE

CONTENTS. 2.2 Schrodinger's Wave Equation 31. PART I Semiconductor Material Properties. 2.3 Applications of Schrodinger's Wave Equation 34

Field-Effect Transistor (FET) is one of the two major transistors; FET derives its name from its working mechanism;

MEASUREMENT AND INSTRUMENTATION STUDY NOTES UNIT-I

SUB TEN MICRON CHANNEL DEVICES ACHIEVED BY VERTICAL ORGANIC THIN FILM TRANSISTOR

420 Intro to VLSI Design

Power MOSFET Zheng Yang (ERF 3017,

Supporting Information for Gbps terahertz external. modulator based on a composite metamaterial with a. double-channel heterostructure

Transcription:

Comparative study of self-aligned and nonself-aligned SiGe p-metal oxide semiconductor modulation-doped field effect transistors with nanometer gate lengths Wu Lu Department of Electrical and Computer Engineering and Microelectronics Laboratory, University of Illinois, Urbana, Illinois 61801 Steven J. Koester IBM T. J. Watson Research Center, Yorktown Heights, New York 10598 Xie-Wen Wang Department of Electrical Engineering, Yale University, New Haven, Connecticut 06520 Jack O. Chu IBM T. J. Watson Research Center, Yorktown Heights, New York 10598 Tso-Ping Ma Department of Electrical Engineering, Yale University, New Haven, Connecticut 06520 Ilesanmi Adesida a) Department of Electrical and Computer Engineering and Microelectronics Laboratory, University of Illinois, Urbana, Illinois 61801 Received 1 June 2000; accepted 5 August 2000 A self-aligned process used to fabricate p-type SiGe metal oxide semiconductor modulation-doped field effect transistors MOS-MODFET is described. Self- and nonself-aligned p-type Si 0.2 Ge 0.8 /Si 0.7 Ge 0.3 MOS-MODFETs with gate-lengths from 1 m down to 100 nm were fabricated. The dc and microwave characteristics of these devices are presented. In comparison with nonself-aligned devices, self-aligned devices exhibited higher extrinsic transconductances, lower threshold voltages, higher unity current gain cutoff frequencies f T, and maximum oscillation frequencies f MAX. Self-aligned MOS-MODFETs with a gate length of 100 nm exhibited an extrinsic transconductance of 320 ms/mm, an f T of 64 GHz, and an f MAX of 77 GHz. To our knowledge, these are the highest data ever reported for any MOS-type p-fets with a SiGe channel. All these excellent performances were measured at very low drain and gate biases. 2000 American Vacuum Society. S0734-211X 00 11806-2 I. INTRODUCTION SiGe modulation-doped field effect transistors MODFETs have attracted much attention because of their excellent dc and rf performances. 1 However, these devices exhibited fairly high gate leakage currents, and hence small gate operation swings, limited by the Schottky barrier heights. SiGe metal oxide semiconductor MODFETs MOS-MODFETs with a gate dielectric layer between gate and channel exhibited extremely low gate leakage current. 2 But the devices exhibited high pinch-off voltages and threshold voltages as the gate length decreased down to 100 nm. 3 A self-aligned process, which effectively reduces the parasitic resistances, can improve device performances dramatically. Adesida et al. reported a self-aligned 0.1 m SiGe p-modfet with extrinsic transconductance of 257 ms/mm, unity current gain cutoff frequency f T 70 GHz, and maximum oscillation frequency f MAX 55 GHz. 4,5 Recently, Koester et al. reported a self-aligned 0.1 m p-modfet with a pure Ge channel that exhibited an extrinsic transconductance of 488 ms/mm. 6 However, the relative high gate leakage current hinders the usefulness of these devices. In a Electronic mail: adesida@capone.micro.uiuc.edu this article, we report on the fabrication and characterization of self-aligned and nonself-aligned SiGe p-mos-modfets with gate lengths down to 100 nm. II. DEVICE LAYER STRUCTURE The Si 0.2 Ge 0.8 /Si 0.7 Ge 0.3 heterostructure was grown on a Si substrate by ultrahigh-vacuum chemical vapor deposition UHV-CVD. The layer structure is shown in Fig. 1. The layer sequence started with a linearly step-graded Si (1 x) Ge x buffer layer relaxed to the lattice constant of Si 0.7 Ge 0.3. A 1- m-thick Si 0.7 Ge 0.3 buffer layer was followed by the modulation-doped structure which consisted of a 4 nm B-doped Si 0.7 Ge 0.3 supply layer at a doping density of 2 10 18 cm 3, a 3 nm undoped Si 0.7 Ge 0.3 spacer, and a 4.5- nm-thick Si (1 x) Ge x channel graded from 0.8 to 0.7, and a 10 nm Si 0.7 Ge 0.3 cap layer. The layer exhibited a twodimensional hole-gas mobility of 930 cm 2 /V s and a hole sheet density of 2.6 10 12 cm 2 as determined by Hall measurements at room temperature. III. DEVICE FABRICATION After the material growth, a silicon nitride gate dielectric layer was deposited by the jet-vapor-deposition JVD 3488 J. Vac. Sci. Technol. B 18 6, NovÕDec 2000 0734-211XÕ2000Õ18 6 Õ3488Õ5Õ$17.00 2000 American Vacuum Society 3488

3489 Lu et al.: Study of self-aligned and non-self-aligned SiGe 3489 FIG. 1. Cross-sectional schematic of the UHV-CVD-grown p-type SiGe MOS-MODFET heterostructure. FIG. 2. a SEM micrograph of a self-aligned p-type SiGe MOS-MODFET. b SEM micrograph of a T-shaped gate with a gate length of less than 100 nm and a head width of 0.5 m. method. 7 To densify the film, postdeposition rapid thermal annealing was performed at 500 C for 30 s. The physical thickness of the gate dielectric layer is 5 nm, equivalent to an oxide thickness of 3 nm. The FET active area was defined by optical lithography, followed by mesa etching in a CF 4 plasma. The etched surface was passivated by electronbeam-evaporated SiO 2 with a thickness equal to the mesa height. In the optical lithography, a chlorobenzene dip was used to facilitate the liftoff of the evaporated oxide. The liftoff of the evaporated oxide resulted in a planar surface for gate lithography and provided an insulating floor for microwave probing pads of devices. To fabricate self-aligned devices, T-shaped gates with various gate lengths from 1 m down to 100 nm were defined by electron beam lithography using a trilayer resist system consisting of poly methylmethacrylate PMMA 950 K/PMMA MAA/PMMA 50 K. The electron beam lithography was performed on a Cambridge EBMF-10.5 system at 40 kv accelerating voltage, 500 pa beam current, and 55 nm beam spot size. After exposure, the sample was developed in an MIBK:IPA 1:3 solution for 2 min at 21 C. Then, Ti/Mo/Pt/Au metallization was evaporated and lifted off. The JVD SiN was etched by reactive ion etching RIE and 30 nm Pt ohmic metallization was evaporated by using the overhang of the T-shaped gates as shadow masks during RIE etching and evaporation. The sample was annealed at 350 C for 5 min. The contact resistance is about 0.3 mm. The Mo metal in the gates was used as a diffusion barrier during ohmic annealing. At last, Ti/Pt/Au pads were fabricated for dc and microwave probing. For comparison, nonself-aligned MOS-MODFETs were fabricated on another sample with the same layer structure. After mesa etching, SiO 2 passivation and planarization, and Pt metallization for ohmic contacts, Ti/Pt/Au T-shaped gates with variable gate length from 1 m to 100 nm and probing pads were fabricated. The source drain spacing of nonselfaligned devices was 2 m, except for devices with a gate length of 1 m in which the source drain spacing was 3 m. The gate width was 100 m for all devices. A scanning electron microscope SEM micrograph of a self-aligned MOS-MODFET is shown in Fig. 2 a. Figure 2 b shows the micrograph of a T-shaped 100 nm gate with a 0.5- m-wide head. IV. DEVICE PERFORMANCE AND DISCUSSION A. dc performance The fabricated self-aligned and nonself-aligned p-type MOS-MODFETs were characterized at dc and microwave frequencies. The dc characteristics were measured using an HP4142B semiconductor parameter analyzer. Figure 3 a shows the I ds V ds characteristics of a self-aligned and a nonself-aligned MOS-MODFET with a gate length of 100 nm. The maximum drain current I max for the self-aligned device is 194 ma/mm and the I max of the nonself-aligned JVST B-Microelectronics and Nanometer Structures

3490 Lu et al.: Study of self-aligned and non-self-aligned SiGe 3490 FIG. 4. Extrinsic transconductances of self-aligned and nonself-aligned SiGe FIG. 3. a Current voltage characteristics of a self-aligned MOS-MODFET and a nonself-aligned MOS-MODFET with a gate length of 100 nm. The gate bias was swept from 0.3 to 0.9 V in a step of 0.2 V for the selfaligned device and from 0.5 to 2.0 V in a step of 0.5 V for the nonselfaligned device. b Comparison of dc transfer characteristics of a selfaligned MOS-MODFET and a nonself-aligned MOS-MODFET with a gate length of 100 nm. The drain bias was 0.5 V for the self-aligned device and 1.0 V for the nonself-aligned device. device is 142 ma/mm. The self-aligned devices exhibited greatly improved dc and rf performances in comparison to nonself-aligned devices while still maintaining extremely low gate leakage currents. Self-aligned devices exhibited lower knee voltages, lower pinch-off voltages, and lower threshold voltages. This is mainly attributed to the lower source series resistance of self-aligned devices. From our Hall measurement results, the sheet resistance R sh nq 2.58 10 3 /square, where is the mobility, q is the electron charge, and n is the sheet carrier density. For nonselfaligned devices, the source access resistance R ac R sh L gs 2.45 mm, assuming that the gate is centrally located between the source and the drain. This is much higher than the ohmic contact resistance R c. Therefore the source series resistance R s R ac R c 2.75 mm. In contrast, the R s for self-aligned devices is only 0.81 mm, assuming that the overhang of the T gates is 0.2 m. The much lower source access resistance greatly enhances the drain current drive capability and the modulation efficiency. A comparison of the transfer characteristics of the foregoing self-aligned and nonself-aligned devices in shown in Fig. 3 b. The drain bias was 0.5 V for the self-aligned device and 1.0 V for the nonself-aligned device. The peak extrinsic transconductance g m of 320 ms/mm for the self-aligned device was measured at V gs 0.27 V. This is the highest data ever reported for any p-type SiGe FETs with the same gate length and a SiGe channel. The g m for the nonself-aligned device was 142 ms/mm at V gs 0.82 V. By defining the threshold voltage V th as the gate bias intercept of the extrapolation of I ds at the point of peak g m, the threshold voltages of the self-aligned and nonself-aligned MOS-MODFET, V th1 and V th2 shown in Fig. 3 b, are 0.62 and 1.33 V, respectively. Figure 4 shows a comparison of extrinsic transconductances of self-aligned and nonself-aligned MOS-MODFETs with different gate lengths. Clearly, self-aligned devices exhibited higher extrinsic transconductances. For self-aligned devices, the extrinsic transconductance increases from 204 ms/mm for 1 m devices to 320 ms/mm for 100 nm devices. For nonself-aligned devices, the extrinsic transconductance increases from 108 ms/mm for 1 m devices to 245 ms/mm for 0.25 m devices. However, 100 nm nonself-aligned devices exhibited an extrinsic transconductance of 142 ms/mm, which is lower than that of 0.25 m devices. This is attributed to the short channel effect and the higher source access resistance because of the larger gate-to-source distance. As we calculated before, the R ac of 0.25 m and 0.1 m nonself-aligned devices are 2.25 and 2.45 mm, respectively. Figure 5 shows threshold voltages of self-aligned and nonself-aligned MOS- MODFETs. Due to lower source access resistances, selfaligned devices exhibited clearly lower threshold voltages. As a result, nonself-aligned devices exhibited large gate J. Vac. Sci. Technol. B, Vol. 18, No. 6, NovÕDec 2000

3491 Lu et al.: Study of self-aligned and non-self-aligned SiGe 3491 FIG. 5. Threshold voltages of self-aligned and nonself-aligned SiGe logic swing and better linearity. However, this advantage is a result of sacrificing higher extrinsic transconductance and microwave performance. The threshold voltages increase from 0.07 to 0.62 V for self-aligned devices and increase from 0.17 to 1.33 V for nonself-aligned devices. This indicates that nonself-aligned devices exhibit more severe shortchannel effects and the self-aligned process can control the short-channel effects effectively. B. rf performance For rf characteristics, on-wafer measurements of S parameters from 1 to 35 GHz using a Cascade microtech probe and an HP8510B network analyzer have been used to determine unity current gain cutoff frequencies f T and maximum oscillation frequencies f MAX of the devices. The measured current gain h 2l, maximum stable gain MSG, and maximum available gain MAG versus frequency of a typical 100 nm nonself-aligned MOS-MODFET and a self-aligned MOS-MODFET are plotted against frequency in Fig. 6. The nonself-aligned device was biased at V ds 0.9 V and V gs 0.8 V and the self-aligned device was biased at V ds 0.5 V and V gs 0.3 V. The f T and f MAX were obtained by extrapolation of the current gain h 2l and maximum available gain using a 20 db/decade slope. For the selfaligned device, an f T of 64 GHz and an f MAX of 68 GHz were obtained. At V ds 1.0 V and V gs 0.3 V, the device exhibited an f T of 59 GHz and an f MAX values of 77 GHz. To the authors knowledge, these values are the highest data for any SiGe heterojunction MOSFETs. Moreover, these excellent dc and rf performances were measured at very low drain and gate biases. At V ds 0.9 V and V gs 0.8 V, the nonself-aligned one exhibited an f T of 38 GHz and an f MAX value of 55 GHz. Figure 7 shows the f T and f MAX of selfaligned and nonself-aligned MOS-MODFETs as a function of gate length. The f T ( f MAX ) values of self-aligned devices are 40 49, 16 28, 9 19, and 5 10 GHz for 0.25, 0.5, 0.7, and 1.0 m devices, respectively. The f T and f MAX val- FIG. 6. Measured current gain h 21, MSG, and MAG vs frequency for a typical 100 nm nonself-aligned MOS-MODFET a and a 100 nm selfaligned MOS-MODFET b with 100 m gate width. The nonself-aligned device was biased at V ds 0.9 V and V gs 0.8 V and the self-aligned device was biased at V ds 0.5 V and V gs 0.3 V. FIG. 7. Unity current gain cutoff frequencies f T and maximum oscillation frequencies f MAX of self-aligned and nonself-aligned SiGe JVST B-Microelectronics and Nanometer Structures

3492 Lu et al.: Study of self-aligned and non-self-aligned SiGe 3492 ues for nonself-aligned devices are 27 45, 13 26, 7 18, and 4 10 for 0.25, 0.5, 0.7, and 1.0 m devices, respectively. V. CONCLUSION In summary, we have developed a self-aligned process to fabricate SiGe p-type MOS-MODFETs. Self- and nonselfaligned p-type SiGe MOS-MODFETs with variable gate length from 1 m to 100 nm were fabricated. The dc and microwave performances of the devices were characterized. For a given gate length, the self-aligned devices exhibited higher extrinsic transconductance, lower threshold voltages, higher maximum drain current, f T, and f MAX. The 100 nm self-aligned devices exhibited an extrinsic transconductance of 320 ms/mm. To our knowledge, this is the highest data ever reported for any p-fets with a SiGe channel. An f T of 64 GHz and an f MAX of 77 GHz were measured. These values are the highest data for any MOS-type SiGe p-fets. In comparison with self-aligned devices, nonself-aligned devices exhibited larger gate logic swing because of lower transconductances. dc results show that the self-aligned process controls short-channel effects effectively. ACKNOWLEDGMENTS The authors acknowledge the technical assistance of members of the Advanced Circuits and Processing Group at the University of Illinois at Urbana-Champaign. This work was supported by DARPA Grant No. N66001-97-1-8906 and National Science Foundation ECS Grant No. 97-10418 Dr. Rajinder Khosla. 1 U. Konig, M. Gluck, and G. Hock, J. Vac. Sci. Technol. B 16, 2609 1998. 2 W. Lu, X. W. Wang, R. Hammond, A. Kuliev, S. Koester, J. O. Chu, K. Ismail, T. P. Ma, and I. Adesida, IEEE Electron Device Lett. 20, 514 1999. 3 W. Lu, A. Kuliev, S. Koester, X. W. Wang, J. O. Chu, T. P. Ma, and I. Adesida, IEEE Trans. Electron Devices 47, 1645 2000. 4 I. Adesida, M. Arafa, K. Ismail, J. O. Chu, and B. S. Meyerson, Microelectron. Eng. 35, 257 1997. 5 M. Arafa, K. Ismail, J. O. Chu, B. S. Meyerson, and I. Adesida, IEEE Electron Device Lett. 17, 586 1996. 6 S. J. Koester, R. Hammond, and J. O. Chu, IEEE Electron Device Lett. 21, 110 2000. 7 T. P. Ma, IEEE Trans. Electron Devices 45, 680 1998. J. Vac. Sci. Technol. B, Vol. 18, No. 6, NovÕDec 2000