X9C102, X9C103, X9C104, X9C503

Similar documents
X9C102, X9C103, X9C104, X9C503

Digitally Controlled Potentiometer (XDCP ) X9C102/103/104/503

X9C102/103/104/503. Terminal Voltages ±5V, 100 Taps. Digitally Controlled Potentiometer (XDCP )

Features 7-BIT UP/DOWN COUNTER V CC (SUPPLY VOLTAGE) 97 7-BIT NON-VOLATILE MEMORY 2 V SS (GROUND) STORE AND RECALL CONTROL CIRCUITRY

DATASHEET X9318. Digitally Controlled Potentiometer (XDCP )

DATASHEET X Features. Pinout. Ordering Information. Dual Digitally Controlled Potentiometers (XDCPs ) FN8186 Rev 1.

DATASHEET X Features. Pinout. Ordering Information. Dual Digitally Controlled Potentiometers (XDCPs ) FN8187 Rev 1.

DATASHEET X9015. Features. Pinout SOIC/MSOP. Block Diagram. Low Noise, Low Power, Volatile Single Digitally Controlled (XDCP ) Potentiometer

DATASHEET X9511. Single Push Button Controlled Potentiometer (XDCP ) Linear, 32 Taps, Push Button Controlled, Terminal Voltage ±5V

DATASHEET X9C303. Description. Features. Block Diagram

DATASHEET ISL Features. Ordering Information. Pinout

DATASHEET ISL Features. Pinout. Ordering Information

DATASHEET. Features. Applications X9317. Low Noise, Low Power, 100 Taps, Digitally Controlled Potentiometer (XDCP ) FN8183 Rev 9.

EL2142. Features. Differential Line Receiver. Applications. Ordering Information. Pinout. Data Sheet February 11, 2005 FN7049.1

HA-2520, HA MHz, High Slew Rate, Uncompensated, High Input Impedance, Operational Amplifiers. Features. Applications. Ordering Information

CD22M x 8 x 1 BiMOS-E Crosspoint Switch. Features. Applications. Block Diagram FN Data Sheet January 16, 2006

HI-200, HI-201. Dual/Quad SPST, CMOS Analog Switches. Features. Applications. Ordering Information. Functional Diagram FN3121.8

DS1804 NV Trimmer Potentiometer

DATASHEET EL7104. Features. Ordering Information. Applications. Pinout. High Speed, Single Channel, Power MOSFET Driver. FN7113 Rev 2.

16 Volt Digitally Programmable Potentiometer (DPP TM ) with 128 Taps and an Increment Decrement Interface

HD Features. CMOS Universal Asynchronous Receiver Transmitter (UART) Ordering Information. Pinout

ISL Features. Multi-Channel Buffers Plus V COM Driver. Ordering Information. Applications. Pinout FN Data Sheet December 7, 2005

HI-201HS. Features. High Speed, Quad SPST, CMOS Analog Switch. Applications. Ordering Information. Pinout (Switches Shown For Logic 1 Input) FN3123.

DATASHEET CD22M3494. Features. Applications. Block Diagram. 16 x 8 x 1 BiMOS-E Crosspoint Switch. FN2793 Rev 8.00 Page 1 of 10.

MAX5452EUB 10 µmax 50 U10C-4 MAX5451EUD 14 TSSOP 10 U14-1

DATASHEET CA3054. Features. Applications. Ordering Information. Pinout. Dual Independent Differential Amp for Low Power Applications from DC to 120MHz

DATASHEET HI-200, HI-201. Features. Applications. Ordering Information. Functional Diagram. Dual/Quad SPST, CMOS Analog Switches

ISL6536A. Four Channel Supervisory IC. Features. Applications. Typical Application Schematic. Ordering Information. Data Sheet May 2004 FN9136.

DATASHEET EL7202, EL7212, EL7222. Features. Pinouts. Applications. High Speed, Dual Channel Power MOSFET Drivers. FN7282 Rev 2.

EL5129, EL5329. Multi-Channel Buffers. Features. Applications. Ordering Information FN Data Sheet May 13, 2005

32-Tap, Nonvolatile, Linear-Taper Digital Potentiometers in SOT23

DATASHEET ISL Features. Applications

HA Microsecond Precision Sample and Hold Amplifier. Features. Applications. Pinouts. Ordering Information. Data Sheet August 24, 2005 FN2857.

HI Bit, 40 MSPS, High Speed D/A Converter

X9110. Preliminary Information. Single Digitally-Controlled (XDCP ) Potentiometer. Dual Supply / Low Power / 1024-tap / SPI bus

DATASHEET CA3127. Features. Applications. Ordering Information. Pinout. High Frequency NPN Transistor Array. FN662 Rev.5.00 Page 1 of 9.

DATASHEET ISL6700. Features. Ordering Information. Applications. Pinouts. 80V/1.25A Peak, Medium Frequency, Low Cost, Half-Bridge Driver

DATASHEET HA-2520, HA-2522, HA Features. Applications. Ordering Information

HA MHz, PRAM Four Channel Programmable Amplifiers. Features. Applications. Pinout. Ordering Information

HIP V, 300mA Three Phase High Side Driver. Features. Applications. Ordering Information. Pinout. July 2004

HA Features. 12MHz, High Input Impedance, Operational Amplifier. Applications. Pinout. Part Number Information. Data Sheet May 2003 FN2893.

X9511. Terminal Voltage ±5V, 32 Taps. PushPot Potentiometer (Push Button Controlled)

ISL Ambient Light Photo Detect IC. Features. Applications. Pinout. Ordering Information. Data Sheet August 3, 2006 FN6117.3

HA-2520, HA-2522, HA-2525

DATASHEET ISL Features. Applications. Ordering Information. Typical Application Circuit. MMIC Silicon Bipolar Broadband Amplifier.

DATASHEET ISL Features. Applications. Simplified Block Diagram. Pinout. Ordering Information. Pin Descriptions

DS1868B Dual Digital Potentiometer

X9111. Preliminary Information. Single Digitally-Controlled (XDCP ) Potentiometer. Single Supply / Low Power / 1024-tap / SPI bus

HA Features. 650ns Precision Sample and Hold Amplifier. Applications. Functional Diagram. Ordering Information. Pinout

DS1267B Dual Digital Potentiometer

DATASHEET ISL9021A. Features. Pinouts. Applications. 250mA Single LDO with Low I Q, Low Noise and High PSRR LDO. FN6867 Rev 2.

DATASHEET HC5503T. Features. Applications. Ordering Information. Block Diagram. Balanced PBX/Key System SLIC, Subscriber Line Interface Circuit

Features. TEMP. RANGE ( C) PACKAGE PKG. DWG. # HIP4020IB (No longer available, recommended replacement: HIP4020IBZ)

F R E E L E A D FEATURES APPLICATIONS DESCRIPTION. Preliminary Information CAT Tap Digitally Programmable Potentiometer (DPP )

EL5027. Dual 2.5MHz Rail-to-Rail Input-Output Buffer. Features. Applications. Ordering Information. Pinout. Data Sheet May 4, 2007 FN7426.

HA MHz Video Buffer. Features. Applications. Ordering Information. Pinouts. Data Sheet February 6, 2006 FN2924.8

DS1135L 3V 3-in-1 High-Speed Silicon Delay Line

HA Features. Quad, 3.5MHz, Operational Amplifier. Applications. Pinout. Ordering Information. Data Sheet July 2004 FN2922.5

Features TEMP. RANGE ( C)

Features. R TOTAL (k ) TEMP. RANGE ( C)

Dual, 256-Tap, Nonvolatile, SPI-Interface, Linear-Taper Digital Potentiometers MAX5487/MAX5488/ MAX5489. Benefits and Features

DATASHEET HI1171. Ordering Information. Typical Application Circuit. Pinout. 8-Bit, 40 MSPS, High Speed D/A Converter. FN3662 Rev.3.

DATASHEET 82C284. Features. Description. Part # Information. Pinout. Functional Diagram. Clock Generator and Ready Interface for 80C286 Processors

DATASHEET HA Features. Applications. Pinout. Part Number Information. 12MHz, High Input Impedance, Operational Amplifier

SALLEN-KEY LOW PASS FILTER

DIGITAL POTENTIOMETERS DP 7114

DATASHEET ICL8069. Features. Pinouts. Ordering Information. Low Voltage Reference. FN3172 Rev.3.00 Page 1 of 6. Jan FN3172 Rev.3.00.

DM74ALS169B Synchronous Four-Bit Up/Down Counters

HA-2640, HA Features. 4MHz, High Supply Voltage Operational Amplifiers. Applications. Ordering Information. Pinouts

DS Tap High Speed Silicon Delay Line

HA-2520, HA-2522, HA-2525

DATASHEET EL5462. Features. Pinout. Applications. Ordering Information. 500MHz Low Power Current Feedback Amplifier. FN7492 Rev 0.

Improved Second Source to the EL2020 ADEL2020

Dual, 256-Tap, Nonvolatile, SPI-Interface, Linear-Taper Digital Potentiometers

HA-2600, HA Features. 12MHz, High Input Impedance Operational Amplifiers. Applications. Pinouts. Ordering Information

DATASHEET HFA1112. Features. Applications. Related Literature. Pin Descriptions. Ordering Information

HA4600. Features. 480MHz, SOT-23, Video Buffer with Output Disable. Applications. Pinouts. Ordering Information. Truth Table

ISL4089. Features. DC-Restored Video Amplifier. Applications. Related Documents. Ordering Information. Pinout FN Data Sheet June 28, 2006

CMOS 8-Bit Buffered Multiplying DAC AD7524

Low Cost, DC to 500 MHz, 92 db Logarithmic Amplifier AD8307

Precision Instrumentation Amplifier AD524

WMS7170 / 7171 NON-VOLATILE DIGITAL POTENTIOMETERS WITH UP/DOWN (3-WIRE) INTERFACE, 10KOHM, 50KOHM, 100KOHM RESISTANCE 100 TAPS

OBSOLETE PRODUCT RECOMMENDED REPLACEMENT PART

Data Sheet June Features. Pinout

DATASHEET ISL6208. Features. Applications. Related Literature. Ordering Information. Pinout. High Voltage Synchronous Rectified Buck MOSFET Driver

Microprocessor Supervisory Circuit ADM1232

Description TRC NC EPE GND CLS1 RRD CLS2 RBR8 SBS RBR7 PI RBR6 CRL RBR5 TBR8 RBR4 TBR7 RBR3 TBR6 RBR2 TBR5 RBR1 TBR4 PE TBR3 FE TBR2 OE TBR1 SFD

DS1867 Dual Digital Potentiometer with EEPROM

DATASHEET X9430. Programmable Analog Dual Digitally Controlled Potentiometer (XDCP ) with Operational Amplifier

PART NUMBER PACKAGE REEL PKG. DWG. # 4 EN SS

DATASHEET EL7240, EL7241. Features. Pinouts. Applications. Ordering Information. Operating Voltage Range. High Speed Coil Drivers

DATASHEET CA Applications. Pinout. Ordering Information. General Purpose NPN Transistor Array. FN483 Rev.6.00 Page 1 of 7.

3V 10-Tap Silicon Delay Line DS1110L

CA3046. General Purpose NPN Transistor Array. Features. Applications. Ordering Information. Pinout. Data Sheet May 2001 File Number 341.

64K x 1 Static RAM CY7C187. Features. Functional Description. Logic Block Diagram. Pin Configurations. Selection Guide DIP. SOJ Top View.

Single-Supply, Rail-to-Rail, Low Power, FET Input Op Amp AD820

Nano Power, Push/Pull Output Comparator

LC 2 MOS Quad SPST Switches ADG441/ADG442/ADG444

CAT5126. One time Digital 32 tap Potentiometer (POT)

Transcription:

X9C102, X9C103, X9C104, X9C503 Data Sheet FN8222.1 Digitally Controlled Potentiometer (XDCP ) FEATURES Solid-state potentiometer 3-wire serial interface 100 wiper tap points Wiper position stored in nonvolatile memory and recalled on power-up 99 resistive elements Temperature compensated End to end resistance, ±20% Terminal voltages, ±5V Low power CMOS V CC = 5V Active current, 3mA max. Standby current, 750µA max. High reliability Endurance, 100,000 data changes per bit Register data retention, 100 years X9C102 = 1kΩ X9C103 = 10kΩ X9C503 = 50kΩ X9C104 = 100kΩ Packages 8-lead SOIC and DIP Pb-free plus anneal available (RoHS compliant) DESCRIPTION The X9Cxxx are Intersil digitally controlled (XDCP) potentiometers. The device consists of a resistor array, wiper switches, a control section, and nonvolatile memory. The wiper position is controlled by a three-wire interface. The potentiometer is implemented by a resistor array composed of 99 resistive elements and a wiper switching network. Between each element and at either end are tap points accessible to the wiper terminal. The position of the wiper element is controlled by the CS, U/D, and INC inputs. The position of the wiper can be stored in nonvolatile memory and then be recalled upon a subsequent power-up operation. The device can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including: control parameter adjustments signal processing BLOCK DIAGRAM V CC (Supply Voltage) U/D INC CS 7-Bit Up/Down Counter 99 98 97 R H /V H Up/Down (U/D) Increment (INC) Device Select (CS) Control and Memory R W /V W 7-Bit Nonvolatile Memory 96 One of One- Hundred Decoder 2 Transfer Gates Resistor Array V SS (Ground) General V CC GND Store and Recall Control Circuitry 1 0 R L /V L R W /V W Detailed 1 CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 1-888-468-3774 Intersil (and design) is a registered trademark of Intersil Americas Inc. XDCP is a trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2005. All Rights Reserved All other trademarks mentioned are the property of their respective owners.

PIN CONFIGURATION DIP/SOIC INC 1 8 V CC U/D 2 3 X9C102/103/104/503 7 6 CS V SS 4 5 ORDERING INFORMATION PART NUMBER PART MARKING R TOTAL (kω) TEMPERATURE RANGE ( C) PACKAGE X9C102P X9C102P 1 0 to 70 8 Ld PDIP X9C102PZ (Note) X9C102P Z 0 to 70 8 Ld PDIP (Pb-free) X9C102PI X9C102P I -40 to 85 8 Ld PDIP X9C102PIZ (Note) X9C102P Z I -40 to 85 8 Ld PDIP (Pb-free) X9C102S* X9C102S 0 to 70 8 Ld SOIC X9C102SZ* (Note) X9C102S Z 0 to 70 8 Ld SOIC (Pb-free) X9C102SI* X9C102S I -40 to 85 8 Ld SOIC X9C102SIZ* (Note) X9C102S Z I -40 to 85 8 Ld SOIC (Pb-free) X9C103P X9C103P 10 0 to 70 8 Ld PDIP X9C103PZ (Note) X9C103P Z 0 to 70 8 Ld PDIP (Pb-free) X9C103PI X9C103P I -40 to 85 8 Ld PDIP X9C103PIZ (Note) X9C103P Z I -40 to 85 8 Ld PDIP (Pb-free) X9C103S* X9C103S 0 to 70 8 Ld SOIC X9C103SZ* (Note) X9C103S Z 0 to 70 8 Ld SOIC (Pb-free) X9C103SI* X9C103S I -40 to 85 8 Ld SOIC X9C103SIZ* (Note) X9C103S Z I -40 to 85 8 Ld SOIC (Pb-free) X9C503P X9C503P 50 0 to 70 8 Ld PDIP X9C503PZ (Note) X9C503P Z 0 to 70 8 Ld PDIP (Pb-free) X9C503PI X9C503P I -40 to 85 8 Ld PDIP X9C503PIZ (Note) X9C503P Z I -40 to 85 8 Ld PDIP (Pb-free) X9C503S* X9C503S 0 to 70 8 Ld SOIC X9C503SZ* (Note) X9C503S Z 0 to 70 8 Ld SOIC (Pb-free) X9C503SI* X9C503S I -40 to 85 8 Ld SOIC X9C503SIZ* (Note) X9C503S Z I -40 to 85 8 Ld SOIC (Pb-free) X9C104P X9C104P 100 0 to 70 8 Ld PDIP X9C104P-3 0 to 70 8 Ld PDIP X9C104PI X9C104P I -40 to 85 8 Ld PDIP X9C104PIZ (Note) X9C104P Z I -40 to 85 8 Ld PDIP (Pb-free) X9C104S* X9C104S 0 to 70 8 Ld SOIC X9C104SZ* (Note) X9C104S Z 0 to 70 8 Ld SOIC (Pb-free) X9C104SI* X9C104S I -40 to 85 8 Ld SOIC X9C104SI-Z -40 to 85 8 Ld SOIC X9C104SIZ* (Note) -40 to 85 8 Ld SOIC (Pb-free) NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. *Add "T1" suffix for tape and reel. 2 FN8222.1

PIN DESCRIPTIONS Pin Symbol Brief Description 1 INC Increment. The INC input is negative-edge triggered. Toggling INC will move the wiper and either increment or decrement the counter in the direction indicated by the logic level on the U/D input. 2 U/D Up/Down. The U/D input controls the direction of the wiper movement and whether the counter is incremented or decremented. 3 R H /V H R H /V H. The high ( ) terminals of the X9C102/103/104/503 are equivalent to the fixed terminals of a mechanical potentiometer. The minimum voltage is -5V and the maximum is +5V. The terminology of and V L /R L references the relative position of the terminal in relation to wiper movement direction selected by the U/D input and not the voltage potential on the terminal. 4 V SS V SS 5. is the wiper terminal, and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the control inputs. The wiper terminal series resistance is typically 40Ω. 6 R L /V L R L /V L. The low (V L /R L ) terminals of the X9C102/103/104/503 are equivalent to the fixed terminals of a mechanical potentiometer. The minimum voltage is -5V and the maximum is +5V. The terminology of and V L /R L references the relative position of the terminal in relation to wiper movement direction selected by the U/D input and not the voltage potential on the terminal. 7 CS CS. The device is selected when the CS input is LOW. The current counter value is stored in nonvolatile memory when CS is returned HIGH while the INC input is also HIGH. After the store operation is complete the X9C102/103/104/503 device will be placed in the low power standby mode until the device is selected once again. 8 V CC V CC 3 FN8222.1

ABSOLUTE MAXIMUM RATINGS Temperature under bias... -65 C to +135 C Storage temperature... -65 C to +150 C Voltage on CS, INC, U/D and V CC with respect to V SS... -1V to +7V Voltage on and referenced to V SS... -8V to +8V V = - X9C102...4V X9C103, X9C503, and X9C104...10V Lead temperature (soldering, 10 seconds)... +300 C I W (10 seconds)...8.8ma COMMENT Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. RECOMMENDED OPERATING CONDITIONS Temperature Min. Max. Commercial 0 C +70 C Industrial -40 C +85 C Supply Voltage (V CC ) Limits X9C102/103/104/503 5V ±10% POTENTIOMETER CHARACTERISTICS (Over recommended operating conditions unless otherwise stated.) Symbol Parameter Limits Min. Typ. Max. Unit Test Conditions/Notes R TOTAL End to end resistance variation -20 +20 % V VH/RH V H terminal voltage -5 +5 V V VL/RL V L terminal voltage -5 +5 V Power rating 16 mw X9C102 Power rating 10 mw X9C103/104/503 I W Wiper current -4.4 4.4 ma R W Wiper resistance 40 100 Ω Wiper Current = ±1mA Noise -120 dbv Ref. 1kHz Resolution 1 % Absolute linearity (1) -1 +1 M (3) V W(n)(actual) - V W(n)(expected) Relative linearity (2) -0.2 +0.2 MI (3) V W(n + 1)(actual) - [V W(n) + MI ] RTOTAL temperature coefficient ±300 ppm/ C X9C103/503/104 RTOTAL temperature coefficient ±600 ppm/ C X9C102 Ratiometric temperature coefficient ±20 ppm/ C C H /C L /C W Potentiometer capacitances 10/10/25 pf See Circuit #3, Macro Model Notes: (1) Absolute linearity is utilized to determine actual wiper voltage versus expected voltage = [V W(n)(actual) - V W(n)(expected ) ] = ±1 MI Maximum. (2) Relative linearity is a measure of the error in step size between taps = V W(n + 1) - [V W(n) + MI ] = +0.2 MI. (3) 1 MI = Minimum Increment = R TOT /99 (4) Typical values are for T A = 25 C and nominal supply voltage. (5) This parameter is not 100% tested. 4 FN8222.1

D.C. OPERATING CHARACTERISTICS (Over recommended operating conditions unless otherwise specified.) Symbol Parameter ENDURANCE AND DATA RETENTION Limits Min. Typ. (4) Max. Unit Test Conditions I CC V CC active current 1 3 ma CS = V IL, U/D = V IL or V IH and INC = 0.4V to 2.4V @ max. t CYC I SB Standby supply current 200 750 µa CS = V CC - 0.3V, U/D and INC = V SS or V CC -0.3V I LI CS, INC, U/D input leakage current ±10 µa V IN = V SS to V CC V IH V IL C IN (2) CS, INC, U/D input HIGH voltage CS, INC, U/D input LOW voltage CS, INC, U/D input capacitance X9C102, X9C103, X9C104, X9C503 2 V CC + 1 V -1 0.8 V 10 pf V CC = 5V, V IN = V SS, T A = 25 C, f = 1MHz Parameter Min. Unit Minimum endurance 100,000 Data changes per bit per register Data retention 100 years Test Circuit #1 Test Circuit #2 Test Circuit #3 Macro Model V R /R H Test Point R L R TOTAL R H V S Test Point Force V Current L /R L C L 10pF C W 25pF C H 10pF R W A.C. CONDITIONS OF TEST Input pulse levels 0V to 3V Input rise and fall times 10ns Input reference levels 1.5V 5 FN8222.1

A.C. OPERATING CHARACTERISTICS (Over recommended operating conditions unless otherwise specified) Symbol POWER-UP AND DOWN REQUIREMENTS At all times, voltages on the potentiometer pins must be less than ±V CC. The recall of the wiper position from nonvolatile memory is not in effect until the V CC supply reaches its final value. The V CC ramp rate spec is always in effect. A.C. TIMING Parameter Limits Min. Typ. (6) Max. t Cl CS to INC setup 100 ns t ld INC HIGH to U/D change 100 ns t DI U/D to INC setup 2.9 µs t ll INC LOW period 1 µs t lh INC HIGH period 1 µs t lc INC inactive to CS inactive 1 µs t CPH CS deselect time (STORE) 20 ms t CPH CS deselect time (NO STORE) 100 ns t IW INC to V W/RW change 100 500 µs t CYC INC cycle time 4 µs t R, t (7) F INC input rise and fall time 500 µs t (7) PU Power-up to wiper stable 500 µs t R V (7) CC V CC power-up rate 0.2 50 V/ms Unit CS t CYC t CI t IL t IH t IC t CPH INC 90% 90% 10% t ID t DI t F t R U/D t IW V W MI (8) Notes: (6) Typical values are for T A = 25 C and nominal supply voltage. (7) This parameter is periodically sampled and not 100% tested. (8) MI in the A.C. timing diagram refers to the minimum incremental change in the V W output due to a change in the wiper position. 6 FN8222.1

DETAILED PIN DESCRIPTIONS R H /V H and R L /V L The high ( ) and low (V L /R L ) terminals of the X9C102/103/104/503 are equivalent to the fixed terminals of a mechanical potentiometer. The minimum voltage is -5V and the maximum is +5V. The terminology of and V L /R L references the relative position of the terminal in relation to wiper movement direction selected by the U/D input and not the voltage potential on the terminal. PIN NAMES Symbol V SS V CC U/D INC Description High Terminal Wiper Terminal Low Terminal Ground Supply Voltage Up/Down Control Input Increment Control Input R W /V W is the wiper terminal, and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the control inputs. The wiper terminal series resistance is typically 40Ω. Up/Down (U/D) The U/D input controls the direction of the wiper movement and whether the counter is incremented or decremented. Increment (INC) The INC input is negative-edge triggered. Toggling INC will move the wiper and either increment or decrement the counter in the direction indicated by the logic level on the U/D input. Chip Select (CS) The device is selected when the CS input is LOW. The current counter value is stored in nonvolatile memory when CS is returned HIGH while the INC input is also HIGH. After the store operation is complete the X9C102/103/104/503 device will be placed in the low power standby mode until the device is selected once again. PIN CONFIGURATION CS NC Chip Select Control Input No Connection PRINCIPLES OF OPERATION There are three sections of the X9Cxxx: the input control, counter and decode section; the nonvolatile memory; and the resistor array. The input control section operates just like an up/down counter. The output of this counter is decoded to turn on a single electronic switch connecting a point on the resistor array to the wiper output. Under the proper conditions the contents of the counter can be stored in nonvolatile memory and retained for future use. The resistor array is comprised of 99 individual resistors connected in series. At either end of the array and between each resistor is an electronic switch that transfers the potential at that point to the wiper. The wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. That is, the counter does not wrap around when clocked to either extreme. The electronic switches on the device operate in a make before break mode when the wiper changes tap positions. If the wiper is moved several positions, multiple taps are connected to the wiper for t IW (INC to change). The R TOTAL value for the device can temporarily be reduced by a significant amount if the wiper is moved several positions. INC U/D 1 2 3 4 DIP/SOIC X9C102/103/104/503 8 7 6 5 V CC CS When the device is powered-down, the last wiper position stored will be maintained in the nonvolatile memory. When power is restored, the contents of the memory are recalled and the wiper is set to the value last stored. V SS 7 FN8222.1

INSTRUCTIONS AND PROGRAMMING The INC, U/D and CS inputs control the movement of the wiper along the resistor array. With CS set LOW the device is selected and enabled to respond to the U/D and INC inputs. HIGH to LOW transitions on INC will increment or decrement (depending on the state of the U/D input) a seven-bit counter. The output of this counter is decoded to select one of one-hundred wiper positions along the resistive array. The value of the counter is stored in nonvolatile memory whenever CS transitions HIGH while the INC input is also HIGH. The system may select the X9Cxxx, move the wiper, and deselect the device without having to store the latest wiper position in nonvolatile memory. After the wiper movement is performed as described above and once the new position is reached, the system must keep INC LOW while taking CS HIGH. The new wiper position will be maintained until changed by the system or until a power-down/up cycle recalled the previously stored data. This procedure allows the system to always power-up to a preset value stored in nonvolatile memory; then during system operation minor adjustments could be made. The adjustments might be based on user preference: system parameter changes due to temperature drift, etc... MODE SELECTION CS INC U/D Mode L H Wiper Up L L Wiper Down H X Store Wiper Position H X X Standby Current L X No Store, Return to Standby L H Wiper Up (not recommended) L L Wiper Down (not recommended) SYMBOL TABLE WAVEFORM INPUTS OUTPUTS Must be steady May change from Low to High May change from High to Low Don t Care: Changes Allowed N/A Will be steady Will change from Low to High Will change from High to Low Changing: State Not Known Center Line is High Impedance The state of U/D may be changed while CS remains LOW. This allows the host system to enable the device and then move the wiper up and down until the proper trim is attained. 8 FN8222.1

PERFORMANCE CHARACTERISTICS Contact the factory for more information. APPLICATIONS INFORMATION Electronic digitally controlled (XCDP) potentiometers provide three powerful application advantages; (1) the variability and reliability of a solid-state potentiometer, (2) the flexibility of computer-based digital controls, and (3) the retentivity of nonvolatile memory used for the storage of multiple potentiometer settings or data. Basic Configurations of Electronic Potentiometers V R V R I Three terminal potentiometer; variable voltage divider Two terminal variable resistor; variable current Basic Circuits +V Buffered Reference Voltage R 1 +5V V W OP-07 V REF + V OUT Cascading Techniques +V +V X Noninverting Amplifier +5V V S + LM308A -5V V O -5V +V R 1 R 2 V OUT = (a) (b) V O = (1+R 2 /R 1 )V S Voltage Regulator Offset Voltage Adjustment Comparator with Hysteresis V IN 317 R 1 V O (REG) V S R 1 100kΩ R 2 V S LT311A + V O + V O I adj R 2 10kΩ TL072 } R 1 } R 2 V O (REG) = 1.25V (1+R 2 /R 1 )+I adj R 2 +12V 10kΩ -12V 10kΩ V UL = {R 1 /(R 1 + R 2 )} V O (max) V LL = {R 1 /(R 1 + R 2 )} V O (min) (for additional circuits see AN115) 9 FN8222.1

PACKAGING INFORMATION 8-Lead Plastic Dual In-Line Package Type P 0.430 (10.92) 0.360 (9.14) Pin 1 Index 0.260 (6.60) 0.240 (6.10) Pin 1 0.300 (7.62) Ref. 0.060 (1.52) 0.020 (0.51) Half Shoulder Width On All End Pins Optional Seating Plane 0.150 (3.81) 0.125 (3.18) 0.110 (2.79) 0.090 (2.29) 0.145 (3.68) 0.128 (3.25) 0.025 (0.64) 0.015 (0.38) 0.065 (1.65) 0.045 (1.14) 0.020 (0.51) 0.016 (0.41).073 (1.84) Max. 0.325 (8.25) 0.300 (7.62) Typ. 0.010 (0.25) 0 15 NOTE: 1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 2. PACKAGE DIMENSIONS EXCLUDE MOLDING FLASH 10 FN8222.1

PACKAGING INFORMATION 8-Lead Plastic Small Outline Gull Wing Package Type S Pin 1 Index 0.150 (3.80) 0.158 (4.00) 0.228 (5.80) 0.244 (6.20) Pin 1 0.014 (0.35) 0.019 (0.49) 0.188 (4.78) 0.197 (5.00) (4X) 7 0.053 (1.35) 0.069 (1.75) 0.050 (1.27) 0.004 (0.19) 0.010 (0.25) 0.010 (0.25) 0.020 (0.50) X 45 0.050" Typical 0-8 0.0075 (0.19) 0.010 (0.25) 0.250" 0.050" Typical 0.016 (0.410) 0.037 (0.937) FOOTPRINT 0.030" Typical 8 Places NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation s quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 11 FN8222.1