PI6C V Low Skew 1-to-4 LVTTL/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Configuration

Similar documents
PI6C V Low Skew 1-to-4 Differential/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Diagram

PI6C B. 3.3V Low Jitter 1-to-4 Crystal/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Diagram

PI6C V/3.3V, 500 MHz Twelve 2-to-1 Differential LVPECL Clock Multiplexer. Description. Features. Block Diagram.

PI6C High Performance LVPECL Fanout Buffer. Features. Description. Applications. Pin Configuration (20-Pin TSSOP) Block Diagram

Description Q0+ Q0- Q1+ Q1- Q2+ Q2- VDD Q3+ Q3- Q4+ Q4- CLK_SEL CLK0. nclk0 Q5+ Q5- SYNC_OE Q6+ Q6- CLK1. nclk1 Q7+ Q7- VEE Q8+ Q8- Q9+ Q9-

2.5V/3.3V 500MHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux

Description. Applications

PI6C V/3.3V 1.5GHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux /Q4 /Q5 /Q6 /Q3

PI6CL V/1.5V, 200MHz, 1:4 Networking Clock Buffer. Features. Description. Pin Description

PI6LC48P Output LVPECL Networking Clock Generator

PI6C49X0208. High Performance 1:8 Multi-Voltage CMOS Buffer

PI6C4511. PLL Clock Multiplier. Features. Description. Block Diagram. PLL Clock Synthesis and Control Circuit. Output Buffer. Crystal Oscillator

Low Skew, 1-To-4, Crystal Oscillator/LVCMOS-To-3.3V LVPECL Fanout Buffer

Low Skew, 1-to-6, Crystal-to-LVDS Fanout Buffer ICS DATA SHEET. General Description. Features. Block Diagram. Pin Assignment ICS

PRELIMINARY LOW SKEW, 2-TO-4 LVCMOS/LVTTL-TO-LVPECL/ECL CLOCK MULTIPLEXER VCC PIN ASSIGNMENT. Q0 nq0. Q1 nq1. Q3 nq3

3.3V LVPECL 1:4. Features. Description. Block Diagram AK8181D

PI6LC48P03 3-Output LVPECL Networking Clock Generator

PI6LC48P0201A 2-Output LVPECL Networking Clock Generator

PI6C49X0204B Low Skew, 1-TO-4 LVCMOS/LVTTL Fanout Buffer Features Description Block Diagram Pin Assignment

CLK_EN CLK_SEL. Q3 THIN QFN-EP** (4mm x 4mm) Maxim Integrated Products 1

PI3C V/3.3V, High Bandwidth, Hot Insertion 8-Bit, 2-Port, Bus Switch. Description. Features. Pin Configuration. Block Diagram.

PI6LC48P Output LVPECL Networking Clock Generator

ICS83021I. Features. General Description. Pin Assignment. Block Diagram 1-TO-1 DIFFERENTIAL- TO-LVCMOS/LVTTL TRANSLATOR

ICS83056I-01. General Description. Features. Block Diagram. Pin Assignment 6-BIT, 2:1, SINGLE-ENDED LVCMOS MULTIPLEXER ICS83056I-01

PI6C :4 24MHz Clock Buffer. Description. Features. Applications. Block Diagram. Pin Configuration (16-Pin TSSOP) 16-pin (173 mil) TSSOP

PI6LC48P03A 3-Output LVPECL Networking Clock Generator

BLOCK DIAGRAM PIN ASSIGNMENTS. 8302I-01 Datasheet. Low Skew, 1-to-2 LVCMOS / LVTTL Fanout Buffer W/ Complementary Output

PI5C3384 PI5C3384C. 10-Bit, 2-Port Bus Switch

Low Skew, 1-to-4 Differential-to-3.3V LVPECL Fanout Buffer

7 ICS LOW SKEW, 1-TO-16 DIFFERENTIAL-TO-3.3V LVPECL FANOUT BUFFER

PI6LC48P0301A 3-Output LVPECL Networking Clock Generator

NB3N853531E. 3.3 V Xtal or LVTTL/LVCMOS Input 2:1 MUX to 1:4 LVPECL Fanout Buffer

PI5C Bit Bus Switch with Individual Enables A 1 B 1 GND. Features. Description. Pin Configuration. Block Diagram.

PI5C3384 PI5C3384C PI5C32384 (25Ω)

PI6C :8 Clock Driver for Intel PCI Express Chipsets. Description. Features. Pin Configuration. Block Diagram

PI6CX201A. 25MHz Jitter Attenuator. Features

PI5C3253. Dual 4:1 Mux/DeMux Bus Switch

ICS843004I-04 FEMTOCLOCKS CRYSTAL/LVCMOS-TO- 3.3V LVPECL FREQUENCY SYNTHESIZER

PRELIMINARY PIN ASSIGNMENT VDD. nq0. CLK nclk. nq1 CLK_SEL. PCLK npclk. nq2 GND. Q3 nq3 CLK_EN. Q4 nq4. Q5 nq5. nq6. nq7. nq8

Description. This Clock Multiplier is the most cost-effective way to Input crystal frequency of 5-40 MHz

2.5V, 3.3V LVCMOS 1:18 Clock Fanout Buffer

3.3V DIFFERENTIAL LVPECL/CML/LVDS-to-LVTTL TRANSLATOR

3.3V/5V 2.5GHz PECL/ECL 1:4 FANOUT BUFFER WITH 2:1 INPUT MUX

PI5C32X384/32X384C. 20-Bit, 2-Port Bus Switch. Features. Description. Pin Configuration. Block Diagram. Pin Description

PIN ASSIGNMENT. Q0 nq0. Q1 nq1. Q2 nq2. Q3 nq3

PI74STX2G Bit Level Shifting Buffer/Transceiver with Configurable Dual Supply Voltage. Features. Description. Block Diagram

PI6C PCI Express Clock. Product Features. Description. Block Diagram. Pin Configuration

PL V-3.3V Low-Skew 1-4 Differential PECL Fanout Buffer

ICS TO-6, LVPECL-TO-HCSL/LVCMOS 1, 2, 4 CLOCK GENERATOR

ICS558A-02 LVHSTL TO CMOS CLOCK DIVIDER. Description. Features. Block Diagram DATASHEET

LOW PHASE NOISE CLOCK MULTIPLIER. Features

FEATURES 2:1 single-ended multiplexer Q nominal output impedance: 15Ω (V DDO BLOCK DIAGRAM PIN ASSIGNMENT 2:1, SINGLE-ENDED MULTIPLEXER ICS83052I

PI6C49X0204A. Low Skew 1 TO 4 Clock Buffer. Features. Description. Block Diagram. Pin Assignment

FEATURES GENERAL DESCRIPTION BLOCK DIAGRAM PIN ASSIGNMENT Data Sheet. Low Skew, 1-to-4 Differential-to-3.3V LVPECL Fanout Buffer

PI6C

PT7C4511. PLL Clock Multiplier. Features. Description. Pin Configuration. Pin Description

PT7C4502 PLL Clock Multiplier

PI6LC4830. HiFlex TM Network Clock Generator. Features. Description. Pin Configuration. Block Diagram

PI90LV031A PI90LV027A PI90LV017A. 3V LVDS High-Speed Differential Line Drivers. Description. Features PI90LV027A PI90LV031A PI90LV017A

Low Skew, 1-to16, Differential-to-2.5V LVPECL Fanout Buffer

PI3L V Quad, 2:1 Mux/DeMux Fast Ethernet LAN Switch w/ Single Enable. Description. Features. Applications. Pin Configuration.

Low Skew, 1-to-6, Differential-to- 2.5V, 3.3V LVPECL/ECL Fanout Buffer

PI5C16861 PI5C (25Ω) 20-Bit, 2-Port Bus Switch

PI5C3253. Dual 4:1 Mux/DeMux Bus Switch

PI74LPT244. Fast CMOS 3.3V 8-Bit Buffer/Line Driver. Features. Description. Block Diagram. Pin Configuration

ICS571 LOW PHASE NOISE ZERO DELAY BUFFER. Description. Features. Block Diagram DATASHEET

2.5/3.3V 1:22 HIGH-PERFORMANCE, LOW-VOLTAGE PECL BUS CLOCK DRIVER & TRANSLATOR w/ INTERNAL TERMINATION

PI6C557-03B. PCIe 3.0 Clock Generator with 2 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TSSOP) Block Diagram

4/ 5 Differential-to-3.3V LVPECL Clock Generator

Description. Applications. ÎÎNetworking systems ÎÎEmbedded systems ÎÎOther systems

2.5V, 3.3V LVCMOS 1:9 Clock Fanout Buffer AK8180B

Description IA 3 IA 2 IA 1 GND. Truth Table (1) H X X Hi-Z Disable S 0-1. L L L I0 S1-0 = 0 L L H I1 S1-0 = 1 Y A to Y B

PI3C3126. Description. Features. 14-Pin Configuration. Applications. Block Diagram. 16-Pin Configuration. Truth Table (1) Pin Description.

PI6LC48P25104 Single Output LVPECL Clock Generator

PI3B V, Synchronous 16-Bit to 32-Bit FET Mux/DeMux NanoSwitch. Description. Features. Pin Configuration. Block Diagram.

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

PI5C Bit, 2-Port Bus Switch. Features. Description. Pin Configuration. Block Diagram. Pin Description. Truth Table (1) Pin Name Description

XCO FAST TURNAROUND CLOCK OSCILLATOR HIGH FREQUENCY, LOW JITTER CLOCK OSCILLATOR FEATURES + DESCRIPTION SELECTOR GUIDE LVCMOS LVDS LVPECL

PI3C V/3.3V, High Bandwidth, Hot Insertion 10-Bit, 2-Port, Bus Switch

Features. Applications

100LVELT22 3.3V Dual LVTTL/LVCMOS to Differential LVPECL Translator

NB4L V / 3.3V Differential LVPECL 2x2 Clock Switch and Low Skew Fanout Buffer

RoHS compliant, Pb-free Industrial temperature range: 40 to +85 C Footprint-compatible with CDCLVC , 2.5, or 3.3 V operation 16-TSSOP

HIGH FREQUENCY, LOW JITTER CLOCK OSCILLATOR

3.3V/5V PECL/ECL 3GHz DUAL DIFFERENTIAL 2:1 MULTIPLEXER

Features. Applications. Markets

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

3.3V/5V DUAL LVTTL/LVCMOS-to-DIFFERENTIAL LVPECL TRANSLATOR

NOT RECOMMENDED FOR NEW DESIGNS

PI5V330S. Low On-Resistance Wideband/Video Quad 2-Channel Mux/DeMux. Features. Description. Block Diagram. Pin Configuration.

ICS NETWORKING AND PCI CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

IDT5V60014 LOW PHASE NOISE ZERO DELAY BUFFER. Description. Features. Block Diagram DATASHEET

ICS2510C. 3.3V Phase-Lock Loop Clock Driver. Integrated Circuit Systems, Inc. General Description. Pin Configuration.

PI5V330A. Low On-Resistance Wideband/Video Quad 2-Channel Mux/DeMux. Features: Description. Pin Diagram. Block Diagram. Pin Description.

2.5V, 3.3V LVCMOS 1:12 Clock Fanout Buffer AK8180C

PI6C557-03AQ. PCIe 2.0 Clock Generator with 2 HCSL Outputs for Automotive Applications. Description. Features. Pin Configuration (16-Pin TSSOP)

PI6CV

PI3USB10LP-A. USB 2.0 High-Speed (480 Mbps) Signal Switch Targeted for Battery Powered Applications. Description. Features.

1:2 LVCMOS/LVTTL-to-LVCMOS/LVTTL Zero Delay Buffer for Audio

ICS553 LOW SKEW 1 TO 4 CLOCK BUFFER. Description. Features. Block Diagram DATASHEET

Transcription:

Features Maximum operation frequency: 500 MHz 4 pair of differential LVPECL outputs Selectable CLK 0 and inputs CLK 0, accept LVCMOS, LVTTL input level Output Skew: 80ps (maximum) Part-to-part skew: 50ps (maximum) Propagation delay:.9ns (maximum) 3.3V power supply Additive jitter of 36.7fs (typical) Operating Temperature: -40 o C to 85 o C Packaging (Pb-free & Green available): 20-pin TSSOP (L) Description The PI6C48535-0 is a high-performance low-skew LVPECL fanout buffer. PI6C48535-0 features two selectable single-ended clock inputs and translates to four LVPECL outputs. The CLK 0 and inputs accept LVCMOS or LVTTL signals. The outputs are synchronized with input clock during asynchronous assertion/ deassertion of pin. PI6C48535-0 is ideal for singleended LVTTL/LVCMOS to LVPECL translations. Typical clock translation and distribution applications are data-communications and telecommunications. Block Diagram Pin Configuration D LE Q V EE 2 20 9 Q 0 NQ 0 CLK 0 Q 0 nq 0 Q nq CLK 0 3 4 5 6 7 8 8 7 6 5 4 3 Q NQ Q 2 NQ 2 Q 2 nq 2 9 0 2 Q 3 NQ 3 Q 3 nq 3 PS8735A 03/25/

Pin Description Name Pin # Type Description V EE P Connect to Negative power supply 2 I_PU 3 I_PD CLK 0 4 I_PD LVCMOS / LVTTL clock input 6 I_PD LVCMOS / LVTTL clock input 5, 7, 8, 9 No internal connection. 0, 3, 8 P Synchronizing clock enable. When high, clock outputs follow clock input. When low, Qx outputs are forced low, nqx outputs are forced high. LVCMOS/LVTTL level with 50KΩ pull up. Clock select input. When high, selects input. When low, selects CLK 0 input. LVCMOS/LVTTL level with 50KΩ pull down. Connect to 3.3V. Q 3, n Q 3, 2 O Differential output pair, LVPECL interface level. Q 2, n Q 2 4, 5 O Differential output pair, LVPECL interface level. Q, n Q 6, 7 O Differential output pair, LVPECL interface level. Q 0, n Q 0 9, 20 O Differential output pair, LVPECL interface level.. I = Input, O = Output, P = Power supply connection, I_PD = Input with pull down, I_PU = Input with pull up. Pin Characteristics C IN Input Capacitance 4 pf R_pullup Input Pullup Resistance 50 R_pulldown Input Pulldown Resistance 50 KΩ Control Input Function Table Inputs Outputs Selected Source Q 0 :Q 3 n Q 0 : n Q 3 0 0 CLK 0 Diasbled: Low Diasbled: High 0 Disabled: Low Disabled: High 0 CLK 0 Enabled Enabled Enabled Enabled. After switches, the clock outputs are disabled or enabled following a rising and falling input clock edge as show below. 2 PS8735A 03/25/

Figure. Timing Diagram Disabled Enabled CLK 0 nq0:nq3 Q0:Q3 Clock Input Function Table Inputs Outputs CLK 0 or Q 0 :Q 3 n Q 0 : n Q 3 0 LOW HIGH HIGH LOW Absolute Maximum Ratings Supply voltage Referenced to GND 4.6 V IN Input voltage Referenced to GND -0.5 +0.5V V OUT Output voltage Referenced to GND -0.5 +0.5V T STG Storage temperature -65 50 o C. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress speci fications only and correct functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. V Operating Conditions Power Supply Voltage 3.0 3.3 3.6 V T A Ambient Temperature -40 85 o C I EE Power Supply Current 500 MHz 60 ma 3 PS8735A 03/25/

LVCMOS/LVTTL DC Characteristics (T A = -40 o C to 85 o C, = 3.0V to 3.6V unless otherwise stated below.) V IH V IL I IH I IL Input High Voltage Input Low Voltage Input High Current Input Low Current CLK 0,,, 2 +0.3 V CLK 0, -0.3.3 V, -0.3 0.8 V CLK0, CLK, V IN = = 3.6V 50 ua V IN = = 3.6V 5 ua CLK 0,, V IN = 0V, = 3.6V -5 ua V IN = 0V, = 3.6V -50 ua LVPECL DC Characteristics (T A = -40 o C to 85 o C, = 3.0V to 3.6V unless otherwise stated below.) V OH Output High Voltage () -.4-0.9 V OL Output Low Voltage () -2.0 -.7 V V SWING Peak-to-peak Output Voltage Swing 0.6.0. Outputs terminated with 50Ω to -2.0V AC Characteristics (T A = -40 o C to 85 o C, = 3.0V to 3.6V) f max Output Frequency 500 MHz t Pd Propagation Delay ().0.9 ns T sk(o) Output-to-output Skew (2) 80 T sk(pp) Part-to-part Skew (3) 50 t r /t f Output Rise/Fall time 20% - 80% 80 400 odc Output Duty Cycle 40 60 % J add Additive Jitter At 55.25MHz over 2kHz to 20MHz ps 36.7 fs. Measured from the /2 of the input to the differential output crossing point 2. Defined as skew between outputs at the same supply voltage and with equal load condition. Measured at the outputs differential crossing point. 3. Defined as skew between outputs on different parts operating at the same supply voltage and with equal load condition. Measured at the outputs differential crossing point. 4. All parameters are measured at 500 MHz unless noted otherwise 4 PS8735A 03/25/

Packaging Mechanical: 20-Pin TSSOP (L) 20.69.77 4.3 4.5.0256 BSC.252.260 6.4 6.6.007.02 0.65 0.9 0.30.002.006.047.20 Max 0.05 0.5 SEATING PLANE 0.45 0.75.238.269 6. 6.7.08.030.004.008 0.09 0.20 Ordering Information Ordering Code Package Code Package Description PI6C48535-0LE L Pb-free & Green 20-pin 73-mil wide TSSOP Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ E = Pb-free & Green X suffix = Tape/Reel Pericom Semiconductor Corporation -800-435-2336 www.pericom.com 5 PS8735A 03/25/