PI6C557-03B. PCIe 3.0 Clock Generator with 2 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TSSOP) Block Diagram

Similar documents
PI6C557-03AQ. PCIe 2.0 Clock Generator with 2 HCSL Outputs for Automotive Applications. Description. Features. Pin Configuration (16-Pin TSSOP)

PI6C PCI Express Clock. Product Features. Description. Block Diagram. Pin Configuration

PCI-EXPRESS CLOCK SOURCE. Features

ICS PCI-EXPRESS CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

Description. Applications. ÎÎNetworking systems ÎÎEmbedded systems ÎÎOther systems

2 TO 4 DIFFERENTIAL CLOCK MUX ICS Features

PI6C :4 24MHz Clock Buffer. Description. Features. Applications. Block Diagram. Pin Configuration (16-Pin TSSOP) 16-pin (173 mil) TSSOP

PI6LC48P25104 Single Output LVPECL Clock Generator

PI6C4511. PLL Clock Multiplier. Features. Description. Block Diagram. PLL Clock Synthesis and Control Circuit. Output Buffer. Crystal Oscillator

PI6LC48P Output LVPECL Networking Clock Generator

PI6CFGL202B. Description. Features. Pin Configuration (16-Pin TSSOP) Block Diagram S0 S1 SS0 XTAL_IN XTAL_OUT OE GNDX SS1

PI6LC48P Output LVPECL Networking Clock Generator

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

ICS NETWORKING AND PCI CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

PI6LC48P03 3-Output LVPECL Networking Clock Generator

ICS QUAD PLL CLOCK SYNTHESIZER. Description. Features. Block Diagram PRELIMINARY DATASHEET

PI6LC48P0201A 2-Output LVPECL Networking Clock Generator

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

ICS OSCILLATOR, MULTIPLIER, AND BUFFER WITH 8 OUTPUTS. Description. Features (all) Features (specific) DATASHEET

ICS660 DIGITAL VIDEO CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PI5C Bit, 2-Port Bus Switch. Features. Description. Pin Configuration. Block Diagram. Pin Description. Truth Table (1) Pin Name Description

PI6C V/3.3V 1.5GHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux /Q4 /Q5 /Q6 /Q3

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

PI6LC48P03A 3-Output LVPECL Networking Clock Generator

PI5C3253. Dual 4:1 Mux/DeMux Bus Switch

ICS NETWORKING CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

PT7C4511. PLL Clock Multiplier. Features. Description. Pin Configuration. Pin Description

PI6LC4830. HiFlex TM Network Clock Generator. Features. Description. Pin Configuration. Block Diagram

PI6C :8 Clock Driver for Intel PCI Express Chipsets. Description. Features. Pin Configuration. Block Diagram

ICS309 SERIAL PROGRAMMABLE TRIPLE PLL SS VERSACLOCK SYNTH. Description. Features. Block Diagram DATASHEET

ICS511 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

Features VDD 2. 2 Clock Synthesis and Control Circuitry. Clock Buffer/ Crystal Oscillator GND

ICS LOW EMI CLOCK GENERATOR. Features. Description. Block Diagram DATASHEET

ICS HDTV AUDIO/VIDEO CLOCK SOURCE. Features. Description. Block Diagram DATASHEET

PI5V330S. Low On-Resistance Wideband/Video Quad 2-Channel Mux/DeMux. Features. Description. Block Diagram. Pin Configuration.

Features VDD 1 CLK1. Output Divide PLL 2 OE0 GND VDD. IN Transition Detector CLK1 INB. Output Divide PLL 2 OE0 GND

ICS CLOCK SYNTHESIZER FOR PORTABLE SYSTEMS. Description. Features. Block Diagram PRELIMINARY DATASHEET

2.5V/3.3V 500MHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux

MK1413 MPEG AUDIO CLOCK SOURCE. Features. Description. Block Diagram DATASHEET

PI6C49X0204A. Low Skew 1 TO 4 Clock Buffer. Features. Description. Block Diagram. Pin Assignment

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

PI6C

PI6LC48P0301A 3-Output LVPECL Networking Clock Generator

LOCO PLL CLOCK MULTIPLIER. Features

PI5C Bit Bus Switch with Individual Enables A 1 B 1 GND. Features. Description. Pin Configuration. Block Diagram.

MK5811C LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

Features. Applications

Features VDD. PLL Clock Synthesis and Spread Spectrum Circuitry GND

ICS542 CLOCK DIVIDER. Features. Description. Block Diagram DATASHEET. NOTE: EOL for non-green parts to occur on 5/13/10 per PDN U-09-01

LOCO PLL CLOCK MULTIPLIER. Features

ICS650-40A ETHERNET SWITCH CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

MK2703 PLL AUDIO CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

Description Q0+ Q0- Q1+ Q1- Q2+ Q2- VDD Q3+ Q3- Q4+ Q4- CLK_SEL CLK0. nclk0 Q5+ Q5- SYNC_OE Q6+ Q6- CLK1. nclk1 Q7+ Q7- VEE Q8+ Q8- Q9+ Q9-

PI6C B. 3.3V Low Jitter 1-to-4 Crystal/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Diagram

FIELD PROGRAMMABLE DUAL OUTPUT SS VERSACLOCK SYNTHESIZER. Features VDD PLL1 PLL2 GND

ICS7151A-50 SPREAD SPECTRUM CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

Features. Applications. Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

MK3722 VCXO PLUS AUDIO CLOCK FOR STB. Description. Features. Block Diagram DATASHEET

ICS558A-02 LVHSTL TO CMOS CLOCK DIVIDER. Description. Features. Block Diagram DATASHEET

ICS2510C. 3.3V Phase-Lock Loop Clock Driver. Integrated Circuit Systems, Inc. General Description. Pin Configuration.

Features. Applications

PI6CX201A. 25MHz Jitter Attenuator. Features

MK LOW PHASE NOISE T1/E1 CLOCK GENERATOR. Features. Description. Block Diagram DATASHEET. Pullable Crystal

ICS276 TRIPLE PLL FIELD PROGRAMMABLE VCXO CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

ICS502 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

PI6LC48S25A Next Generation HiFlex TM Ethernet Network Clock Generator

PT7C4502 PLL Clock Multiplier

SM General Description. ClockWorks. Features. Applications. Block Diagram

SERIALLY PROGRAMMABLE CLOCK SOURCE. Features

PI3C V/3.3V, High Bandwidth, Hot Insertion 10-Bit, 2-Port, Bus Switch

PI6CL V/1.5V, 200MHz, 1:4 Networking Clock Buffer. Features. Description. Pin Description

ICS501 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

MK DIFFERENTIAL SPREAD SPECTRUM CLOCK DRIVER. Features. Description. Block Diagram DATASHEET

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

ICS553 LOW SKEW 1 TO 4 CLOCK BUFFER. Description. Features. Block Diagram DATASHEET

MK AMD GEODE GX2 CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

IDT9170B CLOCK SYNCHRONIZER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

PI90LV031A PI90LV027A PI90LV017A. 3V LVDS High-Speed Differential Line Drivers. Description. Features PI90LV027A PI90LV031A PI90LV017A

ICS512 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

ICS7152A SPREAD SPECTRUM CLOCK GENERATOR. Description. Features. Block Diagram. Product Lineup DATASHEET

Description. Applications

LOW PHASE NOISE CLOCK MULTIPLIER. Features

MK VCXO AND SET-TOP CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

LOW SKEW 1 TO 4 CLOCK BUFFER. Features

Features. Applications

Low-Power 2.25V to 3.63V DC to 150MHz 1:6 Fanout Buffer IC DESCRIPTION

ICS722 LOW COST 27 MHZ 3.3 VOLT VCXO. Description. Features. Block Diagram DATASHEET

PI6CV

NETWORKING CLOCK SYNTHESIZER. Features

Description. This Clock Multiplier is the most cost-effective way to Input crystal frequency of 5-40 MHz

MK2705 AUDIO CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

ICS CLOCK MULTIPLIER AND JITTER ATTENUATOR. Description. Features. Block Diagram DATASHEET

MK3727D LOW COST 24 TO 36 MHZ 3.3 VOLT VCXO. Description. Features. Block Diagram DATASHEET

ICS LOW SKEW 2 INPUT MUX AND 1 TO 8 CLOCK BUFFER. Features. Description. Block Diagram INA INB SELA

ICS571 LOW PHASE NOISE ZERO DELAY BUFFER. Description. Features. Block Diagram DATASHEET

ICS LOW PHASE NOISE CLOCK MULTIPLIER. Features. Description. Block Diagram DATASHEET

PI6C High Performance LVPECL Fanout Buffer. Features. Description. Applications. Pin Configuration (20-Pin TSSOP) Block Diagram

PI3C V/3.3V, High Bandwidth, Hot Insertion 8-Bit, 2-Port, Bus Switch. Description. Features. Pin Configuration. Block Diagram.

Transcription:

Features ÎÎPCIe 3.0 compliant à à PCIe 3.0 Phase jitter - 0.45ps RMS (High Freq. Typ.) ÎÎLVDS compatible outputs ÎÎSupply voltage of 3.3V ±10% ÎÎ5MHz crystal or clock input frequency ÎÎHCSL outputs, 0.8V Current mode differential pair ÎÎJitter 35ps cycle-to-cycle (typ) ÎÎSpread of -0.5%, -0.75%, and no spread ÎÎIndustrial temperature range ÎÎSpread Bypass option available ÎÎSpread and frequency selection via external pins ÎÎPackaging: (Pb-free and Green) à à 16-pin TSSOP (L16) à à 16-pin QSOP (Q16) Description The PI6C557-03B is a spread spectrum clock generator compliant to PCI Express 3.0 and Ethernet requirements. The device is used for PC or embedded systems to substantially reduce Electromagnetic Interference (EMI). The PI6C557-03B provides two differential (HCSL) or LVDS spread spectrum outputs. The PI6C557-03B is configured to select spread and clock selection. Using Pericom's patented Phase- Locked Loop (PLL) techniques, the device takes a 5MHz crystal input and produces two pairs of differential outputs (HCSL) at 5MHz, 100MHz, 15MHz and 00MHz clock frequencies. It also provides spread selection of -0.5%, -0.75%, and no spread. Block Diagram Pin Configuration (16-Pin TSSOP) VDD SS1:SS0 S1:S0 5 MHz crystal or clock X1/CLK X Pulling Capacitors Control Logic Crystal Driver GND Phase Lock Loop OE R R CLK0 CLK0 CLK1 CLK1 S0 S1 SS0 X1/CLK X OE GNDX SS1 1 3 4 5 6 7 8 16 15 14 13 1 11 10 9 VDDX CLK0 CLK0 GNDA VDDA CLK1 CLK1 IREF 1

Pin Description Pin # Pin Name I/O Type Description 1 S0 Input Select pin 0 (Internal pull-up resistor). See Table 1. S1 Input Select pin 1 (Internal pull-up resistor). See Table 1. 3 SS0 Input Spread Select pin 0 (Internal pull-up resistor). See Table. 4 X1/CLK Input Crystal or clock input. Connect to a 5MHz crystal or single ended clock. 5 X Output Crystal connection. Leave unconnected for clock input. 6 OE Input Output enable. Internal pull-up resistor. 7 GNDX Power Crystal ground pin. 8 SS1 Input Spread Select pin 1 (Internal pull-up resistor). See Table. 9 IREF Output Precision resistor attached to this pin is connected to the internal current reference. 10 CLK1 Output HCSL compliment clock output 11 CLK1 Output HCSL clock output 1 VDDA Power Connect to a +3.3V source. 13 GNDA Power Output and analog circuit ground. 14 CLK0 Output HCSL compliment clock output 15 CLK0 Output HCSL clock output 16 VDDX Power Connect to a +3.3V source. Table 1: Output Select Table S1 S0 CLK(MHz) 0 0 5 0 1 100 1 0 15 1 1 00 Table : Spread Selection Table SS1 SS0 Spread 0 0 No Spread 0 1 Down -0.5 1 0 Down -0.75 1 1 No Spread

Application Information Output Structures Decoupling Capacitors Decoupling capacitors of 0.01μF should be connected between each V DD pin and the ground plane and placed as close to the V DD pin as possible. IREF =.3mA 6*IREF Crystal Use a 5MHz fundamental mode parallel resonant crystal with less than 300PPM of error across temperature. Crystal Capacitors C L = Crystals's load capacitance in pf Crystal Capacitors (pf) = (C L - 8) * For example, for a crystal with 16pF load caps, the external effective crystal cap would be 16 pf. (16-8)*=16. R R =475 Ω See Output Termination Sections Current Source (IREF) Reference Resistor - R R If board target trace impedance is 50Ω, then R R = 475Ω providing an IREF of.3 ma. The output current (I OH) is 6*IREF. Output Termination The PCI Express differential clock outputs of the PI6C557-03B are open source drivers and require an external series resistor and a resistor to ground. These resistor values and their allowable locations are shown in detail in the PCI Express Layout Guidelines section. The PI6C557-03B can be configured for LVDS compatible voltage levels. See the LVDS Compatible Layout Guidelines section. 3

PCI Express Layout Guidelines Common Recommendations for Differential Routing Dimension or Value Unit L1 length, route as non-coupled 50Ω trace. 0.5 max inch L length, route as non-coupled 50Ω trace. 0. max inch L3 length, route as non-coupled 50Ω trace. 0. max inch R S 33 Ω R T 49.9 Ω Differential Routing on a Single PCB Dimension or Value Unit L4 length, route as coupled microstrip 100Ω differential trace. min to 16 max inch L4 length, route as coupled stripline 100Ω differential trace. 1.8 min to 14.4 max inch Differential Routing to a PCI Express connector Dimension or Value Unit L4 length, route as coupled microstrip 100Ω differential trace. 0.5 min to 14 max inch L4 length, route as coupled stripline 100Ω differential trace. 0.5 min to 1.6 max inch PCI Express Device Routing L1 R S L L1 L L4 L4 R S R T R T PI6C557-03 Output Clock L3 L3 PCI-Express Load or Connector Typical PCI Express (HCSL) Waveform 800 mv 0 t OR 50 ps 400 ps t OF 0.5 V 0.175 V 0.5 V 0.175 V 4

Application Information LVDS Recommendations for Differential Routing Dimension or Value Unit L1 length, route as non-coupled 50Ω trace. 0.5 max inch L length, route as non-coupled 50Ω trace. 0. max inch RP 100 Ω RQ 100 Ω RT 150 Ω L3 length, route as 100Ω differential trace. L3 length, route as 100Ω differential trace. LVDS Device Routing L1 L3 L1 R Q L3 R P R T R T PI6C557-03 Clock Output L L LVDS Device Load 5

Maximum Ratings (Above which useful life may be impaired. For user guidelines, not tested.) Supply Voltage to Ground Potential....................... 5.5V All Inputs and Outputs......................-0.5V to V DD+0.5V Ambient Operating Temperature.................. -40 to +85 C Storage Temperature............................ -65 to +150 C Junction Temperature................................. 150 C Soldering Temperature................................. 60 C EDS Protection (Input)..................... 000 V min (HBM) Note: Stresses greater than those listed under MAXI- MUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Electrical Specifications Recommended Operation Conditions Parameter Min. Typ. Max. Unit Ambient Operating Temperature -40 +85 C Power Supply Voltage (measured in respect to GND) +3.0 +3.6 V DC Characteristics (V DD = 3.3V ±10%, T A = -40 C to +85 C) Symbol Parameter Conditions Min. Typ. Max. Unit V DD Supply Voltage 3.0 3.3 3.6 V V IH Input High Voltage (1) OE, S0, S1, SS0, SS1.0 V DD +0.3 V V IL Input Low Voltage (1) OE, S0, S1, SS0, SS1 GND -0.3 0.8 V I IL Input Leakage Current 0 < Vin < V DD With input pull-up and pull-downs Without input pull-up and pull-downs -0 0-5 5 I DD Operating Supply Current R L = 50Ω, C L = pf 95 ma I DDOE OE = LOW 50 ma C IN Input Capacitance @ 55MHz 7 pf C OUT Output Capacitance @ 55MHz 6 pf L PIN Pin Inductance 5 nh R OUT Output Resistance CLK Outputs 3.0 kω Notes: 1. Single edge is monotonic when transitioning through region. µa 6

HCSL Output AC Characteristics (V DD = 3.3V ±10%, T A = -40 C to +85 C) Symbol Parameter Conditions Min. Typ. Max. Unit F IN Input Frequency 5 MHz V OUT Output Frequency 5 00 MHz V OH Output High Voltage (1,) 100 MHz HCSL output @ V DD = 3.3V 660 800 900 mv V OL Output Low Voltage (1,) -150 0 mv V CPA Crossing Point Voltage (1,) Absolute 50 350 550 mv V CN Crossing Point Voltage (1,,4) Variation over all edges 140 mv J CC Jitter, Cycle-to-Cycle (1,3) 35 60 ps JRMS.0 PCIe.0 RMS Jitter PCIe.0 Test Method @ 100MHz Output 3.1 ps PLL L-BW @ M & 5M 1st H3 1.75 3 ps JRMS3.0 PCIe 3.0 RMS Jitter PLL L-BW @ M & 4M 1st H3.18 3 ps PLL H-BW @ M & 5M 1st H3 0.45 1 ps PLL H-BW @ M & 4M 1st H3 0.45 1 ps MF Modulation Frequency Spread Spectrum 30 31.5 33 khz t OR Rise Time (1,) From 0.175V to 0.55V 175 700 ps t OF Fall Time (1,) From 0.55V to 0.175V 175 700 ps T SKEW Skew between outputs At Crossing Point Voltage 50 ps T DUTY-CYCLE Duty Cycle (1,3) 45 55 % T OE Output Enable Time (5) All outputs 10 μs T OT Output Disable Time (5) All outputs 10 μs t STABLE From power-up to V DD=3.3V From Power-up V DD=3.3V 3.0 ms t SPREAD Setting period after spread change Setting period after spread change 3.0 ms Notes: 1. R L = 50-Ohm with C L = pf. Single-ended waveform 3. Differential waveform 4. Measured at the crossing point 5. CLK pins are tri-stated when OE is LOW 7

Thermal Characteristics Symbol Parameter Conditions Min. Typ. Max. Unit θ JA Thermal Resistance Junction to Ambient Still air 90 C/W θ JC Thermal Resistance Junction to Case 4 C/W Recomended Crystal Specification Pericom recommends: a) GC500003 XTAL 49S/SMD(4.0 mm), 5M, CL=18pF, +/-30ppm http://www.pericom.com/pdf/datasheets/se/gc_gf.pdf b) FY500081, SMD 5x3.(4P), 5M, CL=18pF, +/-30ppm http://www.pericom.com/pdf/datasheets/se/fy_f9.pdf c) FL500047, SMD 3.x.5(4P), 5M, CL=18pF, +/-0ppm http://www.pericom.com/pdf/datasheets/se/fl.pdf Packaging Mechanical: 16-Pin TSSOP (L) DOCUMENT CONTROL NO. PD - 1310 16 REVISION: E DATE: 03/09/05.169.177 4.3 4.5 1.193.01 4.9 5.1.047 max. 1.0 SEATING PLANE 0.45 0.75.5 BSC 6.4.018.030.004 0.09 0.0.056 BSC.007.01 0.65 0.19 0.30.00.006 0.05 0.15 Note: 1. Package Outline Exclusive of Mold Flash and Metal Burr. Controlling dimentions in millimeters 3. Ref: JEDEC MO-153F/AB Pericom Semiconductor Corporation 3545 N. 1st Street, San Jose, CA 95134 1-800-435-335 www.pericom.com DESCRIPTION: 16-Pin, 173-Mil Wide, TSSOP PACKAGE CODE: L Note: For latest package info, please check: http://www.pericom.com/products/packaging/mechanicals.php 8

Packaging Mechanical: 16-Pin QSOP (Q) DOCUMENT CONTROL NO. PD - 101 16.150.157 3.81 3.99 Guage Plane 0.0 MIN..013 0.0 0.33 REVISION: G DATE: 11/07/07 1.189.197 4.80 5.00.010 0.54 Detail A.016.035 0.41 0.89.041 1.04 REF.015 x 45 0.38 0-6 0.03 REF.053.069 1.35 1.75 Detail A.007.010 0.178 0.54.05 BSC 0.635.01 0.03 0.305.004.010 0.101 0.54 SEATING PLANE X.XX X.XX Note: 1) Controlling dimensions in inches. ) Ref: JEDEC MO-137B/AB. 3) Dimensions do not include mold flash, protrusions or gate burrs.8.44 5.79 6.19 DENOTES DIMENSIONS IN MILLIMETERS Pericom Semiconductor Corporation 3545 N. 1st Street, San Jose, CA 95134 1-800-435-335 www.pericom.com DESCRIPTION: 16-Pin 150-Mil Wide QSOP PACKAGE CODE: Q Note: For latest package info, please check: http://www.pericom.com/products/packaging/mechanicals.php Ordering Information Ordering Code Package Code Package Type PI6C557-03BLE L Pb-free & Green, 16-pin TSSOP PI6C557-03BQE Q Pb-free & Green, 16-pin QSOP Notes: Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ "E" denotes Pb-free and Green Adding an "X" at the end of the ordering code denotes tape and reel packaging 9