74AUP1G95 TinyLogic Low Power Universal Configurable Two-Input Logic Gate (Open Drain Output)

Similar documents
NC7WZ17 TinyLogic UHS Dual Buffer with Schmitt Trigger Inputs

NC7SZ57 / NC7SZ58 TinyLogic UHS Universal Configurable Two-Input Logic Gates

NC7SV57 / NC7SV58 TinyLogic ULP-A Universal Configurable Two-Input Logic Gates

NC7SV05 TinyLogic ULP-A Inverter (Open-Drain Output)

NC7WZ07 TinyLogic UHS Dual Buffer (Open-Drain Outputs)

NC7SZ125 TinyLogic UHS Buffer with Three-State Output

NC7SZ38 TinyLogic UHS 2-Input NAND Gate, Open Drain Output

NC7WZ16 TinyLogic UHS Dual Buffer

NC7SZ66 Low Voltage Single SPST Normally Open Bus Switch

FST Bit Bus Switch

Is Now Part of To learn more about ON Semiconductor, please visit our website at

NC7SZ14 TinyLogic UHS Inverter with Schmitt Trigger Input

NC7S86 TinyLogic HS 2-Input Exclusive-OR Gate

NC7SZ00 TinyLogic UHS Two-Input NAND Gate

NC7S14 TinyLogic HS Inverter with Schmitt Trigger Input

NC7SZ86 TinyLogic UHS Two-Input Exclusive-OR Gate

NC7S04 TinyLogic HS Inverter

NC7SZ125 TinyLogic UHS Buffer with Three-State Output

Low-Voltage, 1 Ω Dual SPST Analog Switch with Power-Off Isolation. Description

NC7SZ08 TinyLogic UHS Two-Input AND Gate

NC7WZ125 TinyLogic UHS Dual Buffer with 3-STATE Outputs

NC7WZ86 TinyLogic UHS Dual 2-Input Exclusive-OR Gate

NC7SZ125 TinyLogic UHS Buffer with Three-State Output

FSUSB46 Hi-Speed USB2.0 (480Mbps) DPST Switch with Dedicated Charger Port Detection

NC7SZ157 TinyLogic UHS 2-Input Non-Inverting Multiplexer

NC7SZ386 TinyLogic UHS 3-Input Exclusive-OR Gate

NC7ST00 TinyLogic HST 2-Input NAND Gate

NC7SZ00 TinyLogic UHS 2-Input NAND Gate

NC7SZU04 TinyLogic UHS Unbuffered Inverter

NC7S08 TinyLogic HS 2-Input AND Gate



NC7SZ08 TinyLogic UHS 2-Input AND Gate

NC7SZD384 1-Bit Low Power Bus Switch with Level Shifting

NC7SZ175 TinyLogic UHS D-Type Flip-Flop with Asynchronous Clear

NC7SB3257 TinyLogic UHS 2:1 Multiplexer/Demultiplexer Bus Switch

NC7SZ74 TinyLogic UHS D-Type, Flip-Flop with Preset and Clear

Is Now Part of To learn more about ON Semiconductor, please visit our website at

NC7SZ32 -TinyLogic UHS Two-Input OR Gate

FSA Ω Low-Voltage SPDT Analog Switch

NC7S08 TinyLogic HS 2-Input AND Gate

Is Now Part of To learn more about ON Semiconductor, please visit our website at

NC7S14 TinyLogic HS Inverter with Schmitt Trigger Input

NC7S00 TinyLogic HS 2-Input NAND Gate

Is Now Part of To learn more about ON Semiconductor, please visit our website at

FSUSB22 Low-Power, 2-Port, High-Speed USB 2.0 (480Mbps) Switch

NC7WZ132 TinyLogic UHS Dual 2-Input NAND Gate with Schmitt Trigger Inputs

Order Number Package Number Eco Status Package Description

FSAT66 Low Voltage Single SPST Normally Open Analog Switch with TTL Compatible Control Input

FSA1259 / FSA1259A Low-Voltage, 1Ω Dual SPST Analog Switch with Power-Off Isolation

NC7SZ157 TinyLogic UHS 2-Input Non-Inverting Multiplexer

FST Bit Low Power Bus Switch

FSAV433 High-Bandwidth (550MHz), 3-Channel, 3:1 Video Switch

NC7SZ125 TinyLogic UHS Buffer with 3-STATE Output

FT3001 Reset Timer with Configurable Delay

FST32X Bit Bus Switch

NC7SZ125 TinyLogic UHS Buffer with Three-State Output

NC7SZ32 TinyLogic UHS 2-Input OR Gate

FST Bit Bus Switch

NC7WZ17 TinyLogic UHS Dual Buffer with Schmitt Trigger Inputs

MM74HC86 Quad 2-Input Exclusive OR Gate

NC7SZ175 TinyLogic UHS D-Type Flip-Flop with Asynchronous Clear

NC7WZ04/D. TinyLogic UHS Dual Inverter. NC7WZ04 TinyLogic UHS Dual Inverter. Features. Description. Ordering Information. Connection Diagrams

FST Bit Low Power Bus Switch

SGM7SZ04 Small Logic Inverter

Is Now Part of To learn more about ON Semiconductor, please visit our website at

FAN156 Low Voltage Comparator

74AC14, 74ACT14 Hex Inverter with Schmitt Trigger Input

FSTD Bit Bus Switch with Level Shifting

74LCX125 Low Voltage Quad Buffer with 5V Tolerant Inputs and Outputs

FXMA2104 Dual-Supply, 4-Bit Voltage Translator / Buffer / Repeater / Isolator for Open-Drain Applications

NC7SZ86 TinyLogic UHS Two-Input Exclusive-OR Gate

Description. NC7WZ14FHX -40 to +85 C A9 6-Lead, MicroPak2, 1x1mm Body,.35mm Pitch IEEC/IEC. Figure 1. Logic Symbol

FST Bit Bus Switch


Description. Eco Status. NC7SZ14M5X -40 to +85 C 7Z14 RoHS 5-Lead, SOT23, JEDEC MO-178, 1.6mm

Dual Supply, 2-Bit Voltage Translator / Buffer / Repeater / Isolator for I 2 C Applications

Description. Part Number Top Mark Package Packing Method

USB1T20 Universal Serial Bus Transceiver

FSUSB20 Low-Power 1-Port High-Speed USB (480Mbps) Switch

74ALVC Low Voltage 16-Bit Bidirectional Transceiver with 3.6V Tolerant Inputs and Outputs and 26Ω Series Resistors in A Port Outputs

FXMAR2104 Dual-Supply, 4-Bit Voltage Translator / Isolator for Open-Drain and Push-Pull Applications

FSA2257 Low R ON Low-Voltage Dual SPDT Bi-Directional Analog Switch

FXL4T245 Low Voltage Dual Supply 4-Bit Signal Translator with Configurable Voltage Supplies and Signal Levels and 3-STATE Outputs

FSUSB30 Low-Power, Two-Port, High-Speed USB 2.0 (480Mbps) Switch

FSAV MHz, 4-Channel, 2:1 Video Switch

FXMA108 Dual-Supply, 8-Bit Signal Translator with Configurable Voltage Supplies and Signals Levels, 3-State Outputs and Auto Direction Sensing

FXMAR2102 Dual-Supply, 2-Bit Voltage Translator / Isolator for I 2 C Applications

MM74HCT05 Hex Inverter (Open Drain)

NC7SB3157, FSA3157 Low-Voltage SPDT Analog Switch or 2:1 Multiplexer / De-multiplexer Bus Switch

74ALVC245 Low Voltage Bidirectional Transceiver with 3.6V Tolerant Inputs and Outputs

FSAV430 Low Voltage 1.1GHz, 4-Channel, 2:1 Video Switch

MM74HC132 Quad 2-Input NAND Schmitt Trigger

FAN7371 High-Current High-Side Gate Drive IC

Is Now Part of To learn more about ON Semiconductor, please visit our website at

74VHC27 Triple 3-Input NOR Gate

USB1T1105A Universal Serial Bus Peripheral Transceiver with Voltage Regulator

FST Bit to 32-Bit Multiplexer/Demultiplexer Bus Switch

FSA2859 Dual-Voltage, 0.8Ω DPDT Analog Switch with Power-Off Isolation

74LCX14 Low Voltage Hex Inverter with 5V Tolerant Schmitt Trigger Inputs

Transcription:

74UPG9 TinyLogic Low Power Universal onfigurable Two-Input Logic Gate (Open Drain Output) Features 0.8 V to.6 V V Supply Operation.6 V Over-Voltage Tolerant I/Os at V from 0.8V to.6 V Extremely High Speed tpd -. ns: Typical at. V Power-Off High-Impedance Inputs and Outputs Low Static Power onsumption - I =0.9 µ Maximum Low Dynamic Power onsumption - PD =.0 pf Typical at. V Ultra-Small MicroPak Packages Ordering Information Description September 0 The 74UPG9 is a universal, configurable, two-input logic gate with an open-drain output that provides a high-performance and low-power solution for batterypowered portable applications. This product is designed for a wide low voltage operating range (0.8 V to.6 V) and guarantees very low static and dynamic power consumption across the entire voltage range. ll inputs are implemented with hysteresis to allow for slower transition input signals and better switching noise immunity. The 74UPG9 provides for multiple functions, as determined by various configurations of the three inputs. The potential logic functions provided are MUX, ND, OR, NND, NOR, inverter, and buffer (see Figure through Figure 8). Part Number Top Mark Package Packing Method 74UPG9L6X N 6-Lead, MicroPak,.0 mm Wide 000 Units on Tape & Reel 74UPG9FHX N 6-Lead, MicroPak, x mm ody,. mm Pitch 000 Units on Tape & Reel 74UPG9 TinyLogic Low Power Universal onfigurable Two-Input Logic Gate (Open Drain Output) 008 Fairchild Semiconductor orporation www.fairchildsemi.com 74UPG9 Rev..0.

Pin onfiguration Pin Definitions Function Table Figure. 6 4 V MicroPak (Top Through View) Pin # Name Description Data Input Ground Data Input 4 Output (Open Drain) V Supply Voltage 6 Data Input Inputs =Output L L L L L L H L L H L H ( L H H H () H L L L H L H H () H H L L H H H H () H = HIGH Logic Level L = LOW Logic Level Note:. High impedance output state, open drain. Function Selection Table -Input Logic Function onnection onfiguration -to- MUX Figure -Input ND Gate Figure -Input OR Gate with One Inverted Input Figure 4 -Input NND Gate with One Inverted Input Figure 4 -Input ND Gate with One Inverted Input Figure -Input NOR Gate with One Inverted Input Figure -Input OR Gate Figure 6 Inverted Figure 7 uffer Figure 8 74UPG9 TinyLogic Low Power Universal onfigurable Two-Input Logic Gate (Open Drain Output) 008 Fairchild Semiconductor orporation www.fairchildsemi.com 74UPG9 Rev..0.

Logic onfigurations Figure through Figure 8 show the logical functions that can be implemented using the 74UPG9. The diagrams show the DeMorgan s equivalent logic duals for a given two-input function. The logical V implementation is next to the board-level physical implementation of how the pins should be connected. 6 6 4 4 Notes:. When is L, =.. When is H, =. Figure. -to- MUX Figure. -Input ND Gate 6 4 V Figure 4. -Input OR Gate with One Inverted Input -Input NND Gate with One Inverted Input 6 4 V 6 4 V V Figure. -Input ND Gate with One Inverted Input -Input NOR Gate with One Inverted Input Figure 6. -Input OR Gate Figure 7. Inverter 6 4 V 6 4 V 74UPG9 TinyLogic Low Power Universal onfigurable Two-Input Logic Gate (Open Drain Output) Figure 8. uffer 008 Fairchild Semiconductor orporation www.fairchildsemi.com 74UPG9 Rev..0.

bsolute Maximum Ratings Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. Symbol Parameter Min. Max. Unit V Supply Voltage -0. 4.6 V V IN D Input Voltage -0. 4.6 V V OUT () D Output Voltage -0. 4.6 V I IK D Input Diode urrent V IN < 0 V -0 m I OK D Output Diode urrent V OUT < 0 V -0 m I OL D Output Sink urrent +0 m I or I D V or Ground urrent per Supply Pin ±0 m T STG Storage Temperature Range -6 +0 T J Junction Temperature Under ias +0 T L Junction Lead Temperature, Soldering 0s +60 P D ESD Power Dissipation at +8 MicroPak -6 0 MicroPak -6 0 Human ody Model, JEDE:JESD-4 4000 harged Device Model, JEDE:JESD-0 000 Note:. I O absolute maximum rating must be observed. Recommended Operating onditions () The Recommended Operating onditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to bsolute Maximum Ratings. Symbol Parameter ondition Min. Max. Unit V Supply Voltage 0.8.6 V V IN Input Voltage 0.6 V V OUT Output Voltage 0.6 V I OL Output urrent V =.0 V to.6 V ±4.0 V =. V to.7 V ±. V =.6 V to.9 V ±.9 V =.4 V to.6 V ±.7 V =. V to. V ±. mw V =0.8 V ±0.0 µ T Operating Temperature, Free ir -40 +8 V m 74UPG9 TinyLogic Low Power Universal onfigurable Two-Input Logic Gate (Open Drain Output) θ J Thermal Resistance MicroPak -6 00 MicroPak -6 60 Note:. Unused inputs must be held HIGH or LOW. They may not float. /W 008 Fairchild Semiconductor orporation www.fairchildsemi.com 74UPG9 Rev..0. 4

D Electrical haracteristics Symbol Parameter V ondition V P V N V H V OL I IN I OFF ΔI OFF I ΔI Positive Threshold Voltage Negative Threshold Voltage Hysteresis Voltage LOW Level Output Voltage Input Leakage urrent Power Off Leakage urrent dditional Power Off Leakage urrent Quiescent Supply urrent Increase in I per Input T = T =-40 to 8 Min. Max. Min. Max. 0.80 0.0 0.60 0.0 0.60.0 0. 0.90 0. 0.90.40 0.74. 0.74..6 0.9.9 0.9.9.0.7.77.7.77.00.88.9.88.9 0.80 0.0 0.60 0.0 0.60.0 0.6 0.6 0.6 0.6.40 0.9 0.7 0.9 0.7.6 0.47 0.84 0.47 0.84.0 0.69.04 0.69.04.00 0.88.4 0.88.4 0.80 0.07 0.0 0.07 0.0.0 0.08 0.46 0.08 0.46.40 0.8 0.6 0.8 0.6.6 0.7 0.66 0.7 0.66.0 0. 0.9 0. 0.9.00 0.79. 0.79. 0.80 V.60 I OL =0 µ 0.0 0.0.0 V.0 I OL =. m 0.0 x V 0.0 x V.40 V.60 I OL =.7 m 0. 0.7.6 V.9 I OL =.9 m 0. 0..0 V.70 I OL =. m 0.44 0.4.70 V.60 I OL =4.0 m 0.44 0.4 0V to.6v 0 V IN.6 V ±0. ±0. µ 0V 0V to 0.V 0.8V to.6v 0 (V IN,V O ).6 V V IN or V O =0 V to.6 V Unit 0. 0.6 µ 0. 0.6 µ V IN - V or 0. 0.9 V V IN.6 V ±0.9.V V IN =V -0.6 V 40.0 0.0 µ V V V V µ 74UPG9 TinyLogic Low Power Universal onfigurable Two-Input Logic Gate (Open Drain Output) 008 Fairchild Semiconductor orporation www.fairchildsemi.com 74UPG9 Rev..0.

Electrical haracteristics T = T =-40 to 8 Symbol Parameter V ondition Unit Min. Typ. Max. Min. Max 0.80 0.0 V.0.0 0. 8.9.0 9.9 L = pf, Propagation.40 V.60 R t PZL, t U =R D = KΩ.0 6.6.4.0. PLZ Delay.6 V.9 V I = x (V ).0 6. 8.7.0 9.7 (see Figure 9).0 V.70.0 4.7 6.9.0 7. IN OUT PD Input apacitance Output apacitance Power Dissipation apacitance.00 V.60.0 4.6 6.8.0 7.4 0 0.8 pf 0.7 pf 0.80.0.0 V.0..40 V.60 V IN =0 V or V,..6 V.9 f=0 MHz.4.0 V.70.8.00 V.60 4.4 pf 74UPG9 TinyLogic Low Power Universal onfigurable Two-Input Logic Gate (Open Drain Output) 008 Fairchild Semiconductor orporation www.fairchildsemi.com 74UPG9 Rev..0. 6

Loadings and Waveforms Notes: 4. L includes load and stray capacitance.. Input PRR =.0 MHz, t W = 00 ns. Symbol Figure 9. Figure 0. Test ircuit Waveforms V. V ± 0. V. V ± 0. V.8 V ± 0. V. V ± 0.0 V. V ± 0.0 V 0.8 V V mi V / V / V / V / V / V / V mo V OL + 0. V V OL + 0. V V OL + 0. V V OL + 0. V V OL + 0. V V OL + 0. V 74UPG9 TinyLogic Low Power Universal onfigurable Two-Input Logic Gate (Open Drain Output) 008 Fairchild Semiconductor orporation www.fairchildsemi.com 74UPG9 Rev..0. 7

Physical Dimensions X 0.0 0.0 PIN IDENTIFIER DETIL (0.0) 6X 0.MX.4 TOP VIEW.0 0. OTTOM VIEW X 0.0.00 0. 0. Notes:. ONFORMS TO JEDE STNDRD M0- VRITION UD. DIMENSIONS RE IN MILLIMETERS. DRWING ONFORMS TO SME 4.M-994 4. FILENME ND REVISION: M06REV4. PIN ONE IDENTIFIER IS X LENGTH OF N OTHER LINE IN THE MRK ODE LOUT. Figure. (0.4) 6X 0. 0. 0.40 0.0 0.0 0.00 0.0 (0.49) X (0.) X PIN 0.0 0.0 X X (0.) 4X 0.07 X 4 HMFER 6-Lead, MicroPak,.0 mm Wide () (0.0) 6X REOMMENED LND PTTERN 0.0 0.00 6X 0.40 0.0 (0.7) 0.4 0. DETIL PIN TERMINL Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild s worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. lways visit Fairchild Semiconductor s online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. Tape and Reel Specifications Please visit Fairchild Semiconductor s online packaging area for the most recent tape and reel specifications: http://www.fairchildsemi.com/products/logic/pdf/micropak_tr.pdf. 74UPG9 TinyLogic Low Power Universal onfigurable Two-Input Logic Gate (Open Drain Output) Package Designator Tape Section avity Number avity Status over Type Status Leader (Start End) (Typical) Empty Sealed L6X arrier 000 Filled Sealed Trailer (Hub End) 7 (Typical) Empty Sealed 008 Fairchild Semiconductor orporation www.fairchildsemi.com 74UPG9 Rev..0. 8

Physical Dimensions X X 0. 0. NOTES: 0.0 PIN MIN 0uM (0.08) 4X DETIL 0..00 TOP VIEW SIDE VIEW 6 4 OTTOM VIEW.00. OMPLIES TO JEDE MO- STNDRD. DIMENSIONS RE IN MILLIMETERS.. DIMENSIONS ND TOLERNES PER SME 4.M, 994 D. LNDPTTERN REOMMENDTION IS SED ON FS DESIGN. E. DRWING FILENME ND REVISION: MGF06REV Figure. 0.MX 0.60 0.09 0.9 (0.08) 4X X 0.0 6X 0.0 0.0.0 X 0.40 X 0.4 X 0. X 0.7 0.07X4 HMFER (0.0) 6X 0.89 0. 6X 0.9 0.0 6X 0.66 REOMMENDED LND PTTERN FOR SPE ONSTRINED P 0.90 0. 0.7 LTERNTIVE LND PTTERN FOR UNIVERSL PPLITION 0.40 0.0 DETIL PIN LED SLE: X 6-Lead, MicroPak, x mm ody,. mm Pitch Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild s worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. lways visit Fairchild Semiconductor s online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. Tape and Reel Specifications Please visit Fairchild Semiconductor s online packaging area for the most recent tape and reel specifications: http://www.fairchildsemi.com/packaging/micropk_6l_tr.pdf. 74UPG9 TinyLogic Low Power Universal onfigurable Two-Input Logic Gate (Open Drain Output) Package Designator Tape Section avity Number avity Status over Type Status Leader (Start End) (Typical) Empty Sealed FHX arrier 000 Filled Sealed Trailer (Hub End) 7 (Typical) Empty Sealed 008 Fairchild Semiconductor orporation www.fairchildsemi.com 74UPG9 Rev..0. 9

008 Fairchild Semiconductor orporation www.fairchildsemi.com 74UPG9 Rev..0. 0 74UPG9 TinyLogic Low Power Universal onfigurable Two-Input Logic Gate (Open Drain Output)

Mouser Electronics uthorized Distributor lick to View Pricing, Inventory, Delivery & Lifecycle Information: Fairchild Semiconductor: 74UPG9L6X 74UPG9FHX