3V/5V, 12-Bit, Serial Voltage-Output Dual DACs with Internal Reference

Similar documents
Low-Power, Low-Glitch, Octal 12-Bit Voltage- Output DACs with Serial Interface

+3V/+5V, Low-Power, 8-Bit Octal DACs with Rail-to-Rail Output Buffers

Low-Cost, Voltage-Output, 16-Bit DACs with Internal Reference in µmax

SCLK 4 CS 1. Maxim Integrated Products 1

12-Bit, Low-Power, Dual, Voltage-Output DAC with Serial Interface

Low-Power, Quad, 12-Bit Voltage-Output DACs with Serial Interface

10-Bit, Low-Power, Rail-to-Rail Voltage-Output Serial DAC in SOT23

+2.7V to +5.5V, Low-Power, Triple, Parallel 8-Bit DAC with Rail-to-Rail Voltage Outputs

Low-Power, 12-Bit, Rail to Rail Voltage-Output Serial DAC in SOT23

PART MAX5304EUA TOP VIEW OUT 8 CONTROL INPUT REGISTER. Maxim Integrated Products 1

Low-Power, Serial, 12-Bit DACs with Force/Sense Voltage Output

REFH2 REFH3 REFH0 OUT0 CLK OUT2 OUT3 DIN DOUT REFL3 GND REFL1. Maxim Integrated Products 1

PART* MAX5354EUA MAX5354EPA TOP VIEW OUT. SPI and QSPI are trademarks of Motorola, Inc. Microwire is a trademark of National Semiconductor Corp.

PART MAX5541ESA REF CS DIN SCLK. Maxim Integrated Products 1

+2.7V to +5.5V, Low-Power, Dual, Parallel 8-Bit DAC with Rail-to-Rail Voltage Outputs

256-Tap SOT-PoT, Low-Drift Digital Potentiometers in SOT23

Low-Power, Dual, 12-Bit Voltage-Output DACs with Configurable Outputs

Dual, 8-Bit, Low-Power, 2-Wire, Serial Voltage-Output DAC

+1.8V to +5.5V, Ultra-Low-Power, 10-Bit, Voltage-Output DACs

Ultra-Low-Power, 12-Bit, Voltage-Output DACs MAX5530/MAX5531

Dual, 256-Tap, Nonvolatile, SPI-Interface, Linear-Taper Digital Potentiometers

TOP VIEW REF SCLK. Maxim Integrated Products 1

EVALUATION KIT AVAILABLE 10-Bit, Dual, Nonvolatile, Linear-Taper Digital Potentiometers TOP VIEW

400ksps/300ksps, Single-Supply, Low-Power, Serial 12-Bit ADCs with Internal Reference

Low-Power, Quad, 12-Bit Voltage-Output DAC with Serial Interface

Dual, Audio, Log Taper Digital Potentiometers

Rail-to-Rail, 200kHz Op Amp with Shutdown in a Tiny, 6-Bump WLP

Quad, 12-Bit, Low-Power, 2-Wire, Serial Voltage-Output DAC

6500V/µs, Wideband, High-Output-Current, Single- Ended-to-Differential Line Drivers with Enable

Low-Power, Low-Drift, +2.5V/+5V/+10V Precision Voltage References

Quad 12-Bit Digital-to-Analog Converter (Serial Interface)

Dual, 256-Tap, Nonvolatile, SPI-Interface, Linear-Taper Digital Potentiometers MAX5487/MAX5488/ MAX5489. Benefits and Features

±15V, 128-Tap, Low-Drift Digital Potentiometers

Micropower, Single-Supply, Rail-to-Rail, Precision Instrumentation Amplifiers MAX4194 MAX4197

Single-Supply, Low-Power, Serial 8-Bit ADCs

TOP VIEW. Maxim Integrated Products 1

Single-Supply, 150MHz, 16-Bit Accurate, Ultra-Low Distortion Op Amps

+5V/+3V, 13-Bit, Serial, Force/Sense DACs with 10ppm/ C Internal Reference

V OUT. +Denotes lead(pb)-free/rohs-compliant package. PART

TOP VIEW. Maxim Integrated Products 1

PART. MAX1103EUA C to + 85 C 8 µmax +4V. MAX1104EUA C to + 85 C 8 µmax V DD +Denotes a lead(pb)-free/rohs-compliant package.

Maxim Integrated Products 1

I/O Op Amps with Shutdown

+5V/+3V, 12-Bit, Serial, Force/Sense DACs with 10ppm/ C Internal Reference

Dual 256-Tap, Volatile, Low-Voltage Linear Taper Digital Potentiometers

+3V/+5V, 12-Bit, Serial, Multiplying DACs

10-Bit, Low-Power, 2-Wire Interface, Serial, Voltage-Output DAC

General Description. Benefits and Features. Simplified Block Diagram. Applications

+5 Volt, Parallel Input Complete Dual 12-Bit DAC AD8582

EEPROM-Programmable TFT VCOM Calibrator

Cold-Junction-Compensated K-Thermocoupleto-Digital Converter (0 C to +128 C)

XRD5408/10/12. 5V, Low Power, Voltage Output Serial 8/10/12-Bit DAC Family FEATURES APPLICATIONS

MAX5452EUB 10 µmax 50 U10C-4 MAX5451EUD 14 TSSOP 10 U14-1

Precision, Micropower, Low-Dropout Voltage References MAX6190 MAX6195/MAX6198

Precision, Low-Power and Low-Noise Op Amp with RRIO

MAX5533 TOP VIEW. Maxim Integrated Products 1

1.0V Micropower, SOT23, Operational Amplifier

TOP VIEW. Maxim Integrated Products 1

PART MAX4144ESD MAX4146ESD. Typical Application Circuit. R t IN- IN+ TWISTED-PAIR-TO-COAX CABLE CONVERTER

2.7 V to 5.5 V, Serial-Input, Voltage-Output, 16-/12-Bit nanodacs in LFCSP AD5541A/AD5542A/AD5512A

V CC OUT MAX9945 IN+ V EE

2MHz, High-Brightness LED Drivers with Integrated MOSFET and High-Side Current Sense

+3 Volt, Serial Input. Complete 12-Bit DAC AD8300

Quad, Serial 8-Bit DACs with Rail-to-Rail Outputs MAX509/MAX510

32-Tap, Nonvolatile, Linear-Taper Digital Potentiometers in SOT23

16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range

Octal, 16-Bit DAC with 5 ppm/ C On-Chip Reference in 14-Lead TSSOP AD5668-EP

MAX9650/MAX9651 High-Current VCOM Drive Op Amps for TFT LCDs

16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range

60V High-Speed Precision Current-Sense Amplifier

TOP VIEW REFERENCE VOLTAGE ADJ V OUT

High-Precision Voltage References with Temperature Sensor

Single/Dual/Quad, +1.8V/750nA, SC70, Rail-to-Rail Op Amps

Precision, High-Bandwidth Op Amp

INL PLOT REFIN DAC AMPLIFIER DAC REGISTER INPUT CONTROL LOGIC, REGISTERS AND LATCHES

V CC OUT MAX9945 IN+ V EE

Precision, Micropower, Low-Dropout, SC70 Series Voltage Reference

V OUT0 OUT DC-DC CONVERTER FB

LTC Bit Rail-to-Rail Micropower DAC in MSOP Package FEATURES

Precision, Low-Power, 6-Pin SOT23 Temperature Sensors and Voltage References

Two-/Four-Channel, I 2 C, 7-Bit Sink/Source Current DAC

Maxim Integrated Products 1

TOP VIEW. Maxim Integrated Products 1

MAX547BCQH. Pin Configurations AGNDEF REFEF VOUTC AGNDEF REFEF 43 VOUTG 7 39 VOUTG V DD

±80V Fault-Protected, 2Mbps, Low Supply Current CAN Transceiver

+3.3V/+5V, 8-Channel Relay Drivers with Fast Recovery Time and Power-Save Mode

Low-Voltage, 1.8kHz PWM Output Temperature Sensors

LC2 MOS Dual 12-Bit DACPORTs AD7237A/AD7247A

nanopower Op Amp in a Tiny 6-Bump WLP

PART. Maxim Integrated Products 1

Dual-/Triple-/Quad-Voltage, Capacitor- Adjustable, Sequencing/Supervisory Circuits

300MHz, Low-Power, High-Output-Current, Differential Line Driver

V CC 2.7V TO 5.5V. Maxim Integrated Products 1

OSC2 Selector Guide appears at end of data sheet. Maxim Integrated Products 1

Calibrated, Quad, 12-Bit Voltage-Output DACs with Serial Interface

MAX6126 Ultra-High-Precision, Ultra-Low-Noise, Series Voltage Reference

EVALUATION KIT AVAILABLE Low-Noise 500mA LDO Regulators in a 2mm x 2mm TDFN Package MAX8902AATA+ INPUT 1.7V TO 5.5V LOGIC SUPPLY. R3 100kΩ.

Dual-/Triple-/Quad-Voltage, Capacitor- Adjustable, Sequencing/Supervisory Circuits

MAX5214/MAX /16-Bit, Low-Power, Buffered Output, Rail-to-Rail DACs with SPI Interface

EVALUATION KIT AVAILABLE Precision, High-Bandwidth Op Amp

Transcription:

19-2332; Rev 2; 9/8 3V/5V, 12-Bit, Serial Voltage-Output Dual DACs General Description The low-power, dual 12-bit voltageoutput digital-to-analog converters (DACs) feature an internal 1ppm/ C precision bandgap voltage reference and precision output amplifiers. The operates on a single 5V supply with an internal 2.5V reference and features a 4.95V full-scale output range. The MAX523 operates on a single 3V supply with an internal 1.25V reference and features a 2.475V full-scale output range. The consumes only 47µA while the MAX523 consumes only 42µA of supply current. Both devices feature low-power (2µA) software- and hardwareenabled shutdown modes. The feature a 13.5MHz SPI -, QSPI -, and MICROWIRE -compatible 3-wire serial interface. An additional data output (DOUT) allows for daisy-chaining and read back. Each DAC has a doublebuffered digital input. The feature two software-selectable shutdown output impedances: 1kΩ or 2kΩ. A power-up reset feature sets DAC outputs at ground or at the midscale DAC code. The are specified over the extended temperature range (-4 C to +85 C) and are available in 16-pin QSOP packages. Industrial Process Controls Automatic Test Equipment Digital Offset and Gain Adjustment Motion Control µp-controlled Systems TOP VIEW OSA 1 Applications Pin Configuration 16 OSB Features Internal 1ppm/ C Precision Bandgap Reference 2.465V () 1.234V (MAX523) Single-Supply Operation 5V () 3V (MAX523) Low Supply Current 47µA () 42µA (MAX523) 13.5MHz SPI/QSPI/MICROWIRE-Compatible, 3-Wire Serial Interface Pin-Programmable Power-Up Reset State to Zero or Midscale Output Voltage Programmable Shutdown Modes with 1kΩ or 2kΩ Internal Output Loads Recalls Output State Prior to Shutdown or Reset Buffered Output Drives 5kΩ 1pF Loads Space-Saving 16-Pin QSOP Package PART TEMP RANGE Ordering Information PIN- PACKAGE INL (LSB) MAX523AEEE+ -4 C to +85 C 16 QSOP ±.5 MAX523BEEE+ -4 C to +85 C 16 QSOP ±1 AEEE+ -4 C to +85 C 16 QSOP ±.5 BEEE+ -4 C to +85 C 16 QSOP ±1 +Denotes a lead-free/rohs-compliant package. OUTA 2 15 OUTB RSTV 3 14 V DD LDAC CLR 4 5 MAX523 13 12 AGND REF Functional Diagram appears at end of data sheet. 6 7 11 1 PDL DOUT SPI and QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor, Corp. 8 9 DGND QSOP Maxim Integrated Products 1 For pricing delivery, and ordering information please contact Maxim Direct at 1-888-629-4642, or visit Maxim s website at www.maxim-ic.com.

ABSOLUTE MAXIMUM RATINGS V DD to AGND, DGND...-.3V to +6V AGND to DGND...-.3V to +.3V Digital Inputs to DGND...-.3V to +6V Digital Output (DOUT) to DGND...-.3V to V DD +.3V OUT_ to AGND...-.3V to V DD +.3V OS_ to AGND...-4V to V DD +.3V ELECTRICAL CHARACTERISTI Maximum Current into Any Pin...5mA Continuous Power Dissipation (T A = +7 C) 16-Pin QSOP (derate 8.3mW/ C above +7 C)...667mW Operating Temperature Range...-4 C to +85 C Storage Temperature Range...-65 C to +15 C Lead Temperature (soldering, 1s)...+3 C Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. (V DD = +4.5V to +5.5V, OS_ = AGND = DGND =, R L = 5kΩ, C L = 1pF, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS STATIC PERFORMANCE Resolution N 12 Bits Integral Nonlinearity (Note 1) INL A ±.5 B ±1 Differential Nonlinearity DNL ±1 LSB Offset Error (Note 2) V OS ±3 mv Offset-Temperature Coefficient (Note 3) TCV OS 8 µv/ C Full-Scale Voltage V FS Code = FFF hex, T A = +25 C 4.7 4.95 4.12 V Full-Scale Temperature Coefficient TCV FS (Notes 3 and 6) 1 55 ppm/ C Power-Supply Rejection PSR 4.5V V DD 5.5V 175 5 µv DC Crosstalk (Note 4) 1 µv REFERENCE Output Voltage V REF 2.465 V Output-Voltage Temperature Coefficient TCV REF (Note 3) 1 ppm/ C Reference External Load Regulation V OUT /I OUT I OUT 1µA (sourcing).1 2 µv/µa Reference Short-Circuit Current 4 ma DIGITAL INPUTS Input High Voltage V IH.7 x V DD V Input Low Voltage V IL.3 x V DD V Input Hysteresis V HYS 2 mv Input Leakage Current I IN Digital inputs = or V DD ±1 µa Input Capacitance C IN 8 pf DIGITAL OUTPUTS Output High Voltage V OH I SOURCE = 2mA 4.25 V Output Low Voltage V OL I SINK = 2mA.2 V DYNAMIC PERFORMANCE Voltage-Output Slew Rate SR.6 V/µs LSB 2

ELECTRICAL CHARACTERISTI (continued) (V DD = +4.5V to +5.5V, OS_ = AGND = DGND =, R L = 5kΩ, C L = 1pF, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS Voltage-Output Settling Time To ±.5LSB, V STEP = ±4V (V DD -.25V) V OUT.25V 1 µs Output-Voltage Swing (Note 5) to V DD V OS_ Input Resistance R OS 83 121 kω Time Required for Output to Settle After Turning on V DD (Note 6) Time Required for Output to Settle After Exiting Full Power-Down (Note 6) Time Required for Output to Settle After Exiting DAC Power-Down (Note 6) 95 4 µs 95 4 µs 12 16 µs Digital Feedthrough = V DD, f = 1kHz, V = 5V P-P 5 nv-s Major-Carry Glitch Energy 9 nv-s POWER SUPPLIES Power-Supply Voltage V DD 4.5 5.5 V Power-Supply Current (Note 7) I DD 47 525 µa Power-Supply Current in Power-Down and Shutdown Modes (Note 7) Full power-down mode 1.4 5 One DAC shutdown mode 35 39 Both DACs shutdown mode 235 26 µa ELECTRICAL CHARACTERISTI MAX523 (V DD = +2.7V to +3.6V, OS_ = AGND = DGND =, R L = 5kΩ, C L = 1pF, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS Resolution N 12 Bits Integral Nonlinearity (Note 1) INL MAX523A ±.5 MAX523B ±1 Differential Nonlinearity DNL ±1 LSB Offset Error (Note 2) V OS ±3 mv Offset-Temperature Coefficient (Note 3) TCV OS 8 µv/ C Full-Scale Voltage V FS Code = FFF hex, T A = +25 C 2.35 2.475 2.6 V Full-Scale Temperature Coefficient TCV FS MAX523 (Notes 3 and 6) 1 55 ppm/ C Power-Supply Rejection PSR 2.7V V DD 3.6V 175 5 µv DC Crosstalk (Note 4) 1 µv REFERENCE Output Voltage V REF 1.234 V Output-Voltage Temperature Coefficient TCV REF MAX523 (Note 3) 1 ppm/ C LSB 3

ELECTRICAL CHARACTERISTI MAX523 (continued) (V DD = +2.7V to +3.6V, OS_ = AGND = DGND =, R L = 5kΩ, C L = 1pF, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS Reference External Load Regulation V OUT /I OUT I OUT 1µA (sourcing).1 2 µv/µa Reference Short-Circuit Current 4 ma DIGITAL INPUTS Input High Voltage V IH.7 x V DD V Input Low Voltage V IL.3 x V DD V Input Hysteresis V HYS 2 mv Input Leakage Current I IN Digital inputs = or V DD ±1 µa Input Capacitance C IN 8 pf DIGITAL OUTPUTS Output High Voltage V OH I SOURCE = 2mA 2.3 V Output Low Voltage V OL I SINK = 2mA.25 V DYNAMIC PERFORMANCE Voltage-Output Slew Rate SR.6 V/µs Voltage-Output Settling Time To ±.5 LSB, V STEP = ±2V (V DD -.25V) V OUT.25V 1 µs Output-Voltage Swing (Note 5) to V DD V OS_ Input Resistance R OS 83 121 kω Time Required for Output to Settle After Turning on V DD (Note 6) Time Required for Output to Settle After Exiting Full Power-Down (Note 6) Time Required for Output to Settle After Exiting DAC Power-Down (Note 6) 95 4 µs 95 4 µs 12 16 µs Digital Feedthrough =V DD, f = 1kHz, V = 3V P-P 5 nv-s Major-Carry Glitch Energy 9 nv-s 4

ELECTRICAL CHARACTERISTI MAX523 (continued) (V DD = +2.7V to +3.6V, OS_ = AGND = DGND =, R L = 5kΩ, C L = 1pF, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) POWER SUPPLIES PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS Power-Supply Voltage V DD 2.7 3.6 V Power-Supply Current (Note 7) I DD 42 475 µa Power-Supply Current in Power-Down and Shutdown Modes (Note 7) Note 1: Accuracy is guaranteed as shown in the following table: V DD ACCURACY GUARANTEED (V) FROM CODE TO CODE 3 2 495 5 1 495 Full power-down mode.9 5 One DAC shutdown mode 32 36 Both DACs shutdown mode 22 245 Note 2: Offset is measured at the code closest to 1mV. Note 3: Temperature coefficient is determined by the box method in which the maximum V OUT over the temperature range is divided by T. Note 4: DC crosstalk is measured as follows: set DAC A to midscale, and DAC B to zero, and measure DAC A output; then change DAC B to full scale, and measure V OUT for DAC A. Repeat the same measurement with DAC A and DAC B interchanged. DC crosstalk is the maximum V OUT measured. Note 5: Accuracy is better than 1LSB for V OUT_ = 1mV to V DD - 18mV. Note 6: Guaranteed by design, not production tested. Note 7: R LOAD = and digital inputs are at either V DD or DGND. TIMING CHARACTERISTI (V DD = +4.5V to +5.5V, AGND = DGND =, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) (Figures 1 and 2) µa PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS Clock Period t CP 74 ns Pulse Width High t CH 3 ns Pulse Width Low t CL 3 ns Fall to Rise Setup Time t S 3 ns Rise to Rise Hold Time t H ns Setup Time t DS 3 ns Hold Time t DH ns Rise to DOUT Valid Propagation Delay Time Fall to DOUT Valid Propagation Delay Time C LOAD = 2pF 45 1 t DO1 C LOAD = 1pF 3 C LOAD = 2pF 45 1 t DO2 C LOAD = 1pF 3 Rise to Fall Delay t 1 ns Rise to Rise Hold Time t 1 3 ns Pulse Width High t W 75 ns LDAC Pulse Width Low t LDL 3 ns Rise to LDAC Rise Hold Time t LD (Note 8) 4 ns 5 ns ns

TIMING CHARACTERISTI MAX523 (V DD = +2.7V to +3.6V, AGND = DGND =, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) (Figures 1 and 2) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS Clock Period t CP 74 ns Pulse Width High t CH 3 ns Pulse Width Low t CL 3 ns Fall to Rise Setup Time t S 3 ns Rise to Rise Hold Time t H ns Setup Time t DS 3 ns Hold Time t DH ns Rise to DOUT Valid Propagation Delay Time Fall to DOUT Valid Propagation Delay Time C LOAD = 2pF 6 2 t DO1 C LOAD = 1pF 45 C LOAD = 2pF 6 2 t DO2 C LOAD = 1pF 45 Rise to Fall Delay t 1 ns Rise to Rise Hold Time t 1 3 ns Pulse Width High t W 75 ns LDAC Pulse Width Low t LDL 3 ns Rise to LDAC Rise Hold Time t LD (Note 8) 75 ns ns ns Note 8: This timing requirement applies only to rising edges, which execute commands modifying the DAC input register contents. Typical Operating Characteristics (V DD = +3V (MAX523), V DD = +5V (), R L = 5kΩ, C L = 1pF, OS_ = AGND, both DACs enabled with full-scale output code, T A = +25 C, unless otherwise noted.).15.1.5 INTEGRAL NONLINEARITY vs. DIGITAL INPUT CODE (MAX523) toc1.15.1.5 INTEGRAL NONLINEARITY vs. DIGITAL INPUT CODE () toc2.28.86 DIFFERENTIAL NONLINEARITY vs. DIGITAL INPUT CODE (MAX523) toc3 INL (LSB) INL (LSB) DNL (LSB) -.37 -.5 -.5 -.16 -.1 -.1 -.283 -.15 5 1 15 2 25 3 35 4 DIGITAL INPUT CODE -.15 5 1 15 2 25 3 35 4 DIGITAL INPUT CODE 5 1 15 2 25 3 35 4 DIGITAL INPUT CODE 6

Typical Operating Characteristics (continued) (V DD = +3V (MAX523), V DD = +5V (), R L = 5kΩ, C L = 1pF, OS_ = AGND, both DACs enabled with full-scale output code, T A = +25 C, unless otherwise noted.) DNL (LSB).15.1.5 -.5 -.1 -.15 DIFFERENTIAL NONLINEARITY vs. DIGITAL INPUT CODE () 5 1 15 2 25 3 35 4 DIGITAL INPUT CODE toc4 45 44 43 42 41 SUPPLY CURRENT vs. TEMPERATURE (MAX523) 4-4 -15 1 35 6 85 toc5 45 44 43 42 41 SUPPLY CURRENT vs. TEMPERATURE () 4-4 -15 1 35 6 85 toc6 43 425 42 415 41 45 SUPPLY CURRENT vs. SUPPLY VOLTAGE (MAX523) 4 2.7 3. 3.3 3.6 SUPPLY VOLTAGE (V) toc7 49 485 48 475 47 465 SUPPLY CURRENT vs. SUPPLY VOLTAGE () 46 4.5 4.75 5. 5.25 5.5 SUPPLY VOLTAGE (V) toc8.8.75.7.65.6.55.5 FULL POWER-DOWN SUPPLY CURRENT vs. TEMPERATURE (MAX523).45.4-4 -15 1 35 6 85 toc9 23 225 22 215 21 25 TWO-DACs SHUTDOWN SUPPLY CURRENT vs. TEMPERATURE (MAX523) 2-4 -15 1 35 6 85 toc1 33 325 32 315 31 35 ONE-DAC SHUTDOWN SUPPLY CURRENT vs. TEMPERATURE (MAX523) 3-4 -15 1 35 6 85 toc11 1.2 1.1 1..9.8.7.6 FULL POWER-DOWN SUPPLY CURRENT vs. TEMPERATURE ().5.4-4 -15 1 35 6 85 toc12 7

Typical Operating Characteristics (continued) (V DD = +3V (MAX523), V DD = +5V (), R L = 5kΩ, C L = 1pF, OS_ = AGND, both DACs enabled with full-scale output code, T A = +25 C, unless otherwise noted.) 255 25 245 24 235 23 TWO-DACs SHUTDOWN SUPPLY CURRENT vs. TEMPERATURE () 225-4 -15 1 35 6 85 toc13 38 375 37 365 36 355 ONE-DAC SHUTDOWN SUPPLY CURRENT vs. TEMPERATURE () 35-4 -15 1 35 6 85 toc14 FULL-SCALE OUTPUT VOLTAGE (V) 2.48 2.475 2.47 2.465 FULL-SCALE OUTPUT VOLTAGE vs. TEMPERATURE (MAX523) 2.46-4 -15 1 35 6 85 toc15 FULL-SCALE OUTPUT VOLTAGE (V) 4.94 4.935 4.93 4.925 4.92 4.915 FULL-SCALE OUTPUT VOLTAGE vs. TEMPERATURE () 4.91-4 -15 1 35 6 85 toc16 FULL-SCALE ERROR (LSB).35.3.25.2.15.1 FULL-SCALE ERROR vs. RESISTIVE LOAD (MAX523).5 CHANGE FROM 2.5 3.5 4.5 5.5 6.5 7.5 RESISTIVE LOAD (kω) toc17 FULL-SCALE ERROR (LSB).25.2.15.1 FULL-SCALE ERROR vs. RESISTIVE LOAD ().5 CHANGE FROM 2.5 3.5 4.5 5.5 6.5 7.5 RESISTIVE LOAD (kω) toc18 DYNAMIC RESPONSE RISE TIME (MAX523) toc19 DYNAMIC RESPONSE RISE TIME () toc2 DYNAMIC RESPONSE FALL TIME (MAX523) toc21 V 2V/div 3V V 5V/div 5V V 2V/div 3V 2.48V 4.96V 2.48V V OUT 5mV/div V OUT 1V/div V OUT 5mV/div 1mV 1mV 1mV 2µs/div 2µs/div 2µs/div 8

Typical Operating Characteristics (continued) (V DD = +3V (MAX523), V DD = +5V (), R L = 5kΩ, C L = 1pF, OS_ = AGND, both DACs enabled with full-scale output code, T A = +25 C, unless otherwise noted.) V 5V/div V OUT 1V/div DYNAMIC RESPONSE FALL TIME () 2µs/div toc22 5V 4.96V 1mV OUTA 2V/div OUTB 5mV/div AC-COUPLED ANALOG CROSSTALK (MAX523) 4µs/div toc23 OUTA 5V/div OUTB 5mV/div AC-COUPLED ANALOG CROSSTALK () 4µs/div toc24 DIGITAL FEEDTHROUGH (MAX523) toc25 DIGITAL FEEDTHROUGH () toc26 MAJOR-CARRY TRANSITION (MAX523) toc27 2V/div 5V/div 5V/div OUTA 1mV/div AC-COUPLED OUTA 1mV/div AC-COUPLED OUTA 1mV/div AC-COUPLED 1µs/div 1µs/div 2µs/div 5V/div OUTA 1mV/div AC-COUPLED MAJOR-CARRY TRANSITION () toc28 REFERENCE VOLTAGE (V) 1.235 1.2345 1.234 1.2335 REFERENCE VOLTAGE vs. TEMPERATURE (MAX523) toc29 REFERENCE VOLTAGE (V) 2.463 2.4625 2.462 2.4615 REFERENCE VOLTAGE vs. TEMPERATURE () toc3 2µs/div 1.233-4 -15 1 35 6 85 2.461-4 -15 1 35 6 85 9

PIN NAME FUNCTION 1 OSA DAC A Offset Adjust 2 OUTA DAC A Output 3 RSTV 4 LDAC Load DACs A and B Reset Value Input 1: Connect to V DD to select midscale as the reset value. : Connect to DGND to select zero as the reset value. 5 CLR Clear Input. Both DAC outputs go to zero or midscale. Clears both DAC internal registers (input register and DAC register) to its predetermined (RSTV) state. 6 Chip-Select Input 7 Serial Data Input. Data is clocked in on the rising edge of. 8 Serial Clock Input 9 DGND Digital Ground 1 DOUT Serial Data Output 11 PDL Power-Down Lockout. Disables shutdown of both DACs when low. 12 REF Reference Output. Reference provides a 2.465V () or 1.234V (MAX523) nominal output. 13 AGND Analog Ground Pin Description Positive Power Supply. Bypass V DD with a.1µf capacitor in parallel with a 4.7µF capacitor to 14 V DD AGND, and bypass V DD with a.1µf capacitor to DGND. 15 OUTB DAC B Output 16 OSB DAC B Offset Adjust COMMAND EXECUTED 1 8 9 16 (1) C2 C1 C D11 D1 D9 D8 D7 D6 D5 D4 D3 D2 D1 D S DOUT (MODE ) DOUT (MODE 1) C2 C2 C1 C1 Figure 1. Serial Interface Timing 1

LDAC DOUT t O t DS t S t D1 t CH t H t CP t LDL t D2 t CL t LD t W t 1 t DH Figure 2. Detailed Serial Interface Timing Detailed Description The 12-bit, voltage-output DACs are easily configured with a 3-wire SPI-, QSPI-, MICROWIRE-compatible serial interface. The devices include a 16-bit data-in/data-out shift register and have an input consisting of an input register and a DAC register. In addition, these devices employ precision trimmed internal resistors to produce a gain of 1.6384V/V, maximizing the output voltage swing, and a programmable-shutdown output impedance of 1kΩ or 2kΩ The full-scale output voltage is 4.95V for the and 2.475V for the MAX523. These devices produce a weighted output voltage proportional to the digital input code with an inverted rail-to-rail ladder network (Figure 3). Internal Reference The use an on-board precision bandgap reference to generate an output voltage of 1.234V (MAX523) or 2.465V (). With a low temperature coefficient of only 1ppm/ C, REF can source up to 1µA and is stable for capacitive loads less than 35pF. Output Amplifiers The output amplifiers have internal resistors that provide for a gain of 1.6384V/V when OS_ is connected to AGND. The output amplifiers have a typical slew rate of.6v/µs and settle to 1/2LSB within 1µs with a load of 5kΩ in parallel with 1pF. Use the serial interface to set the shutdown output impedance of the amplifiers to 1kΩ or 2kΩ. OS_ can be used to produce an offset voltage at the output. For instance, to achieve a 1V offset, apply -1V to OS_ to produce an output range from 1V to (1V + V FS /V REF ). Note that the DAC s output range is still limited by the maximum output voltage specification. REF AGND 2R D SHOWN FOR ALL ONES ON DAC R R R 2R 2R 2R 2R D9 D1 D11 OS_ 121kΩ 77.25kΩ 1kΩ OUT_ Figure 3. Simplified DAC Circuit Diagram 11

Table 1. Serial Data Format MSB <------------16-bits of serial data ------------> LSB 3 Control Bits MSB.. 12 Data Bits... LSB Sub-Bit C2 C D11...D S Serial Interface The 3-wire serial interface (SPI, QSPI, MICROWIRE compatible) used in the allows for complete control of DAC operations (Figures 4 and 5). Figures 1 and 2 show the timing for the serial interface. The serial word consists of 3 control bits followed by 12 data bits (MSB first) and 1 sub-bit as described in Tables 1, 2, and 3. When the 3 control bits are all zero or all 1, D11 D8 are used as additional control bits, allowing for greater DAC functionality. The digital inputs allow any of the following: loading the input register(s) without updating the DAC register(s), updating the DAC register(s) from the input register(s), or updating the input and DAC register(s) simultaneously. The control bits and D11 D8 allow the DACs to operate independently. Send the 16-bit data as one 16-bit word (QSPI) or two 8-bit packets (SPI, MICROWIRE), with low during this period. The control bits and D11 D8 determine which registers update and the state of the registers when exiting shutdown. The 3-bit control and D11 D8 determine the following: Registers to be updated Selection of the power-down and shutdown modes The general timing diagram of Figure 1 illustrates data acquisition. Driving low enables the device to receive data. Otherwise the interface control circuitry is disabled. With low, data at is clocked into the register on the rising edge of. As goes high, data is latched into the input and/or DAC registers, depending on the control bits and D11 D8. The maximum clock frequency guaranteed for proper operation is 13.5MHz. Figure 2 depicts a more detailed timing diagram of the serial interface. Table 2. Serial-Interface Programming Commands 16-BIT SERIAL WORD C2 C1 C D11...D S* FUNCTION 1 12-bit DAC data Load input register A; DAC registers are unchanged. 1 12-bit DAC data Load input register A; all DAC registers are updated. 1 1 12-bit DAC data Load all DAC registers from the shift register (start up both DACs with new data, and load the input registers). 1 X X X X X X X X X X X X Update both DAC registers from their respective input registers (start up both DACs with data previously stored in the input registers). 1 1 12-bit DAC data Load input register B; DAC registers are unchanged. 1 1 12-bit DAC data Load input register B; all DAC registers are updated. 1 1 1 P1A P1B X X X X X X X X X X 1 X X X X X X X X X 1 1 P1A P1B X X X X X X X Shut down both DACs, respectively, according to bits P1A and P1B (see Table 3). Internal bias and reference remain active. Update DAC register A from input register A (start up DAC A with data previously stored in input register A). Full Power-Down. Power down the main bias generator and shut down both DACs, respectively, according to bits P1A and P1B (see Table 3). 1 1 X X X X X X X X X Update DAC register B from input register B (start up DAC B with data previously stored in input register B). 1 1 P1A X X X X X X X X Shut down DAC A according to bit P1A (see Table 3). 1 1 1 P1B X X X X X X X X Shut down DAC B according to bit P1B (see Table 3). 1 X X X X X X X X Mode. DOUT clocked out on falling edge (default). 1 1 X X X X X X X X Mode 1. DOUT clocked out on rising edge. X = Don t care. * S must be zero for proper operation. 12

Power-Down and Shutdown Modes As described in Tables 2 and 3, several serial interface commands put one or both of the DACs into shutdown mode. Shutdown modes are completely independent for each DAC. In shutdown, the amplifier output becomes high impedance, and OUT_ terminates to OS_ through the 2kΩ (typ) gain resistors. Optionally (see Tables 2 and 3), OUT_ can have an additional termination of 1kΩ to AGND. Full power-down mode shuts down the main bias generator, reference, and both DACs. The shutdown impedance of the DAC outputs can still be controlled independently, as described in Tables 2 and 3. A serial interface command exits shutdown mode and updates a DAC register. Each DAC can exit shutdown at the same time or independently (see Tables 2 and 3). For example, if both DACs are shut down, updating the DAC A register causes DAC A to power up, while DAC B remains shut down. In full power-down mode, powering up either DAC also powers up the main bias generator and reference. To change from full powerdown to both DACs shutdown requires the waking of at least one DAC between states. When powering up the (powering V DD ), allow 4µs (max) for the output to stabilize. When exiting full power-down mode, also allow 4µs (max) for the output to stabilize. When exiting DAC shutdown mode, allow 16µs (max) for the output to stabilize. MAX523 MOSI SCK Figure 4. SPI/QSPI Interface Connections MAX523 I/O SK SO I/O 5V SS SPI/QSPI PORT MICROWIRE PORT Reset Value (RSTV) and Clear (CLR) Inputs Driving CLR low asynchronously forces both DAC outputs and all the internal registers (input registers and DAC registers) for both DACs to either zero or midscale, depending on the level at RSTV. RSTV = DGND sets the zero value, and RSTV, = V DD sets the midscale value. The internal power-on reset circuit sets the DAC outputs and internal registers to either zero or midscale when power is first applied to the device, depending on the level at RSTV as described in the preceding paragraph. The DAC outputs are enabled after power is first applied. In order to obtain the midscale value on power-up (RSTV = V DD ), the voltage on RSTV must rise simultaneously with the V DD supply. Table 3. P1 Shutdown Modes P1 (A/B) SHUTDOWN MODE Shut down with internal 1kΩ load to GND 1 Shut down with internal 2kΩ load to GND Figure 5. Connections for MICROWIRE Load DAC Input (LDAC) Asserting LDAC asynchronously loads the DAC registers from their corresponding input registers (DACs that are shut down remain shut down). The LDAC input is totally asynchronous and does not require any activity on,, or in order to take effect. If LDAC is asserted coincident with a rising edge of, which executes a serial command modifying the value of either DAC input register, then LDAC must remain asserted for at least 3ns following the rising edge. This requirement applies only for serial commands that modify the value of the DAC input registers. Power-Down Lockout Input (PDL) Driving PDL low disables shutdown of either DAC. When PDL is low, serial commands to shut down either DAC are ignored. When either DAC is in shutdown mode, a highto-low transition on PDL brings the DACs and the reference out of shutdown with DAC outputs set to the state prior to shutdown. 13

Applications Information Definitions Integral Nonlinearity (INL) Integral nonlinearity (Figure 6a) is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit (closest approximation to the actual transfer curve) or a line drawn between the endpoints of the transfer function, once offset and gain errors have been nullified. For a DAC, the deviations are measured at every single step. Differential Nonlinearity (DNL) Differential nonlinearity (Figure 6b) is the difference between an actual step height and the ideal value of 1LSB. If the magnitude of the DNL is less than 1LSB, the DAC guarantees no missing codes and is monotonic. Offset Error The offset error (Figure 6c) is the difference between the ideal and the actual offset point. For a DAC, the offset point is the step value when the digital input is zero. This error affects all codes by the same amount and can usually be compensated for by trimming. Gain Error Gain error (Figure 6d) is the difference between the ideal and the actual full-scale output voltage on the transfer curve, after nullifying the offset error. This error alters the slope of the transfer function and corresponds to the same percentage error in each step. Settling Time The settling time is the amount of time required from the start of a transition, until the DAC output settles to its new output value within the converter s specified accuracy. ANALOG OUTPUT VALUE (LSB) 7 6 5 4 3 2 1 AT STEP 1 (1/4LSB ) AT STEP 11 (1/2LSB ) ANALOG OUTPUT VALUE (LSB) 6 5 4 3 2 1 1LSB 1LSB DIFFERENTIAL LINEARITY ERROR (-1/4LSB) DIFFERENTIAL LINEARITY ERROR (+1/4LSB) Figure 6a. Integral Nonlinearity 1 1 11 1 11 11 DIGITAL INPUT CODE 111 1 1 11 1 11 Figure 6b. Differential Nonlinearity DIGITAL INPUT CODE ANALOG OUTPUT VALUE (LSB) 3 2 1 ACTUAL DIAGRAM ACTUAL OFFSET POINT OFFSET ERROR (+1 1/4LSB) IDEAL OFFSET POINT IDEAL DIAGRAM 1 1 11 DIGITAL INPUT CODE ANALOG OUTPUT VALUE (LSB) 7 6 5 4 IDEAL DIAGRAM IDEAL FULL-SCALE OUTPUT GAIN ERROR (-1 1/4LSB) 1 11 11 111 DIGITAL INPUT CODE ACTUAL FULL-SCALE OUTPUT Figure 6c. Offset Error Figure 6d. Gain Error 14

Table 4. Unipolar Code Table DAC CONTENTS ANALOG OUTPUT (V) MSB LSB MAX523 1111 1111 1 111 () 2.475 4.95 1 1 () 1.2425 2.485 1 () 1.2375 2.475 111 1111 1 111 () 1.2325 2.465 1 ().5.1 () Digital Feedthrough Digital feedthrough is noise generated on the DAC s output when any digital input transitions. Proper board layout and grounding significantly reduce this noise, but there is always some feedthrough caused by the DAC itself. Unipolar Output Figure 7 shows the configured for unipolar, rail-to-rail operation. The produces a to 4.95V output, while the MAX523 produces to 2.475V output. Table 4 lists the unipolar output codes. REF REF 5V/3V V DD 121kΩ 77.25kΩ OS_ REF DAC_ MAX523 AGND REF 5V/3V V DD DGND Figure 8. Digital Calibration 121kΩ 77.25kΩ 1kΩ OUT_ Digital Calibration and Threshold Selection Figure 8 shows the in a digital calibration application. With a bright light value applied to the photodiode (on), the DAC is digitally ramped until it trips the comparator. The microprocessor (µp) stores this high calibration value. Repeat the process with a dim light (off) to obtain the dark current calibration. The µp then programs the DAC to set an output voltage at the midpoint of the two calibrated values. Applications include tachometers, motion sensing, automatic readers, and liquid clarity analysis. OS_ V+ PHOTODIODE V+ V- R PULLDOWN V OUT DAC_ MAX523 1kΩ OUT_ Sharing a Common Line Several s may share one common signal line (Figure 9). In this configuration, the data bus is common to all devices; data is not shifted through a daisy-chain. The and lines are shared by all devices, but each IC needs its own dedicated line. AGND DGND GAIN = 1.6384V/V Figure 7. Unipolar Output Circuit (Rail-to-Rail) Daisy-Chaining Devices Any number of s can be daisychained by connecting the serial data output (DOUT) of one device to the digital input () of the following device in the chain (Figure 1). 15

1 2 3 MAX523 MAX523 MAX523 TO OTHER SERIAL DEVICES Figure 9. Multiple s Sharing a Common Line MAX523 MAX523 MAX523 TO OTHER SERIAL DEVICES DOUT DOUT DOUT Figure 1. Daisy-Chaining Devices Power-Supply and Bypassing Considerations On power-up, the input and DAC registers are cleared to either zero (RSTV = DGND) or midscale (RSTV = V DD ). Bypass V DD with a 4.7µF capacitor in parallel with a.1µf capacitor to AGND, and bypass V DD with a.1µf capacitor to DGND. Minimize lead lengths to reduce lead inductance. Grounding and Layout Considerations Digital and AC transient signals on AGND or DGND can create noise at the output. Connect AGND and DGND to the highest quality ground available. Use proper grounding techniques, such as a multilayer board with a low-inductance ground plane or star connect all ground return paths back to the AGND. Carefully lay out the traces between channels to reduce AC cross-coupling and crosstalk. Wire-wrapped boards and sockets are not recommended. If noise becomes an issue, shielding may be required. Chip Information TRANSISTOR COUNT: 4745 PROCESS: BiCMOS 16

PDL LDAC RSTV CLR SR CONTROL 16-BIT SHIFT REGISTER DECODE CONTROL DOUT V DD DAC A AGND DGND 121kΩ OSA 77.25kΩ AMP A OUTA 1kΩ 1kΩ SHUTDOWN 121kΩ OSB Functional Diagram 1 77.25kΩ INPUT REGISTERS DAC REGISTER DAC B AMP B OUTB BANDGAP REFERENCE 1.25V 2X (1X) REFERENCE BUFFER 2.5V (1.25V) ( ) FOR MAX523 ONLY 1kΩ SHUTDOWN MAX523 REF Package Information For the latest package outline information and land patterns, go to www.maxim-ic.com/packages. PACKAGE TYPE PACKAGE CODE DOCUMENT NO. 16 QSOP E16-5 21-55 17

REVISION NUMBER REVISION DATE DESCRIPTION Revision History PAGES CHANGED 2 9/8 Changed specification 1, 2, 3, 11 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. 18 Maxim Integrated Products, 12 San Gabriel Drive, Sunnyvale, CA 9486 48-737-76 28 Maxim Integrated Products is a registered trademark of Maxim Integrated Products, Inc.