KAI (H) x 4384 (V) Interline CCD Image Sensor

Similar documents
KAI (H) x 3264 (V) Interline CCD Image Sensor

KAI Advance Information (H) 4800 (V) Interline CCD Image Sensor

KAI (H) x 2472 (V) Interline CCD Image Sensor

KAI (H) x 2472 (V) Interline CCD Image Sensor

DEVICE PERFORMANCE SPECIFICATION Revision 1.0 MTD/PS-1196 June 28, 2011 KODAK KAI IMAGE SENSOR 6576 (H) X 4384 (V) INTERLINE CCD IMAGE SENSOR

DEVICE PERFORMANCE SPECIFICATION Revision 3.0 MTD/PS-1033 June 9, 2010 KODAK KAI IMAGE SENSOR 1024 (H) X 1024 (V) INTERLINE CCD IMAGE SENSOR

KAI (H) x 3232 (V) Interline CCD Image Sensor

KODAK KAI IMAGE SENSOR

KAI IMAGE SENSOR 4896 (H) X 3264 (V) INTERLINE CCD IMAGE SENSOR JUNE 15, 2012 DEVICE PERFORMANCE SPECIFICATION REVISION 1.

KAI IMAGE SENSOR 1920 (H) X 1080 (V) INTERLINE CCD IMAGE SENSOR APRIL 29, 2013 DEVICE PERFORMANCE SPECIFICATION REVISION 3.

KAI IMAGE SENSOR 4896 (H) X 3264 (V) INTERLINE CCD IMAGE SENSOR SEPTEMBER 15, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 6.

KAI IMAGE SENSOR 2336 (H) X 1752 (V) INTERLINE CCD IMAGE SENSOR NOVEMBER 16, 2012 DEVICE PERFORMANCE SPECIFICATION REVISION 2.

KODAK KAI IMAGE SENSOR

KODAK KAI IMAGE SENSOR

KAI IMAGE SENSOR 1600 (H) X 1200 (V) INTERLINE CCD IMAGE SENSOR NOVEMBER 13, 2013 DEVICE PERFORMANCE SPECIFICATION REVISION 6.

KAI IMAGE SENSOR 1024 (H) X 1024 (V) INTERLINE CCD IMAGE SENSOR APRIL 29, 2013 DEVICE PERFORMANCE SPECIFICATION REVISION 3.

KAI (H) x 1080 (V) Interline CCD Image Sensor

KAI IMAGE SENSOR 1600 (H) X 1200 (V) INTERLINE CCD IMAGE SENSOR JULY 21, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 7.

KAI IMAGE SENSOR 2336 (H) X 1752 (V) INTERLINE CCD IMAGE SENSOR JULY 21, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 5.

KAI (H) x 2048 (V) Interline CCD Image Sensor

KAI IMAGE SENSOR 2048(H) X 2048 (V) INTERLINE CCD IMAGE SENSOR JUNE 12, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 2.

KAI (H) x 3248 (V) Interline CCD Image Sensor

KAI (H) x 2672 (V) Interline CCD Image Sensor

KAF (H) x 2085 (V) Full Frame CCD Image Sensor

Surveillance Scientific Imaging Medical Imaging Intelligent Transportation. Figure 1. KAE Interline Transfer EMCCD Image Sensor

COLOR FILTER PATTERNS

QED223 Plastic Infrared Light Emitting Diode

Features D G. T A =25 o C unless otherwise noted. Symbol Parameter Ratings Units. (Note 1a) 3.8. (Note 1b) 1.6

Dual N-Channel, Digital FET

P-Channel PowerTrench MOSFET

Extended V GSS range ( 25V) for battery applications

FJP13007 High Voltage Fast-Switching NPN Power Transistor

KAE (H) x 2096 (V) Interline Transfer EMCCD Image Sensor

PUBLICATION ORDERING INFORMATION. Semiconductor Components Industries, LLC

FGH12040WD 1200 V, 40 A Field Stop Trench IGBT

NVC6S5A444NLZ. Power MOSFET. 60 V, 78 m, 4.5 A, N Channel

NXH80B120H2Q0SG. Dual Boost Power Module V, 40 A IGBT with SiC Rectifier

BAV ma 70 V High Conductance Ultra-Fast Switching Diode

BAV103 High Voltage, General Purpose Diode

Absolute Maximum Ratings T C = 25 o C, Unless Otherwise Specified BUZ11 Drain to Source Breakdown Voltage (Note 1)

General Description. Applications. Power management Load switch Q2 3 5 Q1

Features. TA=25 o C unless otherwise noted

FGH40N60SFDTU-F V, 40 A Field Stop IGBT

MM74HC04 Hex Inverter

NCS2005. Operational Amplifier, Low Power, 8 MHz GBW, Rail-to-Rail Input-Output

FDS8949 Dual N-Channel Logic Level PowerTrench MOSFET

FDN335N N-Channel 2.5V Specified PowerTrench TM MOSFET

74VHC14 Hex Schmitt Inverter

N-Channel Logic Level PowerTrench MOSFET

MM74HC14 Hex Inverting Schmitt Trigger

NXH80T120L2Q0S2G/S2TG, NXH80T120L2Q0P2G. Q0PACK Module

N-Channel PowerTrench MOSFET

FDN327N FDN327N. N-Channel 1.8 Vgs Specified PowerTrench MOSFET. Absolute Maximum Ratings

FDS8984 N-Channel PowerTrench MOSFET 30V, 7A, 23mΩ

Is Now Part of To learn more about ON Semiconductor, please visit our website at

NC7S00 TinyLogic HS 2-Input NAND Gate

NCV8440, NCV8440A. Protected Power MOSFET. 2.6 A, 52 V, N Channel, Logic Level, Clamped MOSFET w/ ESD Protection

FDS8935. Dual P-Channel PowerTrench MOSFET. FDS8935 Dual P-Channel PowerTrench MOSFET. -80 V, -2.1 A, 183 mω

Electrical Characteristics T C = 5 C unless otherwise noted Symbol Parameter Test Conditions Min Typ Max Units Off Characteristics BS Drain-Source Bre

KAE (H) 1080 (V) Interline CCD Image Sensor

N-Channel Logic Level Enhancement Mode Field Effect Transistor. Features. TA=25 o C unless otherwise noted

N-Channel PowerTrench MOSFET

Is Now Part of To learn more about ON Semiconductor, please visit our website at

Features -4 A, -30 V. R DS(ON) G 3. = 25 C unless otherwise note. Symbol Parameter Ratings Units. Drain-Source Voltage -30 V

NXH160T120L2Q2F2SG. Split T-Type NPC Power Module 1200 V, 160 A IGBT, 600 V, 100 A IGBT

Features. Symbol Parameter Ratings Units V DSS Drain-Source Voltage -40 V

Elerical Characteristics T C = 5 C unless otherwise noted Symbol Parameter Test Conditions Min Typ Max Unit Off Characteristics BS Drain-Source Breakd

FDD V P-Channel POWERTRENCH MOSFET

N-Channel PowerTrench MOSFET

NUF6010MUT2G. 6-Channel EMI Filter with Integrated ESD Protection

FPF1005-FPF1006 IntelliMAX TM Advanced Load Management Products

NTMFD4C20N. Dual N-Channel Power MOSFET. 30 V, High Side 18 A / Low Side 27 A, Dual N Channel SO8FL

FDMA3028N. Dual N-Channel PowerTrench MOSFET. FDMA3028N Dual N-Channel PowerTrench MOSFET. 30 V, 3.8 A, 68 mω Features. General Description

Features 2.5 A, 30 V. R DS(ON) = 25 C unless otherwise note. Symbol Parameter Ratings Units. Drain-Source Voltage 30 V

NSVS50030SB3 NSVS50031SB3. Bipolar Transistor ( )50 V, ( )3 A, Low V CE (sat), (PNP)NPN Single

FGH75T65SQDNL4. 75 A, 650 V V CEsat = 1.50 V E on = 1.25 mj

KSC2383 NPN Epitaxial Silicon Transistor

Device Marking Device Package Reel Size Tape Width Quantity FQT1N60C FQT1N60C SOT mm 12mm 4000

SEAMS DUE TO MULTIPLE OUTPUT CCDS

NUF8401MNT4G. 8-Channel EMI Filter with Integrated ESD Protection

Is Now Part of. To learn more about ON Semiconductor, please visit our website at

P-Channel PowerTrench MOSFET -40V, -14A, 64mΩ

Packing Method. Symbol Parameter Test Conditions Min. Typ. Max. Unit V CE(sat) Saturation Voltage V C = 25 A, V GE = 15 V,

FDPC4044. Common Drain N-Channel PowerTrench MOSFET. FDPC4044 Common Drain N-Channel PowerTrench MOSFET. 30 V, 27 A, 4.

Package Marking and Ordering Information Device Marking Device Package Reel Size Tape Width Quantity V36P ISL9V36P3-F8 TO-22AB Tube N/A Electrical Cha

Is Now Part of To learn more about ON Semiconductor, please visit our website at

NC7S14 TinyLogic HS Inverter with Schmitt Trigger Input

KAF-3200E / KAF-3200ME

Features S 1. TA=25 o C unless otherwise noted

NUF4401MNT1G. 4-Channel EMI Filter with Integrated ESD Protection

FCH023N65S3. Power MOSFET, N-Channel, SUPERFET III, Easy Drive, 650 V, 75 A, 23 m

TIP120 / TIP121 / TIP122 NPN Epitaxial Darlington Transistor

N-Channel SuperFET MOSFET

EFC2J013NUZ/D. Power MOSFET for 1-Cell Lithium-ion Battery Protection 12 V, 5.8 mω, 17 A, Dual N-Channel

PIN CONNECTIONS MAXIMUM RATINGS (T J = 25 C unless otherwise noted) SC 75 (3 Leads) Parameter Symbol Value Unit Drain to Source Voltage V DSS 30 V

J109 / MMBFJ108 N-Channel Switch

FDC655BN Single N-Channel, Logic Level, PowerTrench MOSFET

NVLJD4007NZTBG. Small Signal MOSFET. 30 V, 245 ma, Dual, N Channel, Gate ESD Protection, 2x2 WDFN Package

Applications. Inverter H-Bridge. G1 S1 N-Channel. S1 Dual DPAK 4L

FGH40T100SMD 1000 V, 40 A Field Stop Trench IGBT

Transcription:

KAI-29052 6576 (H) x 4384 (V) Interline CCD Image Sensor Description The KAI 29052 Image Sensor is a 29 Megapixel CCD in a 35 mm optical format that provides increased Quantum Efficiency (particularly for NIR wavelengths) compared to members of the standard 5.5 m family. The sensor shares the same broad dynamic range, excellent imaging performance, and flexible readout architecture as other members of the 5.5 m pixel family. However, QE at 820 nm has been approximately doubled compared to existing devices, enabling enhanced sensitivity without a corresponding decrease in the Modulation Transfer Function (MTF) of the device. The sensor is available with the Sparse Color Filter Pattern, which provides a 2 improvement in light sensitivity compared to a standard color Bayer part. The KAI 29052 is drop-in compatible with the KAI 29050 Image Sensor, simplifying adoption by camera manufacturers currently working with the KAI 29050. Table 1. GENERAL SPECIFICATIONS Parameter Typical Value Architecture Interline CCD; Progressive Scan Total Number of Pixels 6644 (H) 4452 (V) Number of Effective Pixels 6600 (H) 4408 (V) Number of Active Pixels 6576 (H) 4384 (V) Pixel Size 5.5 m (H) 5.5 m (V) Active Image Size 36.17 mm (H) 24.11 mm (V) 43.47 mm (diag.), 35 mm Optical Format Aspect Ratio 3:2 Number of Outputs 1, 2, or 4 Charge Capacity 20,000 electrons Output Sensitivity 35 V/e Quantum Efficiency Pan ( AXA, QXA, PXA) R, G, B ( FXA, QXA) 43%, 12%, 5% (540, 850, 920 nm) 39%, 40%, 37% (620, 540, 480 nm) Read Noise (f = 40 MHz) 10 electrons rms Dark Current Photodiode VCCD Dark Current Doubling Temp. Photodiode VCCD Dynamic Range 7 electrons/s 140 electrons/s 7 C 9 C 66 db Charge Transfer Efficiency 0.999999 Blooming Suppression > 300 X Smear Estimated 100 db Image Lag < 10 electrons Maximum Pixel Clock Speed 40 MHz Maximum Frame Rates Quad Output Dual Output Single Output 4 fps 2 fps 1 fps Package 72 pin PGA Cover Glass AR Coated, 2 Sides NOTE: All Parameters are specified at T = 40 C unless otherwise noted. Figure 1. KAI 29052 CCD Image Sensor Features Increased QE, with 2 Improvement at 820 nm Bayer Color Pattern, Sparse Color Pattern, and Monochrome Configurations Progressive Scan Readout Flexible Readout Architecture High Frame Rate Low Noise Architecture Excellent Smear Performance Package Pin Reserved for Device Identification Applications Industrial Imaging and Inspection Medical Imaging Security and Surveillance ORDERING INFORMATION See detailed ordering and shipping information on page 2 of this data sheet. Semiconductor Components Industries, LLC, 2016 May, 2017 Rev. 0 1 Publication Order Number: KAI 29052/D

ORDERING INFORMATION Table 2. ORDERING INFORMATION Part Number Description Marking Code KAI 29052 AXA JD B1 KAI 29052 AXA JD B2 KAI 29052 AXA JD AE KAI 29052 FXA JD B1 KAI 29052 FXA JD B2 KAI 29052 FXA JD AE KAI 29050 QXA JD B1 KAI 29050 QXA JD AE Monochrome, Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Grade 1 Monochrome, Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Grade 1 Monochrome, Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Engineering Grade Gen2 Color (Bayer RGB), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Grade 1 Gen2 Color (Bayer RGB), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Grade 2 Gen2 Color (Bayer RGB), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Engineering Grade Gen2 Color (Sparse CFA), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Grade 1 Gen2 Color (Sparse CFA), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Engineering Grade KAI 29052 AXA Serial Number KAI 29052 FXA Serial Number KAI 29052 QXA Serial Number Table 3. EVALUATION SUPPORT Part Number G2 FPGA BD 14 40 A GEVK KAI 72PIN HEAD BD A GEVB LENS MOUNT KIT C GEVK Description FPGA Board for IT CCD Evaluation Hardware 72 Pin Imager Board for IT CCD Evaluation Hardware Lens Mount Kit for IT CCD Evaluation Hardware See the ON Semiconductor Device Nomenclature document (TND310/D) for a full description of the naming convention used for image sensors. For reference documentation, including information on evaluation kits, please visit our web site at. 2

DEVICE DESCRIPTION Architecture RDc Rc VDDc VOUTc 1 10 22 12 8 H2Bc H2Sc H1Bc H1Sc FDGcd SUB FDGcd H2Bd H2Sd H1Bd H1Sd 3288 3288 12 8 22 10 1 RDd Rd VDDd VOUTd OGc H2SLc FLD 22 12 OGd H2SLd V1T V2T V3T V4T V1T V2T V3T V4T DevID ESD 22 12 6576 (H) 4384 (V) 5.5 m 5.5 m Pixels 12 22 ESD V1B V2B V3B V4B V1B V2B V3B V4B RDa Ra VDDa VOUTa 12 Buffer 22 Dark FLD (Last VCCD Phase = V1 H1S) ÖÖÖÖÖÖÖÖÖÖÖÖÖÖÖÖÖÖÖÖ 1 10 22 12 8 3288 3288 12 8 22 10 1 RDb Rb VDDb VOUTb OGa H2SLa H2Sa H1Ba H1Sa FDGab H2Ba SUB FDGab H2Bb H2Sb H1Bb H1Sb OGb H2SLb Figure 2. Block Diagram Dark Reference Pixels There are 22 dark reference rows at the top and 22 dark rows at the bottom of the image sensor. The dark rows are not entirely dark and so should not be used for a dark reference level. Use the 22 dark columns on the left or right side of the image sensor as a dark reference. Under normal circumstances use only the center 20 columns of the 22 column dark reference due to potential light leakage. Dummy Pixels Within each horizontal shift register there are 11 leading additional shift phases. These pixels are designated as dummy pixels and should not be used to determine a dark reference level. In addition, there is one dummy row of pixels at the top and bottom of the image. Active Buffer Pixels 12 unshielded pixels adjacent to any leading or trailing dark reference regions are classified as active buffer pixels. These pixels are light sensitive but are not tested for defects and non-uniformities. Image Acquisition An electronic representation of an image is formed when incident photons falling on the sensor plane create electron-hole pairs within the individual silicon photodiodes. These photoelectrons are collected locally by the formation of potential wells at each photo-site. Below photodiode saturation, the number of photoelectrons collected at each pixel is linearly dependent upon light level and exposure time and non-linearly dependent on wavelength. When the photodiodes charge capacity is reached, excess electrons are discharged into the substrate to prevent blooming. ESD Protection Adherence to the power-up and power-down sequence is critical. Failure to follow the proper power-up and power-down sequences may cause damage to the sensor. See Power-Up and Power-Down Sequence section. 3

Bayer Color Filter Pattern RDc Rc VDDc VOUTc OGc H2SLc RDa Ra VDDa VOUTa OGa H2SLa V1T V2T V3T V4T ESD V1B V2B V3B V4B H2Bc H2Sc H1Bc H1Sc 1 10 22 12 8 3288 3288 12 8 22 10 1 ÖÖÖÖÖÖÖÖÖÖÖÖÖÖÖÖ 22 12 B G G R FLD 22 12 1 10 22 12 8 3288 3288 12 8 22 10 1 H2Ba H2Sa H1Ba H1Sa FDGcd FDGab SUB SUB H2Bd H2Sd H1Bd H1Sd 6576 (H) 4384 (V) 5.5 m 5.5 m Pixels B G B G G R G R 12 Buffer 22 Dark ÖÖÖÖÖÖÖÖÖÖÖÖÖÖÖÖ FLD (Last VCCD Phase = V1 H1S) FDGcd FDGab H2Bb H2Sb H1Bb H1Sb B G G R 12 22 V1T V2T V3T V4T DevID ESD V1B V2B V3B V4B RDd Rd VDDd VOUTd OGd H2SLd RDb Rb VDDb VOUTb OGb H2SLb Figure 3. Bayer Color Filter Pattern Sparse Color Filter Pattern RDc Rc VDDc VOUTc OGc H2SLc RDa Ra VDDa VOUTa OGa H2SLa V1T V2T V3T V4T ESD V1B V2B V3B V4B 1 10 22 12 8 22 12 G P R P P G P R B P G P P B P G G P R P P G P R B P G P P B P G H1Bc H1Sc 3288 3288 FLD 22 12 12 Buffer 22 Dark ÖÖÖÖÖÖÖÖÖÖÖÖÖÖÖÖ FLD (Last VCCD Phase = V1 H1S) 1 10 22 12 8 3288 3288 12 8 22 10 1 H1Ba H1Sa H2Sc H2Sa H2Bc H2Ba FDGcd FDGab SUB SUB H1Sd FDGcd H2Sd H1Bd 6576 (H) 4384 (V) 5.5 m 5.5 m Pixels FDGab H1Bb H1Sb H2Bd H2Bb H2Sb G P R P P G P R B P G P P B P G G P R P P G P R B P G P P B P G 12 8 22 10 1 12 22 V1T V2T V3T V4T DevID ESD V1B V2B V3B V4B RDd Rd VDDd VOUTd OGd H 2SLd RDb Rb VDDb VOUTb OGb H2SLb Figure 4. Sparse Color Filter Pattern 4

PHYSICAL DESCRIPTION Pin Description and Device Orientation V3T V1T VDDd Rd H2SLd H1Bd H2Sd SUB N/C H2Sc H1Bc H2SLc Rc VDDc V1T V3T 71 69 67 65 63 61 59 57 55 53 51 49 47 45 43 41 39 37 72 70 68 66 64 62 60 58 56 54 52 50 48 46 44 42 40 38 DevID V4T V2T VOUTd RDd OGd H2Bd H1Sd FDGcd FDGcd H1Sc H2Bc OGc RDc VOUTc V2T V4T ESD Pixel (1,1) ESD V4B V2B VOUTb RDb OGb H2Bb H1Sb FDGab FDGab H1Sa H2Ba OGa RDa VOUTa V2B V4B 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 V3B V1B VDDb Rb H2SLb H1Bb H2Sb N/C SUB H2Sa H1Ba H2SLa Ra VDDa V1B V3B Figure 5. Package Pin Description (Top View) 5

Table 4. PIN DESCRIPTION Pin Name Description 1 V3B Vertical CCD Clock, Phase 3, Bottom 3 V1B Vertical CCD Clock, Phase 1, Bottom 4 V4B Vertical CCD Clock, Phase 4, Bottom 5 VDDa Output Amplifier Supply, Quadrant a 6 V2B Vertical CCD Clock, Phase 2, Bottom 7 Ground 8 VOUTa Video Output, Quadrant a 9 Ra Reset Gate, Quadrant a 10 RDa Reset Drain, Quadrant a 11 H2SLa Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a 12 OGa Output Gate, Quadrant a 13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a 14 H2Ba Horizontal CCD Clock, Phase 2, Barrier, Quadrant a 15 H2Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 16 H1Sa Horizontal CCD Clock, Phase 1, Storage, Quadrant a 17 SUB Substrate 18 FDGab Fast Line Dump Gate, Bottom 19 N/C No Connect 20 FDGab Fast Line Dump Gate, Bottom 21 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 22 H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 23 H1Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b 24 H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b 25 H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 26 OGb Output Gate, Quadrant b 27 Rb Reset Gate, Quadrant b 28 RDb Reset Drain, Quadrant b 29 Ground 30 VOUTb Video Output, Quadrant b 31 VDDb Output Amplifier Supply, Quadrant b 32 V2B Vertical CCD Clock, Phase 2, Bottom 33 V1B Vertical CCD Clock, Phase 1, Bottom 34 V4B Vertical CCD Clock, Phase 4, Bottom 35 V3B Vertical CCD Clock, Phase 3, Bottom 36 ESD ESD Protection Disable 1. Like named pins are internally connected and should have a common drive signal. 2. N/C pins (19, 55) should be left floating. Pin Name Description 72 ESD ESD Protection Disable 71 V3T Vertical CCD Clock, Phase 3, Top 70 V4T Vertical CCD Clock, Phase 4, Top 69 V1T Vertical CCD Clock, Phase 1, Top 68 V2T Vertical CCD Clock, Phase 2, Top 67 VDDc Output Amplifier Supply, Quadrant c 66 VOUTc Video Output, Quadrant c 65 Ground 64 RDc Reset Drain, Quadrant c 63 Rc Reset Gate, Quadrant c 62 OGc Output Gate, Quadrant c 61 H2SLc Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant c 60 H2Bc Horizontal CCD Clock, Phase 2, Barrier, Quadrant c 59 H1Bc Horizontal CCD Clock, Phase 1, Barrier, Quadrant c 58 H1Sc Horizontal CCD Clock, Phase 1, Storage, Quadrant c 57 H2Sc Horizontal CCD Clock, Phase 2, Storage, Quadrant c 56 FDGcd Fast Line Dump Gate, Top 55 N/C No Connect 54 FDGcd Fast Line Dump Gate, Top 53 SUB Substrate 52 H1Sd Horizontal CCD Clock, Phase 1, Storage, Quadrant d 51 H2Sd Horizontal CCD Clock, Phase 2, Storage, Quadrant d 50 H2Bd Horizontal CCD Clock, Phase 2, Barrier, Quadrant d 49 H1Bd Horizontal CCD Clock, Phase 1, Barrier, Quadrant d 48 OGd Output Gate, Quadrant b 47 H2SLd Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant d 46 RDd Reset Drain, Quadrant d 45 Rd Reset Gate, Quadrant d 44 VOUTd Video Output, Quadrant d 43 Ground 42 V2T Vertical CCD Clock, Phase 2, Top 41 VDDd Output Amplifier Supply, Quadrant d 40 V4T Vertical CCD Clock, Phase 4, Top 39 V1T Vertical CCD Clock, Phase 1, Top 38 DevID Device Identification 37 V3T Vertical CCD Clock, Phase 3, Top 6

IMAGING PERFORMANCE Table 5. TYPICAL OPERATION CONDITIONS (Unless otherwise noted, the Imaging Performance Specifications are measured using the following conditions.) Description Condition Light Source (Note 1) Continuous Red, Green and Blue LED Illumination Operation Nominal Operating Voltages and Timing 1. For monochrome sensor, only green LED used. Table 6. SPECIFICATIONS Description Symbol Min. Nom. Max. Unit Sampling Plan Temperature Tested at ( C) ALL CONFIGURATIONS Dark Field Global Non-uniformity DSNU 5 mvpp Die 27, 40 Bright Field Global Non-uniformity (Note 1) 2 5 %rms Die 27, 40 Bright Field Global Peak to Peak Non-uniformity (Note 1) Maximum Photo-response Non-linearity (Note 2) Maximum Gain Difference Between Outputs (Note 2) Maximum Signal Error due to Non-linearity Differences (Note 2) PRNU 10 30 %pp Die 27, 40 NL 2 % Design G 10 % Design NL 1 % Design Horizontal CCD Charge Capacity H Ne 50 ke Design Vertical CCD Charge Capacity V Ne 40 ke Design Photodiode Charge Capacity (Note 3) Horizontal CCD Charge Transfer Efficiency Vertical CCD Charge Transfer Efficiency P Ne 20 ke Die 27, 40 HCTE 0.999995 0.999999 Die VCTE 0.999995 0.999999 Die Photodiode Dark Current I PD 7 70 e/p/s Die 40 Vertical CCD Dark Current I VD 140 400 e/p/s Die 40 Image Lag Lag 10 e Design Anti-blooming Factor X AB 300 Design Vertical Smear Smr 100 db Design Read Noise (Note 4) n e T 10 e rms Design Dynamic Range (Notes 4, 5) DR 66 db Design Output Amplifier DC Offset V ODC 9.4 V Die 27, 40 Output Amplifier Bandwidth (Note 6) f 3db 250 MHz Die Output Amplifier Impedance R OUT 127 Die 27, 40 Output Amplifier Sensitivity V/ N 35 V/e Design 7

Table 6. SPECIFICATIONS Description Symbol Min. Nom. Max. Unit Sampling Plan KAI 29052 AXA AND KAI 29052 QXA CONFIGURATIONS Peak Quantum Efficiency QE MAX 43 % Design Peak Quantum Efficiency Wavelength QE 540 nm Design Quantum Efficiency (850 nm) QE MAX 12 nm Design Peak Quantum Efficiency (920 nm) QE MAX 5 nm Design KAI 29052 FBA AND KAI 29052 QBA GEN2 COLOR CONFIGURATIONS Peak Quantum Efficiency Blue Green Red Peak Quantum Efficiency Wavelength Blue Green Red QE MAX QE 37 40 39 480 540 620 % Design nm Design Temperature Tested at ( C) 1. Per color 2. Value is over the range of 10% to 90% of photodiode saturation. 3. The operating value of the substrate voltage, V AB, will be marked on the shipping container for each device. The value of V AB is set such that the photodiode charge capacity is 700 mv. 4. At 40 MHz. 5. Uses 20 LOG (P Ne / n e T ). 6. Assumes 5 pf load. 8

TYPICAL PERFORMANCE CURVES Quantum Efficiency Monochrome with Microlens 0.50 0.45 Absolute Quantum Efficiency 0.40 0.35 0.30 0.25 0.20 0.15 Measured with AR coated cover glass 0.10 0.05 0.00 300 350 400 450 500 550 600 650 700 750 800 850 900 950 1000 1050 1100 Wavelength (nm) KAI 29052 KAI 29050 Figure 6. Monochrome with Microlens Quantum Efficiency 9

Color (Bayer RGB) with Microlens 0.50 0.45 Measured with AR coated cover glass 0.40 Absolute Quantum Efficiency 0.35 0.30 0.25 0.20 0.15 0.10 0.05 0.00 300 350 400 450 500 550 600 650 700 750 800 850 900 950 1000 1050 1100 Wavelength (nm) KAI 29052 Red KAI 29052 Green KAI 29052 Blue KAI 29050 Red KAI 29050 Green KAI 29050 Blue Figure 7. Color (Bayer RGB) with Microlens Quantum Efficiency Color (Sparse FCA) with Microlens 0.50 0.45 Measured with AR coated cover glass 0.40 Absolute Quantum Efficiency 0.35 0.30 0.25 0.20 0.15 0.10 0.05 0.00 300 350 400 450 500 550 600 650 700 750 800 850 900 950 1000 1050 1100 Wavelength (nm) Pan Red Green Blue Figure 8. Color (Sparse CFA) with Microlens Quantum Efficiency 10

Angular Quantum Efficiency For the curves marked Horizontal, the incident light angle is varied in a plane parallel to the HCCD. For the curves marked Vertical, the incident light angle is varied in a plane parallel to the VCCD. Monochrome with Microlens 100 90 Vertical Relative Quantum Efficiency (%) 80 70 60 50 40 30 20 Horizontal 10 0 40 30 20 10 0 10 20 30 40 Angle (Degrees) Figure 9. Monochrome with Microlens Angular Quantum Efficiency Dark Current vs. Temperature 10000 1000 Photodiode VCCD Dark Current (e/s/pixel) 100 10 1 0.1 1000/T (K) 2.9 3 3.1 3.2 3.3 3.4 T ( C) 72 60 50 40 30 21 Figure 10. Dark Current vs. Temperature 11

Power Estimated 2.5 Single Dual Quad 2.0 Power (W) 1.5 1.0 0.5 0.0 10 15 20 25 30 35 40 HCCD Frequency (MHz) Figure 11. Power Frame Rates 5.0 5.0 Single Dual (Left/Right) Quad 4.5 4.5 4.0 4.0 3.5 3.5 Frame Rate (fps) 3.0 3.0 2.5 2.5 2.0 2.0 1.5 1.5 1.0 1.0 0.5 0.5 0 10 15 20 25 30 35 40 0 HCCD Frequency (MHz) Figure 12. Frame Rates 12

DEFECT DEFINITIONS Table 7. OPERATION CONDITIONS FOR DEFECT TESTING AT 40 C Operational Mode Description HCCD Clock Frequency Condition Two Outputs, using VOUTa and VOUTc, Continuous Readout 10 MHz Pixels Per Line (Note 1) 6800 Lines Per Frame (Note 2) 2320 Line Time Frame Time Photodiode Integration Time (PD_Tint) VCCD Integration Time (Note 3) 715.7 s Temperature 40 C Light Source (Note 4) Operation 1660.5 ms Mode A: PD_Tint = Frame Time = 1660.5 ms, No Electronic Shutter Used 1593.1 ms Continuous Red, Green and Blue LED Illumination Nominal Operating Voltages and Timing 1. Horizontal overclocking used. 2. Vertical overclocking used. 3. VCCD Integration Time = 2226 lines Line Time, which is the total time a pixel will spend in the VCCD registers. 4. For monochrome sensor, only the green LED is used. Table 8. DEFECT DEFINITIONS FOR TESTING AT 40 C Description Definition Grade 1 Major Dark Field Defective Bright Pixel (Note 1) Grade 2 Mono Grade 2 Color PD_Tint = Mode A Defect 565 mv 270 540 540 Major Bright Field Defective Dark Pixel (Note 1) Defect 12% Minor Dark Field Defective Bright Pixel PD_Tint = Mode A Defect 282 mv 2700 5400 5400 Cluster Defect (Note 2) Cluster Defect (Note 2) Column Defect (Note 2) A group of 2 to 19 contiguous major defective pixels, but no more than 4 adjacent defects horizontally A group of 2 to 38 contiguous major defective pixels, but no more than 5 adjacent defects horizontally A group of more than 10 contiguous major defective pixels along a single column 20 N/A N/A N/A 50 50 0 7 27 1. For the color devices (KAI 29052 CXA and KAI 29052 QXA), a bright field defective pixel deviates by 12% with respect to pixels of the same color. 2. Column and cluster defects are separated by no less than two (2) good pixels in any direction (excluding single pixel defects). 13

Table 9. OPERATION CONDITIONS FOR DEFECT TESTING AT 27 C Operational Mode Description HCCD Clock Frequency Condition Two Outputs, using VOUTa and VOUTc, Continuous Readout 10 MHz Pixels Per Line (Note 1) 6800 Lines Per Frame (Note 2) 2320 Line Time Frame Time Photodiode Integration Time (PD_Tint) VCCD Integration Time (Note 3) 715.7 s Temperature 27 C Light Source (Note 4) Operation 1660.5 ms Mode A: PD_Tint = Frame Time = 1660.5 ms, No Electronic Shutter Used 1593.1 ms Continuous Red, Green and Blue LED Illumination Nominal Operating Voltages and Timing 1. Horizontal overclocking used. 2. Vertical overclocking used. 3. VCCD Integration Time = 2226 lines Line Time, which is the total time a pixel will spend in the VCCD registers. 4. For monochrome sensor, only the green LED is used. Table 10. DEFECT DEFINITIONS FOR TESTING AT 27 C Description Definition Grade 1 Major Dark Field Defective Bright Pixel (Note 1) Grade 2 Mono Grade 2 Color PD_Tint = Mode A Defect 565 mv 270 540 540 Major Bright Field Defective Dark Pixel (Note 1) Cluster Defect (Note 2) Cluster Defect (Note 2) Defect 12% A group of 2 to 19 contiguous major defective pixels, but no more than 4 adjacent defects horizontally A group of 2 to 38 contiguous major defective pixels, but no more than 5 adjacent defects horizontally 20 N/A N/A N/A 50 50 Column Defect (Note 2) A group of more than 10 contiguous major defective pixels along a single column 0 7 27 1. For the color devices (KAI 29052 CXA and KAI 29052 QXA), a bright field defective pixel deviates by 12% with respect to pixels of the same color. 2. Column and cluster defects are separated by no less than two (2) good pixels in any direction (excluding single pixel defects). Defect Map The defect map supplied with each sensor is based upon testing at an ambient (27 C) temperature. Minor point defects are not included in the defect map. All defective pixels are reference to pixel 1, 1 in the defect maps. See Figure 13: Regions of interest for the location of pixel 1, 1. 14

TEST DEFINITIONS Test Regions of Interest Image Area ROI: Pixel (1, 1) to Pixel (6600, 4408) Active Area ROI: Pixel (13, 13) to Pixel (6588, 4396) Center ROI: Pixel (3251, 2155) to Pixel (3350, 2254) Only the Active Area ROI pixels are used for performance and defect tests. Overclocking The test system timing is configured such that the sensor is overclocked in both the vertical and horizontal directions. See Figure 13 for a pictorial representation of the regions of interest. VOUTc 22 Dark Rows 12 Buffer Rows Pixel Pixel 13, 13 22 Dark Columns 12 Buffer Columns 6576 x 4384 Active Pixels 12 Buffer Columns 22 Dark Columns Horizontal Overclock 1, 1 12 Buffer Rows 22 Dark Rows VOUTa Figure 13. Regions of Interest 15

Tests Dark Field Global Non-Uniformity This test is performed under dark field conditions. The sensor is partitioned into 1536 sub regions of interest, each of which is 137 by 137 pixels in size. The average signal level of each of the 1536 sub regions of interest is calculated. The signal level of each of the sub regions of interest is calculated using the following formula: Signal of ROI[i] (ROI Average in Counts Horizontal Overclock Average in Counts) mv per Count [mv] Where i = 1 to 1536. During this calculation on the 1536 sub regions of interest, the maximum and minimum signal levels are found. The dark field global uniformity is then calculated (eq. 1) as the maximum signal found minus the minimum signal level found. Dark Field Global Non Uniformity = Maximum Signal Minimum Signal [mvpp] (eq. 2) Global Non-Uniformity This test is performed with the imager illuminated to the substrate voltage has been set such that the charge a level such that the output is at 70% of saturation capacity of the sensor is 700 mv. Global non-uniformity is (approximately 490 V). Prior to this test being performed defined as: Active Area Standard Deviation Global Non Uniformity 100 [%rms] (eq. 3) Active Area Signal Global Peak to Peak Non-Uniformity This test is performed with the imager illuminated to a level such that the output is at 70% of saturation (approximately 490 mv). Prior to this test being performed the substrate voltage has been set such that the charge capacity of the sensor is 700 mv. The sensor is partitioned into 1536 sub regions of interest, each of which is 137 by 137 pixels in size. The average signal level of each of the 1536 sub regions of interest (ROI) is calculated. The signal level of each of the sub regions of interest is calculated using the following formula: Signal of ROI[i] (ROI Average in Counts Horizontal Overclock Average in Counts) mv per Count [mv] Where i = 1 to 1536. During this calculation on the 1536 sub regions of interest, the maximum and minimum signal levels are found. The global peak to peak uniformity is then calculated as: Maximum Signal Minimum Signal Global Peak to Peak Non Uniformity 100 [%pp] Active Area Signal (eq. 5) (eq. 4) Dark Field Defect Test This test is performed under dark field conditions. The sensor is partitioned into 1536 sub regions of interest, each of which is 137 by 137 pixels in size. In each region of interest, the median value of all pixels is found. For each region of interest, a pixel is marked defective if it is greater than or equal to the median value of that region of interest plus the defect threshold specified in the Defect Definitions section. Bright Field Defect Test This test is performed with the imager illuminated to a level such that the output is at approximately 490 mv. Prior to this test being performed the substrate voltage has been set such that the charge capacity of the sensor is 700 mv. The average signal level of all active pixels is found. The dark threshold is set as: The sensor is then partitioned into 1536 sub regions of interest, each of which is 137 by 137 pixels in size. In each region of interest, the average value of all pixels is found. For each region of interest, a pixel is marked defective if it is greater than or equal to the median value of that region of interest plus the bright threshold specified or if it is less than or equal to the median value of that region of interest minus the dark threshold specified. Example for major bright field defective pixels: Average value of all active pixels is found to be 490 mv Dark defect threshold: 490 mv 12% = 59 mv Dark Defect Threshold = Active Area Signal Threshold (eq. 6) Region of interest #1 selected. This region of interest is pixels 13, 13 to pixels 149, 149. Median of this region of interest is found to be 495 mv. Any pixel in this region of interest that is (495 59 mv) 436 mv in intensity will be marked defective. All remaining 1536 sub regions of interest are analyzed for defective pixels in the same manner. 16

OPERATION Table 11. ABSOLUTE MAXIMUM RATINGS Description Symbol Minimum Maximum Unit Operating Temperature (Note 1) T OP 50 70 C Humidity (Note 2) RH 5 90 % Output Bias Current (Note 3) I OUT 60 ma Off-Chip Load C L 10 pf Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Noise performance will degrade at higher temperatures. 2. T = 25 C. Excessive humidity will degrade MTTF. 3. Total for all outputs. Maximum current is 15 ma for each output. Avoid shorting output pins to ground or any low impedance source during operation. Amplifier bandwidth increases at higher current and lower load capacitance at the expense of reduced gain (sensitivity). Table 12. ABSOLUTE MAXIMUM VOLTAGE RATINGS BETWEEN PINS AND GROUND Description Minimum Maximum Unit VDD, VOUT (Note 1) 0.4 17.5 V RD (Note 1) 0.4 15.5 V V1B, V1T ESD 0.4 ESD + 24.0 V V2B, V2T, V3B, V3T, V4B, V4T ESD 0.4 ESD + 14.0 V FDGab, FDGcd ESD 0.4 ESD + 15.0 V H1S, H1B, H2S, H2B, H2SL, R OG (Note 1) ESD 0.4 ESD + 14.0 V ESD 10.0 0.0 V SUB (Note 2) 0.4 40.0 V 1. denotes a, b, c or d. 2. Refer to Application Note Using Interline CCD Image Sensors in High Intensity Visible Lighting Conditions AND9183/D. 17

Power-Up and Power-Down Sequence Adherence to the power-up and power-down sequence is critical. Failure to follow the proper power-up and power-down sequences may cause damage to the sensor. KAI 29052 V+ Do Not Pulse the Electronic Shutter until ESD is Stable VDD SUB Time V ESD VCCD and FDG Low HCCD Low Activate All Other Biases when ESD is Stable and Sub is above 3 V Figure 14. Power-Up and Power-Down Sequence Warnings Regarding Power-Up and Power-Down 1. Activate all other biases when ESD is stable and SUB is above 3 V. 2. Do not pulse the electronic shutter until ESD is stable. 3. VDD cannot be +15 V when SUB is 0 V. 4. The VCCD clock waveform must not have a negative overshoot more than 0.4 V below the ESD voltage. 5. The image sensor can be protected from an accidental improper ESD voltage by current limiting the SUB current to less than 10 ma. SUB and VDD must always be greater than. ESD must always be less than. Placing diodes between SUB, VDD, ESD and ground will protect the sensor from accidental overshoots of SUB, VDD, and ESD during power-up and power-down. See figures shown below. 0.0 V ESD ESD 0.4 V All VCCD and FDG Clocks Absolute Maximum Overshoot of 0.4 V Figure 15. VCCD Overshoots VDD SUB ESD Figure 16. External Diode Protection 18

DC Bias Operating Conditions Table 13. DC BIAS OPERATING CONDITIONS Description Pins Symbol Min. Nom. Max. Unit Max. DC Current Reset Drain (Note 1) RD RD 11.8 12.0 12.2 V 10 A Output Gate (Note 1) OG OG 2.2 2.0 1.8 V 10 A Output Amplifier Supply (Notes 1, 2) VDD V DD 14.5 15.0 15.5 V 11.0 ma Ground 0.0 0.0 0.0 V 1.0 ma Substrate (Notes 3, 8) SUB V SUB 5.0 V AB V DD V 50 A ESD Protection Disable (Notes 6, 7) ESD ESD 9.2 9.0 8.8 V 50 A Output Bias Current (Notes 1, 4, 5) VOUT I OUT 3.0 7.0 10.0 ma 1. denotes a, b, c or d. 2. The maximum DC current is for one output. I DD = I OUT + I SS. See Figure 17. 3. The operating value of the substrate voltage, V AB, will be marked on the shipping container for each device. The value of V AB is set such that the photodiode charge capacity is the nominal P Ne (see Specifications). 4. An output load sink must be applied to each VOUT pin to activate each output amplifier. 5. Nominal value required for 40 MHz operation per output. May be reduced for slower data rates and lower noise. 6. Adherence to the power-up and power-down sequence is critical. See Power-Up and Power-Down Sequence section. 7. ESD maximum value must be less than or equal to V1_L + 0.4 V and V2_L + 0.4 V. 8. Refer to Application Note Using Interline CCD Image Sensors in High Intensity Visible Lighting Conditions AND9183/D. R RD VDD I DD HCCD Floating Diffusion I OUT VOUT OG I SS Source Follower #1 Source Follower #2 Source Follower #3 Figure 17. Output Amplifier 19

AC Operating Conditions Table 14. CLOCK LEVELS Description Vertical CCD Clock, Phase 1 Vertical CCD Clock, Phase 2 Vertical CCD Clock, Phase 3 Vertical CCD Clock, Phase 4 Horizontal CCD Clock, Phase 1 Storage Horizontal CCD Clock, Phase 1 Barrier Horizontal CCD Clock, Phase 2 Storage Horizontal CCD Clock, Phase 2 Barrier Horizontal CCD Clock, Last Phase (Note 3) Reset Gate R R_L (Note 4) Electronic Shutter (Notes 5, 8) Pins (Note 1) Symbol Level Min. Nom. Max. Unit Capacitance (Note 2) V1B, V1T V1_L Low 9.2 9.0 8.8 V 180 nf V1_M Mid 0.2 0.0 0.2 (Note 6) V1_H High 12.8 13.0 14.0 V2B, V2T V2_L Low 9.2 9.0 8.8 V 180 nf V2_H High 0.2 0.0 0.2 (Note 6) V3B, V3T V3_L Low 9.2 9.0 8.8 V 180 nf V3_H High 0.2 0.0 0.2 (Note 6) V4B, V4T V4_L Low 9.2 9.0 8.8 V 180 nf V4_H High 0.2 0.0 0.2 (Note 6) H1S H1S_L Low 5.0 (Note 7) H1S_A Amplitude 4.2 4.4 5.0 (Note 7) H1B H1B_L Low 5.0 (Note 7) H1B_A Amplitude 4.2 4.4 5.0 (Note 7) H2S H2S_L Low 5.0 (Note 7) H2S_A Amplitude 4.2 4.4 5.0 (Note 7) H2B H2B_L Low 5.0 (Note 7) 4.4 4.2 V 600 pf (Note 6) 4.4 4.2 V 400 pf (Note 6) 4.4 4.2 V 580 pf (Note 6) 4.4 4.2 V 400 pf (Note 6) H2B_A Amplitude 4.2 4.4 5.0 (Note 7) H2SL H2SL_L Low 5.2 5.0 4.8 V 20 pf H2SL_A Amplitude 4.8 5.0 5.2 (Note 6) Low 3.5 2.0 1.5 V 16 pf (Note 6) R_H High 2.5 3.0 4.0 SUB VES High 29.0 30.0 40.0 V 12 pf (Note 6) Fast Line Dump Gate FDG FDG_L Low 9.2 9.0 8.8 V 50 pf (Note 6) FDG_H High 4.5 5.0 5.5 1. denotes a, b, c or d. 2. Capacitance is total for all like named pins. 3. Use separate clock driver for improved speed performance. 4. Reset low should be set to 3 volts for signal levels greater than 40,000 electrons. 5. Refer to Application Note Using Interline CCD Image Sensors in High Intensity Visible Lighting Conditions AND9183/D. 6. Capacitance values are estimated. 7. If the minimum horizontal clock low level is used ( 5.0 V), then the maximum horizontal clock amplitude should be used (5 V amplitude) to create a 5.0 V to 0.0 V clock. 8. Figure 18 shown below shows the DC bias (VSUB) and AC clock (VES) applied to the SUB pin. Both the DC bias and AC clock are referenced to ground. VES VSUB Figure 18. Substrate and Electron Shutter Reference to Ground 20

Device Identification The device identification pin (DevID) may be used to determine which ON Semiconductor 5.5 micron pixel interline CCD sensor is being used. Table 15. DEVICE IDENTIFICATION Description Pins Symbol Min. Nom. Max. Unit Max. DC Current Device Identification (Notes 1, 2) DevID DevID 200,000 300,000 400,000 50 A 1. If the Device Identification is not used, it may be left disconnected. 2. After Device Identification resistance has been read during camera initialization, it is recommended that the circuit be disabled to prevent localized heating of the sensor due to current flow through the R_DeviceID resistor. Recommended Circuit Note that V1 must be a different value than V2. V1 V2 DevID R_external ADC R_DeviceID KAI 29052 Figure 19. Device Identification Recommended Circuit 21

TIMING Table 16. REQUIREMENTS AND CHARACTERISTICS Description Symbol Min. Nom. Max. Unit Notes Photodiode Transfer t PD 6 s VCCD Leading Pedestal t 3P 16 s VCCD Trailing Pedestal t 3D 16 s VCCD Transfer Delay t D 4 s VCCD Transfer t V 8 s VCCD Clock Cross-Over V VCR 75 100 % 1 VCCD Rise, Fall Times t VR, t VF 5 10 % 1, 2 FDG Delay t FDG 2 s HCCD Delay t HS 1 s HCCD Transfer t e 25.0 29.4 ns Shutter Transfer t SUB 1 s Shutter Delay t HD 1 s Reset Pulse t R 2.5 ns Reset Video Delay t RV 2.2 ns H2SL Video Delay t HV 3.1 ns Line Time t LINE 96.3 110.0 s Dual HCCD Readout 179.4 208.7 Single HCCD Readout Frame Time t FRAME 213.5 246.1 ms Quad HCCD Readout 1. Refer to Figure 24: VCCD Clock Rise Time, Fall Time, and Edge Alignment. 2. Relative to the pulse width. 427.0 492.2 Dual HCCD Readout 795.1 925.2 Single HCCD Readout 22

Timing Diagrams The timing sequence for the clocked device pins may be represented as one of seven patterns (P1 P7) as shown in the table below. The patterns are defined in Figure 20 and Figure 21. Contact ON Semiconductor Application Engineering for other readout modes. Table 17. TIMING DIAGRAMS Device Pin Quad Readout Dual Readout VOUTa, VOUTb Dual Readout VOUTa, VOUTc Single Readout VOUTa V1T P1T P1B P1T P1B V2T P2T P4B P2T P4B V3T P3T P3B P3T P3B V4T P4T P2B P4T P2B V1B V2B V3B V4B H1Sa H1Ba H2Sa (Note 2) H2Ba Ra H1Sb P5 P5 H1Bb H2Sb (Note 2) P6 P6 H2Bb Rb P7 P7 (Note 1) or Off (Note 3) P7 (Note 1) or Off (Note 3) H1Sc P5 P5 (Note 1) or Off (Note 3) P5 P5 (Note 1) or Off (Note 3) H1Bc H2Sc (Note 2) P6 P6 (Note 1) or Off (Note 3) P6 P6 (Note 1) or Off (Note 3) H2Bc Rc P7 P7 (Note 1) or Off (Note 3) P7 P7 (Note 1) or Off (Note 3) H1Sd P5 P5 (Note 1) or Off (Note 3) P5 P5 (Note 1) or Off (Note 3) H1Bd H2Sd (Note 2) P6 P6 (Note 1) or Off (Note 3) P6 P6 (Note 1) or Off (Note 3) H2Bd Rd P7 P7 (Note 1) or Off (Note 3) P7 (Note 1) or Off (Note 3) P7 (Note 1) or Off (Note 3) P1B P2B P3B P4B P5 P6 P7 P6 P5 P6 P5 #Lines/Frame (Minimum) #Pixels/Line (Minimum) 2226 4452 2226 4452 3333 6666 1. For optimal performance of the sensor. May be clocked at a lower frequency. If clocked at a lower frequency, the frequency selected should be a multiple of the frequency used on the a and b register. 2. H2SLx follows the same pattern as H2Sx. For optimal speed performance, use a separate clock driver. 3. Off = +5 V. Note that there may be operating conditions (high temperature and/or very bright light sources) that will cause blooming from the unused c/d register into the image area. 23

Photodiode Transfer Timing A row of charge is transferred to the HCCD on the falling edge of V1 as indicated in the P1 pattern below. Using this timing sequence, the leading dummy row or line is combined with the first dark row in the HCCD. The Last Line is dependent on readout mode either 2226 or 4452 minimum counts required. It is important to note that, in general, the rising edge of a vertical clock (patterns P1 P4) should be coincident or slightly leading a falling edge at the same time interval. This is particularly true at the point where P1 returns from the high (3 rd level) state to the mid-state when P4 transitions from the low state to the high state. Pattern t D 1 2 3 4 5 6 t 3P t PD t 3D t D t V t V P1T P2T P3T t V /2 t V /2 t V /2 t V /2 P4T t V t V P1B P2B P3B t V /2 t V /2 P4B t HS t HS P5 Last Line L1 + Dummy Line L2 P6 P7 Figure 20. Photodiode Transfer Timing Line and Pixel Timing Each row of charge is transferred to the output, as illustrated below, on the falling edge of H2SL (indicated as P6 pattern). The number of pixels in a row is dependent on readout mode either 3333 or 6666 minimum counts required. Pattern P1T t V t LINE P1B P5 P6 P7 t V t R t HS t e t e /2 VOUT Pixel 1 Pixel 34 Pixel n Figure 21. Line and Pixel Timing 24

Pixel Timing Detail P5 P6 P7 VOUT t HV t RV Figure 22. Pixel Timing Detail Frame/Electronic Shutter Timing The SUB pin may be optionally clocked to provide electronic shuttering capability as shown below. The Pattern resulting photodiode integration time is defined from the falling edge of SUB to the falling edge of V1 (P1 pattern). t FRAME P1T/B SUB t HD t SUB t INT P6 t HD Figure 23. Electronic Shutter Timing VCCD Clock Edge Alignment V VCR t V 90% 10% t VR t VF t V t VF t VR Figure 24. VCCD Clock Rise Time, Fall Time, and Edge Alignment 25

Line and Pixel Timing Vertical Binning by 2 P1T P2T P3T P4T P1B P2B P3B P4B P5 P6 P7 t V t V t V t HS t HS VOUT Pixel 1 Pixel 34 Pixel n Figure 25. Line and Pixel Timing Vertical Binning by 2 Fast Line Dump Timing The FDG pins may be optionally clocked to efficiently remove unwanted lines in the image resulting for increased frame rates at the expense of resolution. Below is an example of a 2 line dump sequence followed by a normal readout line. Clock t FDG V1B V2B FDGab H1S t FDG V1T V2T FDGcd H1S Figure 26. Fast Line Dump Timing 26

STORAGE AND HANDLING Table 18. STORAGE CONDITIONS Description Symbol Minimum Maximum Unit Storage Temperature (Note 1) T ST 55 80 C Humidity (Note 2) RH 5 90 % 1. Long-term exposure toward the maximum temperature will accelerate color filter degradation. 2. T = 25 C. Excessive humidity will degrade MTTF. For information on ESD and cover glass care and cleanliness, please download the Image Sensor Handling and Best Practices Application Note (AN52561/D) from. For information on environmental exposure, please download the Using Interline CCD Image Sensors in High Intensity Lighting Conditions Application Note (AND9183/D) from. For information on soldering recommendations, please download the Soldering and Mounting Techniques Reference Manual (SOLDERRM/D) from. For quality and reliability information, please download the Quality & Reliability Handbook (HBD851/D) from. For information on device numbering and ordering codes, please download the Device Nomenclature technical note (TND310/D) from. For information on Standard terms and Conditions of Sale, please download Terms and Conditions from. 27

MECHANICAL INFORMATION Completed Assembly Notes: 1. See Ordering Information for marking code. 2. Cover glass not to overhang package holes or outer ceramic edges. 3. Glass epoxy not to extend over image array. 4. No materials to interfere with clearance through package holes. 5. Units: IN [MM]. Figure 27. Completed Assembly (1 of 2) 28

Notes: 1. Units: IN [MM]. Figure 28. Completed Assembly (2 of 2) 29

Cover Glass Notes: 1. Substrate = Schott D263T eco 2. Dust, Scratch, Inclusion Specification: a. 20_m Max size in Zone A b. Zone A = 1.474 1.000 [16.43 10.08] Centered 3. MAR coated both sides 4. Spectral Transmission a. 350 365 nm: T 88% b. 365 405 nm: T 94% c. 405 450 nm: T 98% d. 450 650 nm: T 99% e. 650 690 nm: T 98% f. 690 770 nm: T 94% g. 770 870 nm: T 88% 5. Units: IN [MM] Figure 29. Cover Glass 30

Cover Glass Transmission 100 90 80 70 Transmission (%) 60 50 40 30 20 10 0 200 300 400 500 600 700 800 900 Wavelength (nm) Figure 30. Cover Glass Transmission ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor s product/patent coverage may be accessed at /site/pdf/patent Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. Typical parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customer s technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303 675 2175 or 800 344 3860 Toll Free USA/Canada Fax: 303 675 2176 or 800 344 3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800 282 9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81 3 5817 1050 31 ON Semiconductor Website: Order Literature: http:///orderlit For additional information, please contact your local Sales Representative KAI 29052/D