DATASHEET CD4027BMS. Features. Pinout. Functional Diagram. Applications. Description. CMOS Dual J-KMaster-Slave Flip-Flop. FN3302 Rev 0.

Similar documents
DATASHEET CD4013BMS. Pinout. Features. Functional Diagram. Applications. Description. CMOS Dual D -Type Flip-Flop. FN3080 Rev 0.

DATASHEET CD4060BMS. Pinout. Features. Functional Diagram. Oscillator Features. Applications. Description

DATASHEET CD4504BMS. Pinout. Features. Functional Diagram. Description. CMOS Hex Voltage Level Shifter for TTL-to-CMOS or CMOS-to-CMOS Operation

DATASHEET CD4028BMS. Features. Pinout. Functional Diagram. Applications. Description. CMOS BCD-To-Decimal Decoder. FN3303 Rev 0.

DATASHEET CD4503BMS. Features. Applications. Functional Diagram. Pinout. CMOS Hex Buffer. FN3335 Rev 0.00 Page 1 of 8. December FN3335 Rev 0.

CD4063BMS. CMOS 4-Bit Magnitude Comparator. Pinout. Features. Functional Diagram. Applications. Description. December 1992

DATASHEET CD14538BMS. Description. Features. Applications. Functional Diagram. Pinout. CMOS Dual Precision Monostable Multivibrator

DATASHEET CD4098BMS. Description. Features. Applications. Pinout. CMOS Dual Monostable Multivibrator. FN3332 Rev 0.00 Page 1 of 11.

DATASHEET CD4069UBMS. Features. Pinout. Applications. Functional Diagram. Description. Schematic Diagram. CMOS Hex Inverter

CD4585BMS. CMOS 4-Bit Magnitude Comparator. Features. Pinout. Functional Diagram. Applications. Description. December 1992

CD40174BMS. CMOS Hex D -Type Flip-Flop. Features. Pinout. Applications. Functional Diagram. Description. December 1992

DATASHEET CD4029BMS. Features. Description. Applications. Functional Diagram. Pinout. CMOS Presettable Up/Down Counter. FN3304 Rev 0.

CD4028. CMOS BCD-To-Decimal Decoder. Pinout. Features. Functional Diagram. Applications. Description.

DATASHEET. CD4051BMS, CD4052BMS and CD4053BMS analog multiplexers/demultiplexers. Features. Description. Applications. FN3316 Rev 0.

EN: This Datasheet is presented by the m anufacturer. Please v isit our website for pricing and availability at ore.hu.

DATASHEET CD40105BMS. Features. Description. Applications. Pinout. Functional Diagram. CMOS FIFO Register. FN3353 Rev 0.00 Page 1 of 10.

CD4051BMS, CD4052BMS and CD4053BMS analog multiplexers/demultiplexers

CD40102BMS CD40103BMS CMOS 8-Stage Presettable Synchronous Down Counters

DATASHEET CD4066BMS. Description. Features. Pinout. Applications. CMOS Quad Bilateral Switch. Rev X.00 Page 1 of 9. Jan 13, Rev X.

CD4094. CMOS 8-Stage Shift-and-Store Bus Register. Pinout. Features. Functional Diagram Applications. Description. December 1992

DATASHEET HCS132MS. Pinouts. Features. Description. Ordering Information. Functional Diagram. Radiation Hardened Quad 2-Input NAND Schmitt Trigger

DATASHEET ACTS373MS. Features. Pinouts 20 LEAD CERAMIC DUAL-IN-LINE MIL-STD-1835 DESIGNATOR, CDIP2-T20, LEAD FINISH C TOP VIEW.

DATASHEET HA-4741/883. Features. Description. Applications. Ordering Information. Pinouts. Quad Operational Amplifier. FN3704 Rev 0.

DATASHEET HI-201HS. Features. Applications. Ordering Information. Pinout (Switches Shown For Logic 1 Input) High Speed, Quad SPST, CMOS Analog Switch

DATASHEET HA-5104/883. Description. Features. Applications. Ordering Information. Pinout. Low Noise, High Performance, Quad Operational Amplifier

DATASHEET HA Features. Applications. Pinout. Ordering Information. Quad, 3.5MHz, Operational Amplifier. FN2922 Rev 5.00 Page 1 of 8.

DATASHEET HI-1818A. Features. Applications. Ordering Information. Pinout. Low Resistance, Single 8-Channel, CMOS Analog Multiplexer

DATASHEET HA-5127/883. Features. Applications. Ordering Information. Pinout. Ultra Low Noise, Precision Operational Amplifier

DATASHEET HI-524. Features. Applications. Functional Diagram. Ordering Information. Pinout. 4-Channel Wideband and Video Multiplexer

DATASHEET HA Features. Applications. Ordering Information. Pinouts. 250MHz Video Buffer. FN2924 Rev 8.00 Page 1 of 12.

DATASHEET HA-5137A. Features. Applications. Ordering Information. Pinout. 63MHz, Ultra-Low Noise Precision Operational Amplifier

DATASHEET HA Features. Applications. Ordering Information. Pinout. 400MHz, Fast Settling Operational Amplifier. FN2897 Rev.5.

DATASHEET HI-200/883. Features. Applications. Functional Diagram. Ordering Information. Pinout. Dual SPST CMOS Analog Switch

DATASHEET HA Features. Applications. Pinout. Part Number Information. 12MHz, High Input Impedance, Operational Amplifier

DATASHEET HI-200, HI-201. Features. Applications. Ordering Information. Functional Diagram. Dual/Quad SPST, CMOS Analog Switches

DATASHEET CA3275. Description. Features. Applications. Ordering Information. Block Diagram. Pinout. Dual Full Bridge Driver

DATASHEET HI1171. Ordering Information. Typical Application Circuit. Pinout. 8-Bit, 40 MSPS, High Speed D/A Converter. FN3662 Rev.3.

HI-201HS. Features. High Speed, Quad SPST, CMOS Analog Switch. Applications. Ordering Information. Pinout (Switches Shown For Logic 1 Input) FN3123.

DATASHEET EL7240, EL7241. Features. Pinouts. Applications. Ordering Information. Operating Voltage Range. High Speed Coil Drivers

HA-2602/883. Wideband, High Impedance Operational Amplifier. Description. Features. Applications. Part Number Information. Pinout.

MARKING RANGE ( C) PACKAGE DWG. # HA-2600 (METAL CAN)

DATASHEET EL2072. Features. Applications. Pinout. Ordering Information. 730MHz Closed Loop Buffer

HA Features. Quad, 3.5MHz, Operational Amplifier. Applications. Pinout. Ordering Information. Data Sheet July 2004 FN2922.5

DATASHEET ISL6208. Features. Applications. Related Literature. Ordering Information. Pinout. High Voltage Synchronous Rectified Buck MOSFET Driver

NOT RECOMMENDED FOR NEW DESIGNS

DATASHEET. Features. Applications. Pin Configuration. Ordering Information HI-201/883. Quad SPST CMOS Analog Switch. FN7990 Rev.0.

CD4518BMS, CD4520BMS. CMOS Dual Up Counters. Features. Pinout. Functional Diagram. Applications. Description. December 1992

DATASHEET 82C284. Features. Description. Part # Information. Pinout. Functional Diagram. Clock Generator and Ready Interface for 80C286 Processors

POSSIBLE SUBSTITUTE PRODUCT HA-2842, HA-2544

SN55451B, SN55452B, SN55453B, SN55454B SN75451B, SN75452B, SN75453B, SN75454B DUAL PERIPHERAL DRIVERS

DATASHEET ICL8069. Features. Pinouts. Ordering Information. Low Voltage Reference. FN3172 Rev.3.00 Page 1 of 6. Jan FN3172 Rev.3.00.

DATASHEET HM-65162/883. Features. Description. Ordering Information. Pinouts. 2kx8 Asynchronous CMOS Static RAM. FN3001 Rev.1.

OBSOLETE PRODUCT RECOMMENDED REPLACEMENT PART

DATASHEET. Features. Applications. Pin Configuration HA-5147 (CERDIP) TOP VIEW. Ordering Information HA-5147

Dual, 3 V, CMOS, LVDS High Speed Differential Driver ADN4663

SN54HC175, SN74HC175 QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

MOS INTEGRATED CIRCUIT

HA MHz Video Buffer. Features. Applications. Ordering Information. Pinouts. Data Sheet February 6, 2006 FN2924.8

POSSIBLE SUBSTITUTE PRODUCT HA-2525, HA-2842

DATASHEET HM Description. Features. Ordering Information. Pinout. 8K x 8 Asynchronous CMOS Static RAM. FN3005 Rev 2.00 Page 1 of 8.

DATASHEET HA-2520, HA-2522, HA Features. Applications. Ordering Information

HI-200, HI-201. Dual/Quad SPST, CMOS Analog Switches. Features. Applications. Ordering Information. Functional Diagram FN3121.8

Dual Processor Supervisors with Watchdog ADM13305

HA-2640, HA Features. 4MHz, High Supply Voltage Operational Amplifiers. Applications. Ordering Information. Pinouts

DATASHEET HD Features. Ordering Information. CMOS Programmable Bit Rate Generator. FN2954 Rev 2.00 Page 1 of 8. August 24, FN2954 Rev 2.

Features TEMP. RANGE ( C)

Triple Processor Supervisors ADM13307

DATASHEET HS-1145RH. Features. Applications. Ordering Information. Pinout

DATASHEET ISL9021A. Features. Pinouts. Applications. 250mA Single LDO with Low I Q, Low Noise and High PSRR LDO. FN6867 Rev 2.

Presettable Counter High-Speed Silicon-Gate CMOS

DATASHEET X Features. Pinout. Ordering Information. Dual Digitally Controlled Potentiometers (XDCPs ) FN8187 Rev 1.

DATASHEET CA Applications. Pinout. Ordering Information. General Purpose NPN Transistor Array. FN483 Rev.6.00 Page 1 of 7.

DATASHEET HC5503T. Features. Applications. Ordering Information. Block Diagram. Balanced PBX/Key System SLIC, Subscriber Line Interface Circuit

Low voltage 16-bit constant current LED sink driver with auto power-saving. Description

SN75C1406 TRIPLE LOW-POWER DRIVERS/RECEIVERS

TEMP. PKG. -IN 1 16 S/H CONTROL PART NUMBER RANGE

HA Features. 650ns Precision Sample and Hold Amplifier. Applications. Functional Diagram. Ordering Information. Pinout

Dual, 3 V, CMOS, LVDS Differential Line Receiver ADN4664

DATASHEET CD22M3494. Features. Applications. Block Diagram. 16 x 8 x 1 BiMOS-E Crosspoint Switch. FN2793 Rev 8.00 Page 1 of 10.

Single, 3 V, CMOS, LVDS Differential Line Receiver ADN4662

DATASHEET HA-5102, HA Pinouts. Ordering Information. Features. Applications. Dual and Quad, 8MHz, Low Noise Operational Amplifiers

Programmable Low Voltage 1:10 LVDS Clock Driver ADN4670

DATASHEET CA3054. Features. Applications. Ordering Information. Pinout. Dual Independent Differential Amp for Low Power Applications from DC to 120MHz

SN54HC377, SN74HC377 OCTAL D-TYPE FLIP-FLOPS WITH CLOCK ENABLE

DATASHEET HA Features. Applications. Ordering Information. 110MHz, High Slew Rate, High Output Current Buffer. FN2921 Rev 12.

HA Features. 400MHz, Fast Settling Operational Amplifier. Applications. Ordering Information. Pinout. Data Sheet August 2002 FN2897.

HA Features. 12MHz, High Input Impedance, Operational Amplifier. Applications. Pinout. Part Number Information. Data Sheet May 2003 FN2893.

DATASHEET HI-539. Features. Applications. Ordering Information. Pinouts. Precision, 4-Channel, Low-Level, Differential Multiplexer

UTC UNISONIC TECHNOLOGIES CO. LTD 1 INVERTER CIRCUITS

DATASHEET EL7104. Features. Ordering Information. Applications. Pinout. High Speed, Single Channel, Power MOSFET Driver. FN7113 Rev 2.

DATASHEET X Features. Pinout. Ordering Information. Dual Digitally Controlled Potentiometers (XDCPs ) FN8186 Rev 1.

54ACT11020, 74ACT11020 DUAL 4-INPUT POSITIVE-NAND GATES

SN54HC191, SN74HC191 4-BIT SYNCHRONOUS UP/DOWN BINARY COUNTERS

HA MHz, PRAM Four Channel Programmable Amplifiers. Features. Applications. Pinout. Ordering Information

DATASHEET CA3080, CA3080A. Features. Applications. Pinouts. Part Number Information. 2MHz, Operational Transconductance Amplifier (OTA)

DATASHEET CA3127. Features. Applications. Ordering Information. Pinout. High Frequency NPN Transistor Array. FN662 Rev.5.00 Page 1 of 9.

STP16CP05. Low voltage 16-bit constant current LED sink driver. Description. Features

SN54HC365, SN74HC365 HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

HA-2520, HA MHz, High Slew Rate, Uncompensated, High Input Impedance, Operational Amplifiers. Features. Applications. Ordering Information

HI Bit, 40 MSPS, High Speed D/A Converter

Transcription:

DATASHEET CD7BMS CMOS Dual J-KMaster-Slave Flip-Flop FN33 Rev. Features Pinout High Voltage Type (V Rating) Set - Reset Capability CD7BMS TOP VIEW Static Flip-Flop Operation - Retains State Indefinitely with Clock Level Either High or Low Medium Speed Operation - 1MHz (typ.) Clock Toggle Rate at 1V Standardized Symmetrical Output Characteristics 1% Tested For Quiescent Current at V Q Q OCK RESET K J 1 3 5 1 15 1 13 1 11 VDD Q1 Q1 OCK 1 RESET 1 K1 Maximum Input Current of 1 A at 1V Over Full Package-Temperature Range; - 1nA at 1V and +5 o C SET VSS 7 1 9 J1 SET 1 Noise Margin (Over Full Package Temperature Range): - 1V at VDD = 5V - V at VDD = 1V -.5V at VDD = 15V Functional Diagram 5V, 1V and 15V Parametric Ratings Meets All Requirements of JEDEC Tentative Standard No. 13B, Standard Specifications for Description of B Series CMOS Devices Applications SET 1 J1 K1 OCK1 1 11 13 9 F/F1 VDD 1 15 1 Q1 Q1 Registers, Counters, Control Circuits RESET1 SET 1 7 Description J 1 Q CD7BMS is a single monolithic chip integrated circuit containing two identical complementary-symmetry J-K masterslave flip-flops. Each flip-flop has provisions for individual J, K, Set Reset, and Clock input signals. Buffered Q and Q signals are provided as outputs. This input-output arrangement provides for compatible operation with the Intersil CD13B dual D type flip-flop. K OCK RESET 5 3 F/F VSS Q The CD7BMS is useful in performing control, register, and toggle functions. Logic levels present at the J and K inputs along with internal self-steering control the state of each flipflop; changes in the flip-flop state are synchronous with the positive-going transition of the clock pulse. Set and reset functions are independent of the clock and are initiated when a high level signal is present at either the Set or Reset input. The CD7BMS is supplied in these 1-lead outline packages: Braze Seal DIP HT Frit Seal DIP H1E Ceramic Flatpack HW FN33 Rev. Page 1 of

Absolute Maximum Ratings DC Supply Voltage Range, (VDD)............... -.5V to +V (Voltage Referenced to VSS Terminals) Input Voltage Range, All Inputs.............-.5V to VDD +.5V DC Input Current, Any One Input 1mA Operating Temperature Range................ to +15 o C Package Types D, F, K, H Storage Temperature Range (TSTG)........... -5 o C to +15 o C Lead Temperature (During Soldering)................. +5 o C At Distance 1/1 1/3 Inch (1.59mm.79mm) from case for 1s Maximum Reliability Information Thermal Resistance................ ja jc Ceramic DIP and FRIT Package..... o C/W o C/W Flatpack Package................ 7 o C/W o C/W Maximum Package Power Dissipation (PD) at +15 o C For TA = to +1 o C (Package Type D, F, K)...... 5mW For TA = +1 o C to +15 o C (Package Type D, F, K)..... Derate Linearity at 1mW/ o C to mw Device Dissipation per Output Transistor............... 1mW For TA = Full Package Temperature Range (All Package Types) Junction Temperature.............................. +175 o C TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS GROUP A PARAMETER SYMBOL CONDITIONS (NOTE 1) SUBGROUPS TEMPERATURE MIN MAX UNITS Supply Current IDD VDD = V, VIN = VDD or GND 1 +5 o C - A +15 o C - A VDD = 1V, VIN = VDD or GND 3 - A Input Leakage Current IIL VIN = VDD or GND VDD = 1 +5 o C -1 - na +15 o C -1 - na VDD = 1V 3-1 - na Input Leakage Current IIH VIN = VDD or GND VDD = 1 +5 o C - 1 na +15 o C - 1 na VDD = 1V 3-1 na Output Voltage VOL15 VDD = 15V, No Load 1,, 3 +5 o C, +15 o C, - 5 mv Output Voltage VOH15 VDD = 15V, No Load (Note 3) 1,, 3 +5 o C, +15 o C, 1.95 - V Output Current (Sink) IOL5 VDD = 5V, VOUT =.V 1 +5 o C.53 - ma Output Current (Sink) IOL1 VDD = 1V, VOUT =.5V 1 +5 o C 1. - ma Output Current (Sink) IOL15 VDD = 15V, VOUT = 1.5V 1 +5 o C 3.5 - ma Output Current (Source) IOH5A VDD = 5V, VOUT =.V 1 +5 o C - -.53 ma Output Current (Source) IOH5B VDD = 5V, VOUT =.5V 1 +5 o C - -1. ma Output Current (Source) IOH1 VDD = 1V, VOUT = 9.5V 1 +5 o C - -1. ma Output Current (Source) IOH15 VDD = 15V, VOUT = 13.5V 1 +5 o C - -3.5 ma N Threshold Voltage VNTH VDD = 1V, ISS = -1 A 1 +5 o C -. -.7 V P Threshold Voltage VPTH VSS = V, IDD = 1 A 1 +5 o C.7. V Functional F VDD =.V, VIN = VDD or GND 7 +5 o C VOH > VOL < V VDD = V, VIN = VDD or GND 7 +5 o C VDD/ VDD/ VDD = 1V, VIN = VDD or GND A +15 o C VDD = 3V, VIN = VDD or GND B Input Voltage Low (Note ) VIL VDD = 5V, VOH >.5V, VOL <.5V 1,, 3 +5 o C, +15 o C, - 1.5 V Input Voltage High (Note ) Input Voltage Low (Note ) Input Voltage High (Note ) NOTES: VIH VDD = 5V, VOH >.5V, VOL <.5V 1,, 3 +5 o C, +15 o C, 3.5 - V VIL VIH VDD = 15V, VOH > 13.5V, VOL < 1.5V VDD = 15V, VOH > 13.5V, VOL < 1.5V 1. All voltages referenced to device GND, 1% testing being implemented.. Go/No Go test with limits applied to inputs. 1,, 3 +5 o C, +15 o C, - V 1,, 3 +5 o C, +15 o C, 11 - V 3. For accuracy, voltage is measured differentially to VDD. Limit is.5v max. FN33 Rev. Page of

TABLE. AC ELECTRICAL PERFORMANCE CHARACTERISTICS GROUP A PARAMETER SYMBOL CONDITIONS (NOTE 1, ) SUBGROUPS TEMPERATURE MIN MAX UNITS Propagation Delay TPHL1 VDD = 5V, VIN = VDD or GND 9 +5 o C - 3 ns Clock To Q, Q TPLH1 1, 11 +15 o C, - 5 ns Propagation Delay TPLH VDD = 5V, VIN = VDD or GND 9 +5 o C - 3 ns Set To Q Reset To Q 1, 11 +15 o C, - 5 ns Propagation Delay TPHL3 VDD = 5V, VIN = VDD or GND 9 +5 o C - ns Set To Q, Reset To Q 1, 11 +15 o C, - 5 ns Transition Time TTLH VDD = 5V, VIN = VDD or GND 9 +5 o C - ns TTHL 1, 11 +15 o C, - 7 ns Maximum Clock Input F VDD = 5V, VIN = VDD or GND 9 +5 o C 3.5 - MHz Frequency 1, 11 +15 o C, 3.5/1.35 - MHz NOTES: 1. VDD = 5V, = 5pF, RL = K. and +15 o C limits guaranteed, 1% testing being implemented. TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS PARAMETER SYMBOL CONDITIONS NOTES TEMPERATURE MIN MAX UNITS Supply Current IDD VDD = 5V, VIN = VDD or GND 1,, +5 o C - 1 A +15 o C - 3 A VDD = 1V, VIN = VDD or GND 1,, +5 o C - A +15 o C - A VDD = 15V, VIN = VDD or GND 1,, +5 o C - A +15 o C - 1 A Output Voltage VOL VDD = 5V, No Load 1, +5 o C, +15 o C, - 5 mv Output Voltage VOL VDD = 1V, No Load 1, +5 o C, +15 o C, Output Voltage VOH VDD = 5V, No Load 1, +5 o C, +15 o C, Output Voltage VOH VDD = 1V, No Load 1, +5 o C, +15 o C, - 5 mv.95 - V 9.95 - V Output Current (Sink) IOL5 VDD = 5V, VOUT =.V 1, +15 o C.3 - ma. - ma Output Current (Sink) IOL1 VDD = 1V, VOUT =.5V 1, +15 o C.9 - ma 1. - ma Output Current (Sink) IOL15 VDD = 15V, VOUT = 1.5V 1, +15 o C. - ma. - ma Output Current (Source) IOH5A VDD = 5V, VOUT =.V 1, +15 o C - -.3 ma - -. ma Output Current (Source) IOH5B VDD = 5V, VOUT =.5V 1, +15 o C - -1.15 ma - -. ma Output Current (Source) IOH1 VDD = 1V, VOUT = 9.5V 1, +15 o C - -.9 ma - -1. ma FN33 Rev. Page 3 of

TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued) PARAMETER SYMBOL CONDITIONS NOTES TEMPERATURE Output Current (Source) IOH15 VDD =15V, VOUT = 13.5V 1, +15 o C - -. ma - -. ma Input Voltage Low VIL VDD = 1V, VOH > 9V, VOL < 1V 1, +5 o C, +15 o C, - 3 V Input Voltage High VIH VDD = 1V, VOH > 9V, VOL < 1V 1, +5 o C, +15 o C, Propagation Delay Clock To Q, Q Propagation Delay Set To Q, Reset To Q Propagation Delay Set To Q, Reset To Q Transition Time Maximum Clock Input Frequency Toggle Mode Input TR, TF = 5ns Minimum Data Setup Time Minimum Set or Reset Pulse Width Minimum Clock Pulse Width TPHL1 TPLH1 7 - V VDD = 1V 1,, 3 +5 o C - 13 ns VDD = 15V 1,, 3 +5 o C - 9 ns TPLH VDD = 1V 1,, 3 +5 o C - 13 ns VDD = 15V 1,, 3 +5 o C - 9 ns TPHL3 VDD = 1V 1,, 3 +5 o C - 17 ns VDD = 15V 1,, 3 +5 o C - 1 ns TTHL VDD = 1V 1,, 3 +5 o C - 1 ns TTLH VDD = 15V 1,, 3 +5 o C - ns F VDD = 1V 1,, 3 +5 o C - MHz VDD = 15V 1,, 3 +5 o C 1 - MHz TS VDD = 5V 1,, 3 +5 o C - ns VDD = 1V 1,, 3 +5 o C - 75 ns VDD = 15V 1,, 3 +5 o C - 5 ns TW VDD = 5V 1,, 3 +5 o C - 1 ns VDD = 1V 1,, 3 +5 o C - ns VDD = 15V 1,, 3 +5 o C - 5 ns TW VDD = 5V 1,, 3 +5 o C - 1 ns VDD = 1V 1,, 3 +5 o C - ns VDD = 15V 1,, 3 +5 o C - ns Clock Input Rise Or Fall TR VDD = 5V 1,, 3, +5 o C - 5 s Time (Note 5) TF VDD = 1V 1,, 3, +5 o C - 5 s VDD = 15V 1,, 3, +5 o C - s Input Capacitance CIN 1, +5 o C - 7.5 pf NOTES: 1. All voltages referenced to device GND.. The parameters listed on Table 3 are controlled via design or process and are not directly tested. These parameters are characterized on initial design release and upon design changes which would affect these characteristics. 3. = 5pF, RL = K, Input TR, TF < ns.. If more than one unit is cascaded in a parallel clocked operation, tr should be made less than or equal to the sum of the fixed propagation delay time at 15pF and the transition time of the output driving stage for the estimated capacitive load. MIN MAX UNITS TABLE. POST IRRADIATION ELECTRICAL PERFORMANCE CHARACTERISTICS PARAMETER SYMBOL CONDITIONS NOTES TEMPERATURE MIN MAX UNITS Supply Current IDD VDD = V, VIN = VDD or GND 1, +5 o C - 7.5 A N Threshold Voltage VNTH VDD = 1V, ISS = -1 A 1, +5 o C -. -. V N Threshold Voltage VTN VDD = 1V, ISS = -1 A 1, +5 o C - 1 V Delta FN33 Rev. Page of

P Threshold Voltage VTP VSS = V, IDD = 1 A 1, +5 o C.. V P Threshold Voltage VTP VSS = V, IDD = 1 A 1, +5 o C - 1 V Delta Functional F VDD = 1V, VIN = VDD or GND VDD = 3V, VIN = VDD or GND 1 +5 o C VOH > VDD/ Propagation Delay Time TPHL TPLH NOTES: TABLE. POST IRRADIATION ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued) PARAMETER SYMBOL CONDITIONS NOTES TEMPERATURE 1. All voltages referenced to device GND.. = 5pF, RL = K, Input TR, TF < ns. VOL < VDD/ VDD = 5V 1,, 3, +5 o C - 1.35 x +5 o C Limit 3. See Table for +5 o C limit.. Read and Record MIN MAX UNITS V ns TABLE 5. BURN-IN AND LIFE TEST DELTA PARAMETERS +5 O C PARAMETER SYMBOL DELTA LIMIT Supply Current - MSI-1 IDD. A Output Current (Sink) IOL5 % x Pre-Test Reading Output Current (Source) IOH5A % x Pre-Test Reading TABLE. APPLICABLE SUBGROUPS CONFORMANCE GROUP MIL-STD-3 METHOD GROUP A SUBGROUPS READ AND RECORD Initial Test (Pre Burn-In) 1% 5 1, 7, 9 IDD, IOL5, IOH5A Interim Test 1 (Post Burn-In) 1% 5 1, 7, 9 IDD, IOL5, IOH5A Interim Test (Post Burn-In) 1% 5 1, 7, 9 IDD, IOL5, IOH5A PDA (Note 1) 1% 5 1, 7, 9, Deltas Interim Test 3 (Post Burn-In) 1% 5 1, 7, 9 IDD, IOL5, IOH5A PDA (Note 1) 1% 5 1, 7, 9, Deltas Final Test 1% 5, 3, A, B, 1, 11 Group A Sample 55 1,, 3, 7, A, B, 9, 1, 11 Group B Subgroup B-5 Sample 55 1,, 3, 7, A, B, 9, 1, 11, Deltas Subgroups 1,, 3, 9, 1, 11 Subgroup B- Sample 55 1, 7, 9 Group D Sample 55 1,, 3, A, B, 9 Subgroups 1, 3 NOTE: 1. 5% Parameteric, 3% Functional; Cumulative for Static 1 and. TABLE 7. TOTAL DOSE IRRADIATION MIL-STD-3 TEST READ AND RECORD CONFORMANCE GROUPS METHOD PRE-IRRAD POST-IRRAD PRE-IRRAD POST-IRRAD Group E Subgroup 55 1, 7, 9 Table 1, 9 Table TABLE. BURN-IN AND IRRADIATION TEST CONNECTIONS FUNCTION OPEN GROUND VDD 9V -.5V Static Burn-In 1 1,, 1, 15 3-13 1 Note 1 Static Burn-In 1,, 1, 15 3-7, 9-13, 1 Note 1 OSCILLATOR 5kHz 5kHz FN33 Rev. Page 5 of

TABLE. BURN-IN AND IRRADIATION TEST CONNECTIONS OSCILLATOR FUNCTION OPEN GROUND VDD 9V -.5V 5kHz 5kHz Dynamic Burn- -, 7-9, 1 5,, 1, 11, 1 1, 1, 15 3, 13 In Note Irradiation 1,, 1, 15 3-7, 9-13, 1 Note 3 NOTE: 1. Each pin except VDD and GND will have a series resistor of 1K 5%, VDD = 1V.5V. Each pin except VDD and GND will have a series resistor of.75k 5%, VDD = 1V.5V 3. Each pin except VDD and GND will have a series resistor of 7K 5%; Group E, Subgroup, sample size is dice/wafer, failures, VDD = 1V.5V Logic Diagram RESET *(1) J *(1) K *5(11) p TG n MASTER p TG n SLAVE Q (1) Q 1(15) p TG n p TG n SET *7(9) VDD *3(13) OCK * ALL INPUTS ARE PROTECTED BY CMOS PROTECTION NETWORK VSS LOGIC DIAGRAM AND TRUTH TABLE FOR CD7BMS (ONE OF TWO IDENTICAL J-K FLIP-FLOPS) TRUTH TABLE PRESENT STATE NEXT STATE INPUTS OUTPUT OUTPUTS J K S R Q * Q Q 1 X 1 X 1 1 X 1 X 1 1 1 X X X No Change X X 1 X X 1 X X 1 X X 1 X X 1 1 X X 1 1 Logic 1 = High Level Logic = Low Level * = Level change X = Don t care FN33 Rev. Page of

Typical Performance Characteristics OUTPUT LOW (SINK) CURRENT (IOL) (ma) 3 5 15 1 5 GATE-TO-SOURCE VOLTAGE (VGS) = 15V 1V 5V OUTPUT LOW (SINK) CURRENT (IOL) (ma) 15. 1.5 1. 7.5 5..5 GATE-TO-SOURCE VOLTAGE (VGS) = 15V 1V 5V 5 1 15 DRAIN-TO-SOURCE VOLTAGE (VDS) (V) FIGURE 1. TYPICAL OUTPUT LOW (SINK) CURRENT CHARACTERISTICS 5 1 15 DRAIN-TO-SOURCE VOLTAGE (VDS) (V) FIGURE. MINIMUM N OUTPUT LOW (SINK) CURRENT CHARACTERISTICS DRAIN-TO-SOURCE VOLTAGE (VDS) (V) -15-1 -5 GATE-TO-SOURCE VOLTAGE (VGS) = -5V -1V -15V -5-1 -15 - -5-3 OUTPUT HIGH (SOURCE) CURRENT (IOH) (ma) DRAIN-TO-SOURCE VOLTAGE (VDS) (V) -15-1 -5 GATE-TO-SOURCE VOLTAGE (VGS) = -5V -1V -15V -5-1 -15 OUTPUT HIGH (SOURCE) CURRENT (IOH) (ma) FIGURE 3. TYPICAL OUTPUT HIGH (SOURCE) CURRENT CHARACTERISTICS DISSIPATION PER DEVICE (PD) ( W) 1 1 3 1 1 1 CD = 15pF = 5pF SUPPLY VOLTAGE (VDD) = 15V INPUT tr = tf = ns 1 1 3 1 1 5 1 1 7 INPUT FREQUENCY (fi) (Hz) FIGURE 5. TYPICAL POWER DISSIPATION vs FREQUENCY 5V 1V 1V FIGURE. MINIMUM OUTPUT HIGH (SOURCE) CURRENT CHARACTERISTICS PROPAGATION DELAY TIME (tphl, tplh) (ns) 5 15 1 5 SUPPLY VOLTAGE (VDD) = 5V 1V 15V 1 LOAD CAPACITANCE () (pf) FIGURE. TYPICAL PROPAGATION DELAY TIME vs LOAD CAPACITANCE (OCK OR SET TO Q, OCK OR RESET TO Q) FN33 Rev. Page 7 of

Typical Performance Characteristics (Continued) PROPAGATION DELAY TIME (tphl, tplh) (ns) 5 15 1 5 SUPPLY VOLTAGE (VDD) = 5V 1V 15V OCK FREQUENCY (f) (MHz) 3 5 15 1 5 trl tf = 5ns = 5pF 1 LOAD CAPACITANCE () (pf) FIGURE 7. TYPICAL PROPAGATION DELAY TIME vs LOAD CAPACITANCE (SET TO Q, OR RESET TO Q) 5 1 15 SUPPLY VOLTAGE (VDD) (V) FIGURE. TYPICAL MAXIMUM OCK FREQUENCY vs SUPPLY VOLTAGE (TOGGLE MODE) Chip Dimensions and Pad Layout METALLIZATION: Thickness: 11kÅ 1kÅ, AL. PASSIVATION: 1.kÅ - 15.kÅ, Silane BOND PADS:. inches X. inches MIN DIE THICKNESS:.19 inches -.1 inches Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils (1-3 inch) Copyright Intersil Americas LLC 1999. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see www.intersil.com/en/products.html Intersil products are manufactured, assembled and tested utilizing ISO91 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com FN33 Rev. Page of