Description. Applications. ÎÎNetworking systems ÎÎEmbedded systems ÎÎOther systems

Similar documents
PI6C557-03B. PCIe 3.0 Clock Generator with 2 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TSSOP) Block Diagram

PI6LC4830. HiFlex TM Network Clock Generator. Features. Description. Pin Configuration. Block Diagram

PI6C :8 Clock Driver for Intel PCI Express Chipsets. Description. Features. Pin Configuration. Block Diagram

PI6C PCI Express Clock. Product Features. Description. Block Diagram. Pin Configuration

PI6C :4 24MHz Clock Buffer. Description. Features. Applications. Block Diagram. Pin Configuration (16-Pin TSSOP) 16-pin (173 mil) TSSOP

PI6LC48S25A Next Generation HiFlex TM Ethernet Network Clock Generator

PI6C557-03AQ. PCIe 2.0 Clock Generator with 2 HCSL Outputs for Automotive Applications. Description. Features. Pin Configuration (16-Pin TSSOP)

PI6LC48P Output LVPECL Networking Clock Generator

PI6LC48P25104 Single Output LVPECL Clock Generator

PI6LC48P03 3-Output LVPECL Networking Clock Generator

Description. Applications

PI6LC48P Output LVPECL Networking Clock Generator

PI6LC48P0201A 2-Output LVPECL Networking Clock Generator

PI6C B. 3.3V Low Jitter 1-to-4 Crystal/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Diagram

PI6C4511. PLL Clock Multiplier. Features. Description. Block Diagram. PLL Clock Synthesis and Control Circuit. Output Buffer. Crystal Oscillator

PI6LC48P03A 3-Output LVPECL Networking Clock Generator

2.5V/3.3V 500MHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux

Description Q0+ Q0- Q1+ Q1- Q2+ Q2- VDD Q3+ Q3- Q4+ Q4- CLK_SEL CLK0. nclk0 Q5+ Q5- SYNC_OE Q6+ Q6- CLK1. nclk1 Q7+ Q7- VEE Q8+ Q8- Q9+ Q9-

PI6C High Performance LVPECL Fanout Buffer. Features. Description. Applications. Pin Configuration (20-Pin TSSOP) Block Diagram

PI5C Bit Bus Switch with Individual Enables A 1 B 1 GND. Features. Description. Pin Configuration. Block Diagram.

ICS CLOCK SYNTHESIZER FOR PORTABLE SYSTEMS. Description. Features. Block Diagram PRELIMINARY DATASHEET

PI6LC48P0301A 3-Output LVPECL Networking Clock Generator

PCI-EXPRESS CLOCK SOURCE. Features

ICS PCI-EXPRESS CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PI6C49X0208. High Performance 1:8 Multi-Voltage CMOS Buffer

MK DIFFERENTIAL SPREAD SPECTRUM CLOCK DRIVER. Features. Description. Block Diagram DATASHEET

PI5C Bit, 2-Port Bus Switch. Features. Description. Pin Configuration. Block Diagram. Pin Description. Truth Table (1) Pin Name Description

PI6CX201A. 25MHz Jitter Attenuator. Features

PI6C49X0204A. Low Skew 1 TO 4 Clock Buffer. Features. Description. Block Diagram. Pin Assignment

PI6C

PI6C V/3.3V 1.5GHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux /Q4 /Q5 /Q6 /Q3

PI5C3253. Dual 4:1 Mux/DeMux Bus Switch

2 TO 4 DIFFERENTIAL CLOCK MUX ICS Features

PCI Express TM Clock Generator

PI6C V Low Skew 1-to-4 LVTTL/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Configuration

ICS Low EMI, Spread Modulating, Clock Generator. Integrated Circuit Systems, Inc. Pin Configuration. Functionality. Block Diagram FSIN_1 FSIN_0

PI6CL V/1.5V, 200MHz, 1:4 Networking Clock Buffer. Features. Description. Pin Description

ICS NETWORKING AND PCI CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

General Purpose Frequency Timing Generator

CLOCK DISTRIBUTION CIRCUIT. Features

ICS660 DIGITAL VIDEO CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PI5V330S. Low On-Resistance Wideband/Video Quad 2-Channel Mux/DeMux. Features. Description. Block Diagram. Pin Configuration.

ICS Pin Configuration. Features/Benefits. Specifications. Block Diagram DATASHEET LOW EMI, SPREAD MODULATING, CLOCK GENERATOR.

P1P Portable Gaming Audio/Video Multimedia. MARKING DIAGRAM. Features

Very Low Power 2-Output PCIe Clock Generator

ICS NETWORKING CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

PI6CFGL201B. 2-Output Low Power PCIE Gen Clock Generator. Features. Description. Applications. Pin Configuration (24-Pin TQFN) Block Diagram

ICS Low Skew Fan Out Buffers. Integrated Circuit Systems, Inc. General Description. Pin Configuration. Block Diagram. 28-Pin SSOP & TSSOP

LOW PHASE NOISE CLOCK MULTIPLIER. Features

PT7C4511. PLL Clock Multiplier. Features. Description. Pin Configuration. Pin Description

PI3C V/3.3V, High Bandwidth, Hot Insertion 10-Bit, 2-Port, Bus Switch

Features. Applications

PI90LV031A PI90LV027A PI90LV017A. 3V LVDS High-Speed Differential Line Drivers. Description. Features PI90LV027A PI90LV031A PI90LV017A

Features. Applications

SM General Description. ClockWorks. Features. Applications. Block Diagram

ICS9FG107. Programmable FTG for Differential P4 TM CPU, PCI-Express & SATA Clocks DATASHEET. Description

PT7C4502 PLL Clock Multiplier

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

PI6CG Description. Features. Pin Configuration. A product Line of. Diodes Incorporated

PI3C V/3.3V, High Bandwidth, Hot Insertion 8-Bit, 2-Port, Bus Switch. Description. Features. Pin Configuration. Block Diagram.

FemtoClock Crystal-to-LVDS Clock Generator ICS DATA SHEET. Features. General Description. Pin Assignment. Block Diagram

PI6C V/3.3V, 500 MHz Twelve 2-to-1 Differential LVPECL Clock Multiplexer. Description. Features. Block Diagram.

PI6CFGL202B. Description. Features. Pin Configuration (16-Pin TSSOP) Block Diagram S0 S1 SS0 XTAL_IN XTAL_OUT OE GNDX SS1

MK2705 AUDIO CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PI6CV

ICS309 SERIAL PROGRAMMABLE TRIPLE PLL SS VERSACLOCK SYNTH. Description. Features. Block Diagram DATASHEET

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

PI6C V Low Skew 1-to-4 Differential/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Diagram

PI5C3384 PI5C3384C PI5C32384 (25Ω)

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

MK AMD GEODE GX2 CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

Features. Applications. Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

PI5C3253. Dual 4:1 Mux/DeMux Bus Switch

PI5C3384 PI5C3384C. 10-Bit, 2-Port Bus Switch

Features VDD 2. 2 Clock Synthesis and Control Circuitry. Clock Buffer/ Crystal Oscillator GND

PI74LPT V, 16-Bit Buffer/Line Driver. Features. Description. Block Diagram

MK3722 VCXO PLUS AUDIO CLOCK FOR STB. Description. Features. Block Diagram DATASHEET

ICS AMD - K8 System Clock Chip. Integrated Circuit Systems, Inc. Pin Configuration ICS Recommended Application: AMD K8 Systems

ICS LOW PHASE NOISE CLOCK MULTIPLIER. Features. Description. Block Diagram DATASHEET

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

ICS HDTV AUDIO/VIDEO CLOCK SOURCE. Features. Description. Block Diagram DATASHEET

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

Crystal-to-HCSL 100MHz PCI Express TM Clock Synthesizer ICS841S104I DATA SHEET. General Description. Features. Block Diagram.

ICS558A-02 LVHSTL TO CMOS CLOCK DIVIDER. Description. Features. Block Diagram DATASHEET

Frequency Timing Generator for Transmeta Systems

Low-Power 2.25V to 3.63V DC to 150MHz 1:6 Fanout Buffer IC DESCRIPTION

MK5811C LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

FemtoClock Crystal-to-LVDS Clock Generator

PL600-27T CLK0 XIN/FIN 1. Xtal Osc CLK1 XOUT CLK2. Low Power 3 Output XO PIN ASSIGNMENT FEATURES DESCRIPTION CLK2 GND VDD FIN CLK0 SOT23-6L

MK VCXO AND SET-TOP CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PI6CG Description. Features. Pin Configuration. A product Line of. Diodes Incorporated

Description. This Clock Multiplier is the most cost-effective way to Input crystal frequency of 5-40 MHz

3V LVDS Quad Flow-Through Differential Line Driver. Features. Description. Block Diagram. Pin Configuration. Truth Table

ICS7151A-50 SPREAD SPECTRUM CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

Features VDD. PLL Clock Synthesis and Spread Spectrum Circuitry GND

General Purpose Clock Synthesizer

PI3L V Quad, 2:1 Mux/DeMux Fast Ethernet LAN Switch w/ Single Enable. Description. Features. Applications. Pin Configuration.

OE CLKC CLKT PL PL PL PL602-39

ICS650-40A ETHERNET SWITCH CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

Transcription:

Features ÎÎ3.3V ±10% supply voltage ÎÎ25MHz XTAL or reference clock input ÎÎFive PCIe 2.0 Compliant 100MHz selectable HCSL outputs with -0.5% spread default is spread off ÎÎTwo 25MHz LVCMOS output ÎÎIndustrial temperature range: -40 C to 5 C Î ÎPackaging (Pb free and Green) à à TSSOP 2 (L) Description The PI6C49015 is a high performance networking clock generator which generates PCIe 2.0 Compliant 100MHz HCSL clock signals along with two LVCMOS 25MHz clock from either 25MHz crystal or reference input. This integrated solution is ideal for Networking, Embedded systems and other systems that require PCIe 1.0 and 2.0 HCSL signals and 25MHz clocks yet small foot print. Applications ÎÎNetworking systems ÎÎEmbedded systems ÎÎOther systems Block Diagram Pin Configuration X1/REFIN SCLK SDATA Crystal Ocillator PLL Clock Synthesis & Spread Spectrum & Control Circuit X2 5 475 Ohm IREF 2 100MHz Q_25M IREF 100M_Q4-100M_Q4+ 100M_Q3-100M_Q3+ SCLK SDATA GND_25M 25M_OUT1 25M_OUT2 VDD_25M GND_XTAL PDRESET X1 O GND0_100M 100M_Q0-100M_Q0+ 100M_Q1+ 100M_Q1- VDDA GNDA VDDO_100M VDDO_100M GNDO_100M 100M_Q2+ 100M_Q2- VDD_XTAL X2 1

Pin Description PI6C49015 Pin # Pin Name Pin Type Pin Description 1 IREF Output Connect to 475-Ohm resistor to set HCSL output drive current 2 100M_Q4- Output 100MHz HCSL output 3 100M_Q4+ Output 100MHz HCSL output 4 100M_Q3- Output 100MHz HCSL output 5 100M_Q3+ Output 100MHz HCSL output 6 SCLK Input SMBus compatible input clock. Supports fast mode 400 khz input clock 7 SDATA I/O SMBus compatible data line GND_25M Power Ground for 25MHz output 9 25M_OUT1 Output 25MHz LVCMOS output. When disabled, output is trisated and has a normal 110kOhm pull-down 10 25M_OUT2 Output 25MHz LVCMOS output. When disabled, output is trisated and has a normal 110kOhm pull-down 11 VDD_25M Power 3.3V supply for 25MHz output 12 GND_XTAL Power Ground for XTAL 13 PDRESET Input Power on reset, when low all PLLs are powered down and output trisated. SMBus registers are reset to default values 14 X1 Input Crystal input. Integrated 6pf capacitance 15 X2 Output Crystal output. Integrated 6pf capacitance 16 VDD_XTAL Power 3.3V supply for XTAL 17 100M_Q2- Output 100MHz HCSL output 1 100M_Q2+ Output 100MHz HCSL output 19 GNDO_100M Output Ground for 100MHz output buffer 20 VDDO_100M Power 3.3V supply for 100MHz output buffer 21 VDDO_100M Power 3.3V supply for 100MHz output buffer 22 GNDA Power Ground for 100MHz related PLL 23 VDDA Power 3.3V supply for 100MHz related PLL 24 100M_Q1- Output 100MHz HCSL output 25 100M_Q1+ Output 100MHz HCSL output 26 100M_Q0+ Output 100MHz HCSL output 27 100M_Q0- Output 100MHz HCSL output 2 GNDO_100M Power Ground for 100MHz output buffer 2

Serial Data Interface (SMBus) PI6C49015 is a slave only SMBus device that supports indexed block read and indexed block write protocol using a single 7-bit address and read/write bit as shown below. Address Assignment A6 A5 A4 A3 A2 A1 A0 R/W 1 1 0 1 0 0 1 0/1 How to Write 1 bit 1 1 1 1 1 1 bit Start bit d2h Register offset Byte Count = N Data Byte 0 Data Byte N - 1 Note: 1. Register offset for indicating the starting register for indexed block write and indexed block read. Byte Count in write mode cannot be 0. Stop bit How to Read ( abbreviation for Master or Controller; abbreviation for slave/clock) 1 bit 1 bit 1 bit 1 bit 1 bit 1 bit 1 bit 1 bit 1 bit Start bit Send "D2h" send starting databyte location: N Start bit Send "D3h" # of data bytes that will be sent: X starting data byte N data byte N+X- 1 Not nowledge Stop bit Byte 0: Spread Spectrum Control Register 7 6 5 Spread Spectrum Selection for 100 MHz HCSL PCI-Express clocks Enables hardware or software control of OE (see Byte 0 Bit 6 and Bit 5 Functionality table) Software PD_RESET bit. Enables or disables all outputs (see Byte 0 Bit 6 and Bit 5 Functionality table) RW 0 RW 0 Power Up Condition Output(s) Affected All 100MHz HCSL PCI Express output PD_RESET pin, bit 5 RW 1 All outputs 4 to 1 Reserved RW Undefined Not Applicable 0 OE for 25M_Out2 RW 1 25M_Out2 Notes 0=spread off 1 = -0.5% down spread 0 = hardware cntl 1 = software ctrl 3

Byte 0 - Bit 6 and Bit 5 Functionality Bit 6 Bit 5 Description 0 X PD_RESET HW pin/signal = enabled 1 0 Disables all outputs and tri-states the outputs, PD_RESET HW pin/signal = DO NOT CARE 1 1 Enable all outputs, PD_RESET HW pin/signal = DON'T CARE Byte 1: Control Register Power Up Condition Output(s) Affected Notes 7 Reserved RW Undefined Not Applicable 6 OE for 25M_Out1 RW 1 25M_Out1 5 Reserved RW Undefined Not Applicable 4 OE for 100M_Q4 HCSL output RW 1 100M_Q4 3 Reserved RW Undefined Not Applicable 2 OE for 100M_Q3 HCSL output RW 1 100M_Q3 1 to 0 Reserved RW Undefined Not Applicable 0=disable 0=disable Byte 2: Control Register Power Up Condition Output(s) Affected 7 to 5 Reserved RW Undefined Not Applicable 4 to 0 Reserved R Undefined Not Applicable Notes 4

Byte 3: Control Register Power Up Condition Output(s) Affected Notes 7 OE for 100M_Q2 HCSL Output RW 1 100M_Q2 6 to 3 Reserved RW Undefined Not Applicable 2 OE for 100M_Q1 HCSL Output RW 1 100M_Q1 1 OE for 100M_Q0 HCSL Output RW 1 100M_Q0 0 Reserved R Undefined Not Applicable Byte 4 & 5: Control Register Power Up Condition Output(s) Affected Notes 7 to 0 Reserved R Undefined Not Applicable Byte 6: Control Register Power Up Condition Output(s) Affected Notes 7 Revision ID bit 3 R 1 Not Applicable 6 Revision ID bit 2 R 0 Not Applicable 5 Revision ID bit 1 R 0 Not Applicable 4 Revision ID bit 0 R 0 Not Applicable 3 Vendor ID bit 3 R 0 Not Applicable 2 Vendor ID bit 2 R 0 Not Applicable 1 Vendor ID bit 1 R 1 Not Applicable 0 Vendor ID bit 0 R 1 Not Applicable 5

Absolute Maximum Ratings 1 (Over operating free-air temperature range) Parameters Min. Max. Units Storage Temperature -65 150 Ambient Temperature with Power Applied -40 5 3.3V Analog Supply Voltage -0.5 4.6 V ESD Protection (HBM) 2000 Note: 1. Stress beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. C Recommended Operating Conditions Symbol Parameters Test Condition Min. Typ. Max. Units V DD Power supply 3.0-3.6 V I DD Total Power Supply Current All outputs unloaded - - 65 ma I DD _Output Tri-stated I DD Power-Down Total power supply current with tristated outputs Total power supply current in power down mode OE = 0, no load PD_RESET= 0, no load - - 42 ma - - 3. ma T A Operating temperature -40 - +5 C LVCMOS DC Electrical Characteristics Over Operating Conditions Symbol Parameter Conditions Min Typ Max Units V IH Input High Voltage 2 - V DD+0.3 V IL Input Low Voltage -0.3-0. V OH Output High Voltage I OH = -ma V DD-0.4 - - V V OL Output Low Voltage I OL = ma - - 0.4 I IH Input High Current V IN = V DD -0.1V - - 45 I IL Input Low Current V IN = 0V -45 - - µa R PU Internal Pull-Up Resistance PDRESET - 216 - R DN Internal Pull-Down Resistance 25M_OUT1, 25M_OUT2-110 - kohm 6

HCSL DC Electrical Characteristics Over Operating Conditions Symbol Parameter Conditions Min Typ Max Units V OH Output High Voltage 660-950 V OL Output Low Voltage - - 150 V CROSS ΔV CROSS I OH Absolute Crossing Point Voltages Total variation of V CROSS overall edges Input High Current With 475-Ohm resistor connected between I REF pin and GND 250-550 - - 140 mv - 12 - ma LVCMOS AC Electrical Characteristics Over Operating Conditions Symbol Parameter Conditions Min Typ Max Units Fin Input Frequency - 25 - FOUT Output Frequency C LOAD = 15pF - 25 - MHz Tr/Tf Output Rise/Fall time 20% of V DD to 0% of V DD - - 1.2 ns TDC Output Duty Cycle 45-55 % Tj Period Jitter 25 MHz clock output - - 30 ps HCSL AC Switching Characteristics 1,2,3 Over Operating Conditions Symbol Parameter Conditions Min Typ Max Units FOUT Output Frequency HCSL termination - - 100 MHz Tr/Tf Output Rise/Fall time Between 0.175V and 0.525V 175-700 ps ΔTr/ΔTf Rise and Fall Time Variation 2 - - 125 ps TDC Output Duty Cycle 3 47-53 % Tcj Cycle-to-Cycle Jitter 3 Differential waveform - - 70 ps TPJ JRMS2.0 Notes: Peak-to-Peak Phase Jitter PCIe 2.0 RMS Phase Jitter 1. Test configuration is Rs=33Ω, Rp=49.9Ω, and 2pF 2. Measurement taken from a single-ended waveform. 3. Measurement taken from a differential waveform. Using PCIe jitter measurement method PCIe 2.0 Test Method @ 100MHz Output 6 ps 3.1 ps 7

HCSL Output Buffer Characteristics V DD (3.3V ± 10%) Slope ~ 1/Rs R O I OUT R OS Iout V OUT = 0.5V max 0V 0.5V HCSL Output Buffer Characteristics Symbol Minimum Maximum R O 3000Ω N/A R OS unspecified unspecified V OUT N/A 950mV Configuration Test Load Board Termination for HCSL Outputs PI6C49015 Rs 33Ω 5% Rs 33Ω 5% TLA TLB Clock Clock# 475Ω 1% Rp 49.9Ω 1% Rp 49.9Ω 1% 2pF 5% 2pF 5%

LVCMOS Test Circuit 3.3V ±10% 3.3V ±10% V DD 10Ω V DDA 15pF GND Application Notes Crystal circuit connection The following diagram shows PI6C49015 crystal circuit connection with a parallel crystal. For the CL=1pF crystal, it is suggested to use C1= 1pF, C2= 1pF. C1 and C2 can be adjusted to fine tune to the target ppm of crystal oscillator according to different board layouts. Crystal Oscillator Circuit C1 1pF XTAL_IN Crystal (C L = 1pF) C2 1pF XTAL_OUT Recommended Crystal Specification Pericom recommends: a) GC2500003 XTAL 49S/SMD(4.0 mm), 25M, CL=1pF, +/-30ppm, http://www.pericom.com/pdf/datasheets/se/gc_gf.pdf b) FY250001, SMD 5x3.2(4P), 25M, CL=1pF, +/-30ppm, http://www.pericom.com/pdf/datasheets/se/fy_f9.pdf c) FL2500047, SMD 3.2x2.5(4P), 25M, CL=1pF, +/-20ppm, http://www.pericom.com/pdf/datasheets/se/fl.pdf 9

DOCUMENT CONTROL NO. PD - 1313 2 REVISION: D DATE: 03/09/05.169.177 4.3 4.5 1 1.37.36 9.6 9..047 1.20 Max SEATING PLANE 0.45 0.75.252 BSC 6.4.01.030.004.00 0.09 0.20.0256 BSC.007.012 0.65 0.19 0.30.002.006 0.05 0.15 Note: 1. Package Outline Exclusive of Mold Flash and Metal Burr 2. Controlling dimentions in millimeters 3. Ref: JEDEC MO-153F/AE Pericom Semiconductor Corporation 3545 N. 1st Street, San Jose, CA 95134 1-00-435-2335 www.pericom.com DESCRIPTION: 2-Pin, 173-Mil Wide, TSSOP PACKAGE CODE: L Note: For latest package info, please check: http://www.pericom.com/products/packaging/mechanicals.php Ordering Information (1-3) Ordering Code Package Code Package Description PI6C49015LIE L 2 pin, Pb-free & Green, TSSOP (L2) Notes: 1. Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ 2. E = Pb-free and Green 3. Adding an X suffix = Tape/Reel Pericom Semiconductor Corporation 1-00-435-2336 www.pericom.com All trademarks are property of their respective owners. 10