ICS Pentium/Pro TM System Clock Chip. General Description. Pin Configuration. Block Diagram. Functionality. 48-Pin SSOP

Similar documents
ICS Pentium/Pro TM System Clock Chip. General Description. Pin Configuration. Block Diagram. Power Groups. Ground Groups. 28 pin SOIC and SSOP

ICS Frequency Generator & Integrated Buffers for PENTIUM/Pro TM. Integrated Circuit Systems, Inc. General Description.

Frequency Timing Generator for Pentium II Systems

ICS Frequency Generator & Integrated Buffers for PENTIUM/Pro TM. Integrated Circuit Systems, Inc. General Description.

Frequency Timing Generator for PENTIUM II/III Systems

ICS Frequency Generator & Integrated Buffers. General Description. Block Diagram. Pin Configuration. Power Groups.

Frequency Timing Generator for Transmeta Systems

Frequency Generator and Integrated Buffer for PENTIUM

ICS Frequency Generator & Integrated Buffers. Integrated Circuit Systems, Inc. Pin Configuration. 48-Pin SSOP. Block Diagram.

Programmable Frequency Generator & Integrated Buffers for Pentium III Processor VDDA *(AGPSEL)REF0 *(FS3)REF1 GND X1 X2

Frequency Generator & Integrated Buffers for PENTIUM II III TM & K6

Programmable Frequency Generator & Integrated Buffers for Pentium III Processor VDDA *(AGPSEL)REF0 *(FS3)REF1 GND X1 X2

ICS DIMM Buffer. Integrated Circuit Systems, Inc. General Description. Block Diagram. Pin Configuration

Frequency Generator & Integrated Buffers for Celeron & PII/III TM *SEL24_48#/REF0 VDDREF X1 X2 GNDREF GND3V66 3V66-0 3V66-1 3V66-2 VDD3V66 VDDPCI

Frequency Generator & Integrated Buffers for Celeron & PII/III

Frequency Generator & Integrated Buffers for Celeron & PII/III GNDREF GND3V66 3V66-0 3V66-1 3V66-2 VDD3V66 VDDPCI 1 *FS0/PCICLK0 1

Frequency Generator with 200MHz Differential CPU Clocks MHz_USB MHz_DOT 3V66_5 3V66_3 3V66_(4,2) REF CPUCLKT (2:0) 3 CPUCLKC (2:0)

PROGRAMMABLE FLEXPC CLOCK FOR P4 PROCESSOR

ICS AMD - K8 System Clock Chip. Integrated Circuit Systems, Inc. Pin Configuration ICS Recommended Application: AMD K8 Systems

ICS AMD-K7 TM System Clock Chip. Integrated Circuit Systems, Inc. Pin Configuration. 48-Pin SSOP & TSSOP

General Purpose Frequency Timing Generator

ICS Low Skew Fan Out Buffers. Integrated Circuit Systems, Inc. General Description. Pin Configuration. Block Diagram. 28-Pin SSOP & TSSOP

CDC MHz CLOCK SYNTHESIZER/DRIVER FOR PC MOTHERBOARDS WITH 3-STATE OUTPUTS

PCK2010RA CK98R (100/133MHz) RCC spread spectrum system clock generator

Programmable Timing Control Hub TM for P4 TM

Programmable Timing Control Hub for PII/III

Programmable Timing Control Hub for PII/III

3.3V ZERO DELAY CLOCK BUFFER, SPREAD SPECTRUM COMPATIBLE

ICS Low EMI, Spread Modulating, Clock Generator. Integrated Circuit Systems, Inc. Pin Configuration. Functionality. Block Diagram FSIN_1 FSIN_0

Frequency Generator with 200MHz Differential CPU Clocks ICS ICS DATASHEET. Block Diagram. Frequency Select.

SG500. Low Jitter Spectrum Clock Generator for PowerPC Designs. Approved Product. FREQUENCY TABLE (MHz) PRODUCT FEATURES CONNECTION DIAGRAM

IDT Programmable Timing Control Hub TM for Next Gen P4 TM Processor ICS932S208 ICS932S208 DATASHEET. 56-pin SSOP & TSSOP

100-MHz Pentium II Clock Synthesizer/Driver with Spread Spectrum for Mobile or Desktop PCs

Programmable Timing Control Hub for P4

Programmable Timing Control Hub for P4

Programmable Timing Control Hub for P4

DDRT0_SDRAM0 DDRC0_SDRAM1 DDRT1_SDRAM2 DDRC1_SDRAM3 DDRT2_SDRAM4 DDRC2_SDRAM5 DDRT3_SDRAM6 DDRC3_SDRAM7 DDRT4_SDRAM8 DDRC4_SDRAM9

440BX AGPset Spread Spectrum Frequency Synthesizer

Programmable Timing Control Hub for Intel-based Servers

3.3V ZERO DELAY CLOCK BUFFER

3.3V ZERO DELAY CLOCK MULTIPLIER

ICS Pin Configuration. Features/Benefits. Specifications. Block Diagram DATASHEET LOW EMI, SPREAD MODULATING, CLOCK GENERATOR.

ICS309 SERIAL PROGRAMMABLE TRIPLE PLL SS VERSACLOCK SYNTH. Description. Features. Block Diagram DATASHEET

ICS Low Cost DDR Phase Lock Loop Clock Driver. Pin Configuration. Functionality. Block Diagram. Integrated Circuit Systems, Inc.

ICS Low Skew PCI / PCI-X Buffer. General Description. Block Diagram. Pin Configuration. Pin Descriptions OE CLK0

3.3V ZERO DELAY CLOCK MULTIPLIER

Single Output Clock Generator

ICS2510C. 3.3V Phase-Lock Loop Clock Driver. Integrated Circuit Systems, Inc. General Description. Pin Configuration.

Programmable Low Voltage 1:10 LVDS Clock Driver ADN4670

ICS High Performance Communication Buffer. Integrated Circuit Systems, Inc. General Description. Block Diagram.

5-BIT REGISTERED TRANSCEIVER

Programmable Timing Control Hub for P4

CDC MHz DIFFERENTIAL CLOCK SYNTHESIZER/DRIVER FOR PC MOTHERBOARDS WITH 3-STATE OUTPUTS

MK AMD GEODE GX2 CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

ICS NETWORKING AND PCI CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

932S806. Clock Chip for 2 and 4-way AMD K8-based servers 932S806. Pin Configuration

2.5V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK II JR. soe. Skew Select 3 3 1F1:0. Skew Select 2F1:0. Skew Select 3 3 3F1:0. Skew Select 3 3 4F1:0

ICS9112A-16. Low Skew Output Buffer. General Description. Pin Configuration. Block Diagram. 8 pin SOIC, TSSOP

3.3V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK PLUS. soe. Skew Select 3 3 1F1:0. Skew Select 2F1:0 3F1:0 4F1:0

PRELIMINARY. Clock Generator for Pentium III Server and Workstation Applications

ICS Preliminary Product Preview

Low Power Consumption IPS009BL9_BL9A_BLAA AT Cut 32KHz SPXO

IDT TM Programmable Timing Control Hub TM for Intel Systems ICS9E4101 DATASHEET. 56-pin SSOP

CARDINAL COMPONENTS. Operating Conditions: Description Min Max Unit

ICS9FG107. Programmable FTG for Differential P4 TM CPU, PCI-Express & SATA Clocks DATASHEET. Description

APPLICATIONS GENERAL DESCRIPTION FEATURES PIN CONFIGURATION PIN ASSIGNMENT /INH, Q0 PIN FUNCTION

Programmable Timing Control Hub for Next Gen P4 processor

Winbond Clock Generator W83195CG-NP. For Intel Napa Platform

Phase Detector. Selectable / 1,/ 2,/4,/8. Selectable / 1,/2

PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK

High-Frequency Programmable PECL Clock Generator

ICS9214. Rambus TM XDR TM Clock Generator. General Description. Pin Configuration. Block Diagram ICS9214. Integrated Circuit Systems, Inc.

AV9108. CPU Frequency Generator. Integrated Circuit Systems, Inc. General Description. Features. Block Diagram

ICS CLOCK SYNTHESIZER FOR PORTABLE SYSTEMS. Description. Features. Block Diagram PRELIMINARY DATASHEET

3.3V CMOS 1-TO-10 CLOCK DRIVER

ICS9P935 ICS9P935. DDR I/DDR II Phase Lock Loop Zero Delay Buffer 28-SSOP/TSSOP DATASHEET. Description. Pin Configuration

PCA8550 NONVOLATILE 5-BIT REGISTER WITH I 2 C INTERFACE

IPS009 series IC CMOS SPXO

SN54ALS00A, SN54AS00, SN74ALS00A, SN74AS00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

CD4028. CMOS BCD-To-Decimal Decoder. Pinout. Features. Functional Diagram. Applications. Description.

IDT74FCT163373A/C 3.3V CMOS 16-BIT TRANSPARENT LATCH

System Clock Chip for ATI RS400 P4 TM -based Systems

DATASHEET CD4060BMS. Pinout. Features. Functional Diagram. Oscillator Features. Applications. Description

SN54ALS08, SN54AS08, SN74ALS08, SN74AS08 QUADRUPLE 2-INPUT POSITIVE-AND GATES

PI6C :8 Clock Driver for Intel PCI Express Chipsets. Description. Features. Pin Configuration. Block Diagram

ICS Glitch-Free Clock Multiplexer

SSDCI3128AF SSDCI3128AF. Spread Spectrum Clock Generator. Ultra Low Power Mobile EMI Reduction IC. Spectrum Device. Application DESCRIPTION FEATURE

3.3V CMOS 16-BIT REGISTER (3-STATE)

IPS009 series IC CMOS SPXO

Low Jitter and Skew 10 to 220 MHz Zero Delay Buffer (ZDB) Description. Benefits. Low Power and Low Jitter PLL. (Divider for -2 only) GND

3.3V CMOS 20-BIT BUFFER

SM5160CM/DM OVERVIEW PINOUT FEATURES PACKAGE DIMENSIONS SERIES LINEUP. Programable PLL Frequency Synthesizer. (Top View)

3.3V CMOS 16-BIT BIDIRECTIONAL TRANSCEIVER

ICS NETWORKING CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

ICS660 DIGITAL VIDEO CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

ICS1885. High-Performance Communications PHYceiver TM. Integrated Circuit Systems, Inc. General Description. Pin Configuration.

IDT74FCT257AT/CT/DT FAST CMOS QUAD 2-INPUT MULTIPLEXER

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

CD4063BMS. CMOS 4-Bit Magnitude Comparator. Pinout. Features. Functional Diagram. Applications. Description. December 1992

DATASHEET CD4503BMS. Features. Applications. Functional Diagram. Pinout. CMOS Hex Buffer. FN3335 Rev 0.00 Page 1 of 8. December FN3335 Rev 0.

Transcription:

ICS94802 Pentium/Pro TM System Clock Chip General Description Features Pin Configuration Block Diagram 48Pin SSOP Functionality Pentium is a trademark on Intel Corporation. 94802 Rev C /26/99 SEL CPUCLK, SDRAM PCICLK () () 0 60 30 66. 6 33. 3 ICS reserves the right to make changes in the device data identified in this publication without further notice. ICS advises its customers to obtain the latest version of all device data to verify that any information being relied upon by the customer is current and accurate.

ICS94802 Pin Descriptions P NUMBER, 3, 0, 7, 24, 3, 37, 43 P NAME 2 REF (0:) GND TYPE OUT Reference clock Output P WR Ground (common) DESCRIPTION 4 X Crystal or reference input, has internal crystal load cap 5 X2 OUT Crystal output, has internal load cap and feedback resistor to X 6 MODE Input function selection. If Mode is HIGH, then pins 26 & 27 are ured as outputs (SDRAM7 and SDRAM6). If Mode is LOW, then, pins 26 & 27 are ured as inputs (PCI_STOP# and CPU_STOP#). 7, 5 VDD2 PWR Supply for PCICLK_F, PCICLK (0:5), nominal 3.3V 8 PCICLK_ F O UT Free running PCI clock, not affected by PCI_STOP# 9,, 2, 3, 4, 6 PCICLK (0:5) OUT PCI clocks 8 SEL66/60# Selects 60 or 66.6 for SDRAM and CPU 9 SDAT A I 2 C data input 20 SCLK I 2 C clock input 2 VDD4 PWR Supply for 48/24A, 48/24B, nominal 3.3V 22 48/24A OUT 48/24 driver output for USB or Super I/ O 23 48/24B OUT 48/24 driver output for USB or Super I/ O 25 VDD PWR Supply for PLL core, nominal 3.3V 26 SDRAM7 O UT SDRAM clock 60/66.6 (selected) PCI_STOP# Halts PCI Bus (0:5) at logic "0" level when low 27 SDRAM6 O UT SDRAM clock 60/66.6 (selected) CPU_STOP# Halts CPU clocks at logic "0" level when low 28, 34 VDD3 PWR Supply for SDRAM (0:5), SDRAM6/CPU_STOP#, SDRAM7/PCI_STOP#, nominal 3.3V 40 VDDL2 PWR Supply for CPUCLK (0:3), either 2.5 or 3.3V nominal 42, 4, 39, 38 CPUCLK (0:3) OUT CPUCLK clock output, powered by VDDL2 36, 35, 33, 32, 30, 29 SDRAM (0:5) O UT SDRAMs clock at 60 or 66.6 (selected) 44 PWR_DWN# Powers down chip, active low 45 IOAPIC OUT IOAPIC clock output, (4.38) powered by VDDL 46 VDDL PWR Supply for IOAPIC, either 2.5 or 3.3V nominal 47 CPU3.32.5# 3.3 or 2.5 VDD buffer strength selection, has pullup to VDD, nominal 30K resistor. When connected to VDD, 3.3V Buffer strength is selected. When connected to GND, 2.5V Buffer strength is selected. 48 VDD PWR Supply for REF (0:), X, X2, nominal 3.3V Power Groups

ICS94802 PowerOn Conditions PowerOn Default Conditions LOCK C P POWERU AT CONDITION DEFAULT (0:) EF R z MH 4.388 0 OAPIC I z MH 4.388 8/24 4 z MH 48 66/60# EL S E OD M # P N ESCRIPTIO D N FUNCTIO 42 4, 39, 8, 3 s PUCLK C e enable/disabl w/serial 66.6 32, 33, 35, 36, 26 27, 29, 30, DRAM S s SDRAM output All 66.6 2, 3, 4, 6, 8 9,, CICLKs P e enable/disabl w/serial 33.3 0 42 4, 39, 8, 3 s PUCLK C e enable/disabl w/serial 60 32, 33, 35, 36, 26 27, 29, 30, DRAM S e enable/disabl w/serial 60 2, 3, 4, 6, 8 9,, CICLKs P e enable/disabl w/serial 30 0 6 2 # PCI_STOP Clocks (0:5) PCI Management, Power low when Stopped 7 2 # CPU_STOP Clocks CPU (0:5) Management, Power low when Stopped 8 F PCICLK_ for running Free Clock PCI 33.3 33.3 Management Power 42 4, 39, 8, 3 s CPUCLK and Control Stop w/external CPU Clocks 66.6 enable/disable. individual serial 32, 33, 35, 36, 29 30, SDRAM individual w/serial SDRAM Clocks 66.6 enable/disable. 2, 3, 4, 6, 9, PCICLKs and control Stop w/external Clocks PCI 33.3 enable/disable. individual serial 0 0 6 2 # PCI_STOP Clocks (0:5) PCI Management, Power low when Stopped 7 2 # CPU_STOP Clocks CPU (0:5) Management, Power low when Stopped 8 F PCICLK_ Power for running Free Clock PCI 30 Management 42 4, 39, 8, 3 s CPUCLK and control Stop w/external CPU Clocks 60 enable/disable. individual serial 32, 33, 35, 36, 29 30, SDRAM individual w/serial SDRAM Clocks 60 enable/disable. 2, 3, 4, 6, 9, PCICLKs and control Stop w/external Clocks PCI 30 enable/disable. individual serial

ICS94802 Technical Pin Function Descriptions

ICS94802 Technical Pin Function Descriptions

ICS94802 General I 2 C serial interface information Clock Generator Address (7 bits) A(6:0) & R/W# D 2(H) ACK + 8 bits dummy command code ACK + 8 bits dummy Byte count Clock Generator Address (7 bits) A(6:0) & R/W# D 3(H) ACK Byte 0 ACK Byte ACK ACK Serial Configuration Command maps B IT P# DESCRIPTION PWD 7 Reserved 0 6 Must be 0 for normal operation 0 5 In Spread Spectrum, Controls type (0=centered, =down spread) 0 4 In Spread Spectrum, Controls Spreading (0=.8% =0.6%) 0 3 23 48/24 (Frequency Select) =48, 0=24 2 22 48/24 (Frequency Select) =48, 0=24 0 TriState 0 Spread Spectrum Enable 0 0 0 Testmode 0 0 0 Normal operation

ICS94802 Functionality Tristate CPU HI Z PCI, PCI_F HI SDRAM REF Z HI Z HI Z IOAPIC HI Z 24 Selection HI Z 48 Selection HI Z Testmode TCLK/ 2 TCLK/ 4 TCLK/ 2 TCLK TCLK TCLK/ 4 CLK/ 2 T B IT P# PWD DESCRIPTION 7 23 48/24 (Act/Inact) 6 22 48/24 (Act/Inact) 5 Reserved 4 Reserved 3 38 CPUCLK3 (Act/Inact) 2 39 CPUCLK2 (Act/Inact) 4 CPUCLK (Act/Inact) 0 42 CPUCLK0 (Act/Inact) B IT P# PWD DESCRIPTION 7 Reserved 6 8 PCICLK_F (Act/Inact) 5 6 PCICLK5 (Act/Inact) 4 4 PCICLK4 (Act/Inact) 3 3 PCICLK3 (Act/Inact) 2 2 PCICLK2 (Act/Inact) PCICLK (Act/Inact) 0 9 PCICLK0 (Act/Inact) B IT P# PWD DESCRIPTION 7 26 SDRAM7 (Act/Inact) 6 27 SDRAM6 (Act/Inact) 5 29 SDRAM5 (Act/Inact) 4 30 SDRAM4 (Act/Inact) 3 32 SDRAM3 (Act/Inact) 2 33 SDRAM2 (Act/Inact) 35 SDRAM(Act/Inact) 0 36 SDRAM0 (Act/Inact) B IT P# PWD DESCRIPTION 7 Reserved 6 Reserved 5 Reserved 4 Reserved 3 Reserved 2 Reserved Reserved 0 Reserved

ICS94802 B IT P# PWD DESCRIPTION 7 Reserved 6 Reserved 5 Reserved 4 45 IOAPIC0 (Act/Inact) 3 Reserved 2 Reserved REF (Act/Inact) 0 2 REF0 (Act/Inact) B IT P# PWD DESCRIPTION 7 Reserved 6 Reserved 5 Reserved 4 Reserved 3 Reserved 2 Reserved Reserved 0 Reserved Power Management C PU_STOP# P CI_STOP# PWR_DWN# CPUCLK X X 0 Low 0 0 Low 0 Low 0 6.6/60 6.6/60 PCICLK Other Clocks, SDRAM, REF, IOAPICs, 48/24 A 48/24 B Stopped Crystal Low Low 6 Low 33.3/30 6 33.3/30 Off VCOs Off SIGNAL SIGNAL STAT E Latency No. of rising edges of free running PCICLK C PU_ STOP# 2 0 (Disabled) (Enabled) P CI_STOP# 2 0 (Disabled) (Enabled) P WR_DWN# 3 (Normal Operation) 3mS 4 0 (Power Down) 2max

ICS94802 CPU_STOP# Timing Diagram PCI_STOP# Timing Diagram

ICS94802 PD# Timing Diagram

ICS94802 Absolute Maximum Ratings Electrical Characteristics Input/Supply/Common Output Parameters TA = 0 70C; Supply Voltage VDD = VDDL = 3.3 V +/5% (unless otherwise stated) PARAMETER SYMBOL CONDITIONS M TYP MAX UNITS Input High Voltage VIH 2 VDD+0.3 V Input Low Voltage VIL VSS0.3 0.8 V Input High Current IIH V = VDD 0. 5 µa Input Low Current IIL V = 0 V; Inputs with no pullup resistors 5 2.0 µa Input Low Current IIL2 V = 0 V; Inputs with pullup resistors 200 00 µa Operating IDD3.3OP CL = 0 pf; Select @ 66M 60 00 ma Supply Current Power Down IDD3.3PD CL = 0 pf; With input address to Vdd or GND 400 600 µa Supply Current Input frequency Fi VDD = 3.3 V; 4.38 Input Capacitance C Logic Inputs 5 pf CX X & X2 pins 27 36 45 ps Transition Time Ttrans To st crossing of target Freq. 3 ms Settling Time Ts From st crossing to % target Freq. ms Clk Stabilization TSTAB From VDD = 3.3 V to % target Freq. 3 ms Skew TCPUSDRAM VT =.5 V 200 500 ps TCPUPCI VT =.5 V;.5 3.2 4.5 ns Guaranteed by design, not 00% tested in production. Electrical Characteristics Input/Supply/Common Output Parameters TA = 0 70C; Supply Voltage VDD = 3.3 V +/5%, VDDL = 2.5 V +/5% (unless otherwise stated) PARAMETER SYMBOL CONDITIONS M TYP MAX UNITS Operating IDD2.5OP CL = 0 pf; Select @ 66M 5 20 ma Supply Current Power Down IDD2.5PD CL = 0 pf; 0.2.0 µa Supply Current Skew TCPUSDRAM2 VT =.5 V; VTL =.25 V; SDRAM Leads 50 500 ps TCPUPCI2 VT =.5 V; VTL =.25 V; CPU Leads 2.8 4 ns Guaranteed by design, not 00% tested in production.

ICS94802 Electrical Characteristics CPU TA = 0 70C; VDD = VDDL = 3.3 V +/5%; CL = 0 20 pf (unless otherwise stated) PARAMETER SYMBOL CONDITIONS M TYP MAX UNITS Output Frequency FO2 60 66 Output Impedance RDSP2A VO = VDD*(0.5) 0 20 Ω Output Impedance RDSN2A VO = VDD*(0.5) 0 20 Ω Output High Voltage VOH2A IOH = 28 ma 2.4 2.5 V Output Low Voltage VOL2A IOL = 27 ma 0.35 0.4 V Output High Current IOH2A VOH = 2.0 V 52 48 ma Output Low Current IOL2A VOL = 0.8 V 49.3 59 ma Rise Time tr2a VOL = 0.4 V, VOH = 2.4 V. 2.85 ns Fall Time tf2a VOH = 2.4 V, VOL = 0.4 V 0.95 2.85 ns Duty Cycle dt2a VT =.5 V 45 5 55 % Skew tsk2a VT =.5 V 80 250 ps tjcyccyc2a VT =.5 V 70 250 ps Jitter tjs2a VT =.5 V 60 50 ps tjabs2a VT =.5 V 250 00 +250 ps Guaranteed by design, not 00% tested in production. Electrical Characteristics CPU TA = 0 70C; VDD = 3.3 V +/5%, VDDL = 2.5 V +/5%; CL = 0 20 pf (unless otherwise stated) PARAMETER SYMBOL CONDITIONS M TYP MAX UNITS Output Frequency FO2 60 66 Output Impedance RDSP2B VO = VDD*(0.5) 0 25 Ω Output Impedance RDSN2B VO = VDD*(0.5) 0 25 Ω Output High Voltage VOH2B IOH = 3.0 ma 2 2.2 V Output Low Voltage VOL2B IOL = 4 ma 0.3 0.4 V Output High Current IOH2B VOH =.7 V 20 6 ma Output Low Current IOL2B VOL = 0.7 V 22 26 ma Rise Time tr2b VOL = 0.4 V, VOH = 2.0 V.42.6 ns Fall Time tf2b VOH = 2.0 V, VOL = 0.4 V 0.95.6 ns Duty Cycle dt2b VT =.25 V 45 49.5 55 ns Skew tsk2b VT =.25 V 60 250 ps tjcyccyc2b VT =.25 V 50 250 ps Jitter tjs2b VT =.25 V 80 50 ps tjabs2b VT =.25 V 250 80 +250 ps Guaranteed by design, not 00% tested in production.

ICS94802 Electrical Characteristics PCI TA = 0 70C; VDD = VDDL = 3.3 V +/5%; CL = 30 pf (unless otherwise stated) PARAMETER SYMBOL CONDITIONS M TYP MAX UNITS Output Frequency FO 30 33 Output Impedance RDSP VO = VDD*(0.5) 2 55 Ω Output Impedance RDSN VO = VDD*(0.5) 2 55 Ω Output High Voltage VOH IOH = 4.5 ma 2.4 2.7 V Output Low Voltage VOL IOL = 9.4 ma 0.2 0.4 V Output High Current IOH VOH = 2.0 V 47 22 ma Output Low Current IOL VOL = 0.8 V 7. 47.5 ma Rise Time tr VOL = 0.4 V, VOH = 2.4 V.5 2 ns Fall Time tf VOH = 2.4 V, VOL = 0.4 V. 2 ns Duty Cycle dt VT =.5 V 45 5 55 % Skew tsk VT =.5 V 00 500 ps Jitter tjs VT =.5 V 50 50 ps tjabs VT =.5 V 250 20 250 ps Guaranteed by design, not 00% tested in production. Electrical Characteristics SDRAM TA = 0 70C; VDD = VDDL = 3.3 V +/5%; CL = 20 30 pf (unless otherwise stated) PARAMETER SYMBOL CONDITIONS M TYP MAX UNITS Output Frequency FO3 60 66 Output Impedance RDSP3 VO = VDD*(0.5) 0 24 Ω Output Impedance RDSN3 VO = VDD*(0.5) 0 24 Ω Output High Voltage VOH3 IOH = 24 ma 2.4 2.5 V Output Low Voltage VOL3 IOL = 23 ma 0.35 0.4 V Output High Current IOH3 VOH = 2.0 V 47 40 ma Output Low Current IOL3 VOL = 0.8 V 4 47.5 ma Rise Time Tr3 VOL = 0.4 V, VOH = 2.4 V.45.7 ns Fall Time Tf3 VOH = 2.4 V, VOL = 0.4 V.2.5 ns Duty Cycle Dt3 VT =.5 V 45 5 55 % Skew Tsk3 VT =.5 V 80 500 ps Jitter Tjs3 VT =.5 V 40 50 ps Tjabs3 VT =.5 V 250 250 ps Guaranteed by design, not 00% tested in production.

ICS94802 Electrical Characteristics REF0 TA = 0 70C; VDD = VDDL = 3.3 V +/5%; CL = 20 45 pf (unless otherwise stated) PARAMETER SYMBOL CONDITIONS M TYP MAX UNITS Output Frequency FO7 4.38 Output Impedance RDSP7 VO = VDD*(0.5) 0 24 Ω Output Impedance RDSN7 VO = VDD*(0.5) 0 24 Ω Output High Voltage VOH7 IOH = 24 ma 2.4 2.5 V Output Low Voltage VOL7 IOL = 23 ma 0.35 0.4 V Output High Current IOH7 VOH = 2.0 V 47 40 ma Output Low Current IOL7 VOL = 0.8 V 4 47.5 ma Rise Time Tr7 VOL = 0.4 V, VOH = 2.4 V.8 2 ns Fall Time Tf7 VOH = 2.4 V, VOL = 0.4 V.4 2 ns Duty Cycle Dt7 VT =.5 V 45 52 45 % Jitter Tjs7 VT =.5 V 50 350 ps Tjabs7 VT =.5 V 600 600 ps Guarenteed by design, not 00% tested in production. Electrical Characteristics 24M, 48M, REF TA = 0 70C; VDD = VDDL = 3.3 V +/5%; CL = 0 20 pf (unless otherwise stated) PARAMETER SYMBOL CONDITIONS M TYP MAX UNITS Output Frequency FO24M 24 Output Frequency FO48M 48 Output Frequency FOREF 4.38 Output Impedance RDSP5 VO = VDD*(0.5) 20 60 Ω Output Impedance RDSN5 VO = VDD*(0.5) 20 60 Ω Output High Voltage VOH5 IOH = 6 ma 2.4 2.5 V Output Low Voltage VOL5 IOL = 9 ma 0.2 0.4 V Output High Current IOH5 VOH = 2.0 V 29 22 ma Output Low Current IOL5 VOL = 0.8 V 6 25 ma Rise Time tr5 VOL = 0.4 V, VOH = 2.4 V.8 4 ns Fall Time tf5 VOH = 2.4 V, VOL = 0.4 V.7 4 ns Duty Cycle dt5 VT =.5 V 45 5 55 % Jitter tjs5a VT =.5 V; Fixed Clocks 50 50 ps tjs5b VT =.5 V; Ref Clocks 50 350 tjabs5a VT =.5 V; Fixed Clocks 250 20 250 tjabs5b VT =.5 V; Ref Clocks 600 600 ps Guarenteed by design, not 00% tested in production.

ICS94802

ICS94802 Ordering Information ICS948F02 ICS XXXX F PPP SSOP Package SYMBOL COMMON DIMENSIONS VARIATIONS D N M. N OM. M AX. M. N OM. MAX. A. 095. 0. 0 AC. 620. 625. 630 48 A. 008. 02. 06 AD. 720. 725. 730 56 A2. 088. 090.092 B. 008. 00.035 C. 005. 006.0085 D See Variations E. 292. 296.299 e 0.025 BSC H. 400. 406.40 h. 00. 03.06 L. 024. 032.040 N See Variations 0 5 8 X. 085. 093.00 ICS reserves the right to make changes in the device data identified in this publication without further notice. ICS advises its customers to obtain the latest version of all device data to verify that any information being relied upon by the customer is current and accurate.