Modeling and CAD Challenges for DFY. Patrick G. Drennan Freescale Semiconductor Tempe, AZ, USA

Similar documents
Layout and technology

Outline. Layout and technology. CMOS technology Design rules Analog layout Mismatch INF4420. Jørgen Andreas Michaelsen Spring / 80 2 / 80

18-Mar-08. Lecture 5, Transistor matching and good layout techniques

Prepared by Dr. Ulkuhan Guler GT-Bionics Lab Georgia Institute of Technology

CMOS Digital Integrated Circuits Lec 2 Fabrication of MOSFETs

IFSIN. WEB PAGE Fall ://weble.upc.es/ifsin/

INF4420 Layout and CMOS processing technology

Processing and Reliability Issues That Impact Design Practice. Overview

Process and Environmental Variation Impacts on ASIC Timing

(a) (d) (e) (b) (c) (f) 3D-NAND Flash and Its Manufacturing Process

Variation-Aware Design for Nanometer Generation LSI

Process Variability and the SUPERAID7 Approach

Session 3: Solid State Devices. Silicon on Insulator

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

Wiring Parasitics. Contact Resistance Measurement and Rules

2.8 - CMOS TECHNOLOGY

45nm Bulk CMOS Within-Die Variations. Courtesy of C. Spanos (UC Berkeley) Lecture 11. Process-induced Variability I: Random

CMOS Scaling and Variability

Bridging the Gap between Dreams and Nano-Scale Reality

Understanding MOSFET Mismatch for Analog Design

Trends and Challenges in VLSI Technology Scaling Towards 100nm

ECSE-6300 IC Fabrication Laboratory Lecture 9 MOSFETs. Lecture Outline

ECE 5745 Complex Digital ASIC Design Topic 2: CMOS Devices

Fabrication, Corner, Layout, Matching, & etc.

Advanced Digital Integrated Circuits. Lecture 2: Scaling Trends. Announcements. No office hour next Monday. Extra office hour Tuesday 2-3pm

Chapter 3. Digital Integrated Circuit Design I. ECE 425/525 Chapter 3. Substrates in MOS doped n or p type Silicon (Chemical.

Chapter 3 Basics Semiconductor Devices and Processing

EECS130 Integrated Circuit Devices

Chapter 3: Basics Semiconductor Devices and Processing 2006/9/27 1. Topics

Improving CMOS Speed and Switching Energy with Vacuum-Gap Structures

Digital Integrated Circuit Design I ECE 425/525 Chapter 3

Three Terminal Devices

MOSFET & IC Basics - GATE Problems (Part - I)

Optolith 2D Lithography Simulator

Section 2: Lithography. Jaeger Chapter 2. EE143 Ali Javey Slide 5-1

EE 434 ASIC and Digital Systems. Prof. Dae Hyun Kim School of Electrical Engineering and Computer Science Washington State University.

Fin-Shaped Field Effect Transistor (FinFET) Min Ku Kim 03/07/2018

EE241 - Spring 2013 Advanced Digital Integrated Circuits. Announcements. Sign up for Piazza if you haven t already

Photolithography I ( Part 1 )

Jan Bogaerts imec

FinFET-based Design for Robust Nanoscale SRAM

Modeling the Effects of Systematic Process Variation on Circuit Performance

LSI ON GLASS SUBSTRATES

ECSE-6300 IC Fabrication Laboratory Lecture 7 MOSFETs. Lecture Outline

Microelectronics, BSc course

Section 2: Lithography. Jaeger Chapter 2 Litho Reader. EE143 Ali Javey Slide 5-1

Physical Design of Digital Integrated Circuits (EN0291 S40) Sherief Reda Division of Engineering, Brown University Fall 2006

Chapter 3 CMOS processing technology (II)

MODELING OF DETERMINISTIC WITHIN-DIE VARIATION IN TIMING ANALYSIS, LEAKAGE CURRENT ANALYSIS, AND DELAY FAULT DIAGNOSIS

CMOS Technology. 1. Why CMOS 2. Qualitative MOSFET model 3. Building a MOSFET 4. CMOS logic gates. Handouts: Lecture Slides. metal ndiff.

On-Chip Transistor Characterization Arrays with Digital Interfaces for Variability Characterization *

In this lecture we will begin a new topic namely the Metal-Oxide-Semiconductor Field Effect Transistor.

Topic 3. CMOS Fabrication Process

FinFET vs. FD-SOI Key Advantages & Disadvantages

Transistor was first invented by William.B.Shockley, Walter Brattain and John Bardeen of Bell Labratories. In 1961, first IC was introduced.

Section 2: Lithography. Jaeger Chapter 2 Litho Reader. The lithographic process

+1 (479)

Active Pixel Sensors Fabricated in a Standard 0.18 um CMOS Technology

EE 5611 Introduction to Microelectronic Technologies Fall Thursday, September 04, 2014 Lecture 02

Manufacturing Characterization for DFM

IWORID J. Schmitz page 1. Wafer-level CMOS post-processing Jurriaan Schmitz

ADVANCED MATERIALS AND PROCESSES FOR NANOMETER-SCALE FINFETS

Chapter 2 : Semiconductor Materials & Devices (II) Feb

Chapter 1, Introduction

Final Exam Topics. IC Technology Advancement. Microelectronics Technology in the 21 st Century. Intel s 90 nm CMOS Technology. 14 nm CMOS Transistors

Layout of a Inverter. Topic 3. CMOS Fabrication Process. The CMOS Process - photolithography (2) The CMOS Process - photolithography (1) v o.

USCi MOSFET progress (ARL HVPT program)

Plasma Charging Damage Induced by a Power Ramp Down Step in the end of Plasma Enhanced Chemical Vapour Deposition (PECVD) Process

Progress Energy Distinguished University Professor Jay Baliga. April 11, Acknowledgements

Basic Layout Techniques

Towards a Model for Impact of Technology Evolution on Wafer-Level ESD Damage Susceptibility. Lou DeChiaro Terry Welsher

FABRICATION OF CMOS INTEGRATED CIRCUITS. Dr. Mohammed M. Farag

Evaluation of STI degradation using temperature dependence of leakage current in parasitic STI MOSFET

EE410 Test Structures & Testing

Semiconductor Memory: DRAM and SRAM. Department of Electrical and Computer Engineering, National University of Singapore

FinFET Devices and Technologies

Silicon Carrier-Depletion-Based Mach-Zehnder and Ring Modulators with Different Doping Patterns for Telecommunication and Optical Interconnect

Innovation to Advance Moore s Law Requires Core Technology Revolution

The Art of ANALOG LAYOUT Second Edition

Deep Submicron Interconnect. 0.18um vs. 013um Interconnect

write-nanocircuits Direct-write Jaebum Joo and Joseph M. Jacobson Molecular Machines, Media Lab Massachusetts Institute of Technology, Cambridge, MA

Newer process technology (since 1999) includes :

STATISTICAL DESIGN AND YIELD ENHANCEMENT OF LOW VOLTAGE CMOS ANALOG VLSI CIRCUITS

CMP for More Than Moore

420 Intro to VLSI Design

Key Questions. ECE 340 Lecture 39 : Introduction to the BJT-II 4/28/14. Class Outline: Fabrication of BJTs BJT Operation

Alternatives to standard MOSFETs. What problems are we really trying to solve?

Analog IC Design. Lecture 1,2: Introduction & MOS transistors. Henrik Sjöland. Dept. of Electrical and Information Technology

Semiconductor TCAD Tools

Basic Functional Analysis. Sample Report Richmond Road, Suite 500, Ottawa, ON K2H 5B7 Canada Tel:

Lecture 27 ANNOUNCEMENTS. Regular office hours will end on Monday 12/10 Special office hours will be posted on the EE105 website

Managing Within Budget

n-channel LDMOS WITH STI FOR BREAKDOWN VOLTAGE ENHANCEMENT AND IMPROVED R ON

EECS130 Integrated Circuit Devices

PERSPECTIVES FOR DISRUPTIVE 200MM/8-INCH GAN POWER DEVICE AND GAN-IC TECHNOLOGY DR. DENIS MARCON SR. BUSINESS DEVELOPMENT MANAGER

Digital Integrated Circuits EECS 312

Wafer-scale 3D integration of silicon-on-insulator RF amplifiers

A New High Performance Complementary Bipolar Technology Featuring 45GHz NPN and 20GHz PNP Devices.

Hot Topics and Cool Ideas in Scaled CMOS Analog Design

Transcription:

Modeling and CAD Challenges for DFY Patrick G. Drennan Freescale Semiconductor Tempe, AZ, USA

Outline Unphysical casing and statistical models Process gradients Gate protect diodes Shallow trench isolation (STI) stress Well proximity Device rotations Metal effects (routing and dummy) Summary Slide 2

What Causes Local Variation? Poly/metal grain edge L eff1 > L eff2 dielectric composition and thickness dopant placement and clustering contact quality gate oxide defects emitter contact many others Slide 3

What Causes Local Variation? Perimeter σ L2 α 1/W L i L k σ W2 α 1/L Area σ t ox2 α 1/LW σ Leff 1 σ Leff 1 > σ Leff2 Slide 4

Local versus Global Local Global L eff1 > L eff2 L eff1 > L eff2 Geometry dependent Geometry independent Lot-to-lot variation Wafer-to-wafer variation Systematic gradients Slide 5

4 Perspectives on Variation Components Global Local Correlated Uncorrelated Interdie Intradie Not matched Matched Slide 6

Correlated and Uncorrelated Components of Variation Mismatch dominates for for small small geometries Best-case, worst-case analysis for for digital design is is wrong! Slide 7

3 Perspectives on Mismatch Data: Difrenza, et al, Proc. 2002 IEEE ICMTS Model: McAndrew & Drennan, Nanotech 2002 Slide 8

Gradients in the Presence of Local Variation Slide 9

Gradients Slide 10

Confounding of Gradients & Local Variation Gradients can can and and are are reflected in in both both the the expectation (mean, median) and and dispersion (standard deviation) estimates of of the the mismatch distribution. A statistically significant mean mean or or median can can only only come come from from gradient effect effect Slide 11

Gradients Slide 12

Gradients Several different types Process Temperature Stress (i.e. package) What looks like gradients locally, looks like global variation macroscopically noted exception: ACLV / AFLV. Separate gradients (magnitude & direction) for each process parameter. Slide 13

ACLV / AFLV Across Chip Linewidth Variation Across Field Linewidth Variation Repeated trend from chip-to-chip Systematic variation/deviation across chip Not detected by traditional process monitor Step & Scan lithography Mask generation errors Slide 14

Putting the Pieces Together shown shown as as linear, linear, but but almost almost always always contains contains nonlinear nonlinear components ACLV Gradient Local variation Slide 15 Total variation (not including LtL WtW var.)

What s wrong with this picture? Slide 16

What s wrong with this picture? (hint: turn off Metal 3) Slide 17

Field Oxide (Shallow Trench Isolation) Stress Slide 18

Field Oxide (Shallow Trench Isolation) Stress Id Mismatch Mean(Id1) SD(Idmm) 12 10 8 6 4 2 0 Split active Shared active Id1 (A) 5.00E-03 4.50E-03 4.00E-03 3.50E-03 3.00E-03 2.50E-03 2.00E-03 1.50E-03 1.00E-03 5.00E-04 0.00E+00 Split active Shared active 0 0.5 1 1.5 0 0.5 1 1.5 Vgs (V) Vg (V) % Diff in MM b/t shared and split active %Diff in Mean(Id) b/t shared and split active 600 45 500 40 35 400 30 % Diff 300 % Diff 25 20 200 15 100 10 5 0 0 0.2 0.4 0.6 0.8 1 1.2 1.4 0 0 0.2 0.4 0.6 0.8 1 1.2 1.4 Vgs (V) Vgs (V) Slide 19

Well Proximity Photoresist STI STI pwell STI n+ p+ STI n+ p+ pwell n+ Slide 20

Device Orientation This is what you draw D 1 S S D 2 This is what you get on an older technologies (>0.5um) D 1 S S D 2 Wafer Wafer is is tilted tilted at at 7 degrees degrees during during S/D S/D implant implant to to avoid avoid channeling This is what you get on recent technologies (<0.18um) & it gets worse as the technology gets smaller n+ D 1 S S D 2 p+ p+ n+ n+ substrate = p- Pocket Pocket or or halo halo dopant dopantis is implanted implanted at at an an angle angle in in mult. mult. directions. directions. Halo Halo I/I I/I sets sets Vt. Vt. Small Small change change in in halo halo I/I I/I big big change change in in device. device. Slide 21

Metal Routing & Metal Tiling (aka Dummies) Why? Need/want to route metal over devices (esp. large banks) Dummy metals placed to achieve uniform density of dielectric and metal during CMP What? Parasitic capacitances Al metal affects underlying devices H. P. Tuinhout, et al, Proc. 1996 IEEE IEDM Poly resistors and MOSFETs are affected most Two mechanisms Mechanical stress Local modification of the anneal conditions > Metal blocks N2H2 (forming gas) anneal used in latter stages of process flow > Al by itself, is unstable Wants to oxidize (2Al + 3H 2 O => Al 2 O 3 + 6H) Free H produces locally enhanced anneal Higher level metals have less impact Lower density metal has less impact M1-M3 tiles Slide 22

Metal Routing & Metal Tiling (aka Dummies) Al Deposit and Etch Cu Damascene Start at some inter-layer dielectric (ILD) above substrate ILD ILD Start at some inter-layer dielectric (ILD) above substrate Deposit & pattern Al ILD ILD Pattern and etch metal route and vias Deposit new layer of ILD ILD Cu ILD Deposit Cu over entire wafer Etch back new ILD in chemical planarization process ILD ILD Cu Via Use Chemical / Mechanical Polishing (CMP) to remove unwanted Cu Slide 23

Summary Impact Modeling CAD Statistics All MOSFETs Models based local & global variation New casing & statistical simulation approach Gradients All devices Location dependant models Back annotation of coordinates from layout to schematic GPD s Offsets in matched MOSFETs Digitally motivated antenna ratios not applicable to analog Check for GPD connected in metal 1 STI stress Non-unity ratios. Shared active vs split aa. Parameters added to compact models Extraction of active area shape & size Well Proximity All MOSFETs Parameters added to compact models Extraction of well edge shape, size & proximity Device rotations Critically timed digital. Matched analog Rotation/mirror dependant models Already exists Metal proximity Matched analog How close is too close? How big the metal? Which metal layers? RC extraction & keepout regions Slide 24

Slide 25