KAI Advance Information (H) 4800 (V) Interline CCD Image Sensor

Similar documents
KAI (H) x 4384 (V) Interline CCD Image Sensor

KAI (H) x 3264 (V) Interline CCD Image Sensor

KAI (H) x 2472 (V) Interline CCD Image Sensor

KAI (H) x 2472 (V) Interline CCD Image Sensor

DEVICE PERFORMANCE SPECIFICATION Revision 1.0 MTD/PS-1196 June 28, 2011 KODAK KAI IMAGE SENSOR 6576 (H) X 4384 (V) INTERLINE CCD IMAGE SENSOR

DEVICE PERFORMANCE SPECIFICATION Revision 3.0 MTD/PS-1033 June 9, 2010 KODAK KAI IMAGE SENSOR 1024 (H) X 1024 (V) INTERLINE CCD IMAGE SENSOR

KODAK KAI IMAGE SENSOR

KAI (H) x 3232 (V) Interline CCD Image Sensor

KAI IMAGE SENSOR 4896 (H) X 3264 (V) INTERLINE CCD IMAGE SENSOR JUNE 15, 2012 DEVICE PERFORMANCE SPECIFICATION REVISION 1.

KODAK KAI IMAGE SENSOR

KAI IMAGE SENSOR 1920 (H) X 1080 (V) INTERLINE CCD IMAGE SENSOR APRIL 29, 2013 DEVICE PERFORMANCE SPECIFICATION REVISION 3.

KODAK KAI IMAGE SENSOR

KAI IMAGE SENSOR 1024 (H) X 1024 (V) INTERLINE CCD IMAGE SENSOR APRIL 29, 2013 DEVICE PERFORMANCE SPECIFICATION REVISION 3.

KAI IMAGE SENSOR 4896 (H) X 3264 (V) INTERLINE CCD IMAGE SENSOR SEPTEMBER 15, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 6.

KAI IMAGE SENSOR 2336 (H) X 1752 (V) INTERLINE CCD IMAGE SENSOR NOVEMBER 16, 2012 DEVICE PERFORMANCE SPECIFICATION REVISION 2.

KAI IMAGE SENSOR 1600 (H) X 1200 (V) INTERLINE CCD IMAGE SENSOR NOVEMBER 13, 2013 DEVICE PERFORMANCE SPECIFICATION REVISION 6.

KAI IMAGE SENSOR 1600 (H) X 1200 (V) INTERLINE CCD IMAGE SENSOR JULY 21, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 7.

KAI IMAGE SENSOR 2336 (H) X 1752 (V) INTERLINE CCD IMAGE SENSOR JULY 21, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 5.

KAI (H) x 1080 (V) Interline CCD Image Sensor

KAI (H) x 2048 (V) Interline CCD Image Sensor

KAI (H) x 3248 (V) Interline CCD Image Sensor

KAI IMAGE SENSOR 2048(H) X 2048 (V) INTERLINE CCD IMAGE SENSOR JUNE 12, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 2.

KAF (H) x 2085 (V) Full Frame CCD Image Sensor

KAI (H) x 2672 (V) Interline CCD Image Sensor

Extended V GSS range ( 25V) for battery applications

Surveillance Scientific Imaging Medical Imaging Intelligent Transportation. Figure 1. KAE Interline Transfer EMCCD Image Sensor

COLOR FILTER PATTERNS

Dual N-Channel, Digital FET

Features D G. T A =25 o C unless otherwise noted. Symbol Parameter Ratings Units. (Note 1a) 3.8. (Note 1b) 1.6

FJP13007 High Voltage Fast-Switching NPN Power Transistor

NCS2005. Operational Amplifier, Low Power, 8 MHz GBW, Rail-to-Rail Input-Output

QED223 Plastic Infrared Light Emitting Diode

P-Channel PowerTrench MOSFET

PUBLICATION ORDERING INFORMATION. Semiconductor Components Industries, LLC

KAE (H) x 2096 (V) Interline Transfer EMCCD Image Sensor

General Description. Applications. Power management Load switch Q2 3 5 Q1

Features. TA=25 o C unless otherwise noted

NCV8440, NCV8440A. Protected Power MOSFET. 2.6 A, 52 V, N Channel, Logic Level, Clamped MOSFET w/ ESD Protection

BAV ma 70 V High Conductance Ultra-Fast Switching Diode

Absolute Maximum Ratings T C = 25 o C, Unless Otherwise Specified BUZ11 Drain to Source Breakdown Voltage (Note 1)

FGH12040WD 1200 V, 40 A Field Stop Trench IGBT

BAV103 High Voltage, General Purpose Diode

NXH80B120H2Q0SG. Dual Boost Power Module V, 40 A IGBT with SiC Rectifier

FDS8949 Dual N-Channel Logic Level PowerTrench MOSFET

NC7S00 TinyLogic HS 2-Input NAND Gate

FDN335N N-Channel 2.5V Specified PowerTrench TM MOSFET

N-Channel Logic Level PowerTrench MOSFET

MM74HC04 Hex Inverter

NVC6S5A444NLZ. Power MOSFET. 60 V, 78 m, 4.5 A, N Channel

FDN327N FDN327N. N-Channel 1.8 Vgs Specified PowerTrench MOSFET. Absolute Maximum Ratings

FDS8984 N-Channel PowerTrench MOSFET 30V, 7A, 23mΩ

Is Now Part of To learn more about ON Semiconductor, please visit our website at

FDS8935. Dual P-Channel PowerTrench MOSFET. FDS8935 Dual P-Channel PowerTrench MOSFET. -80 V, -2.1 A, 183 mω

74VHC14 Hex Schmitt Inverter

FDD V P-Channel POWERTRENCH MOSFET

KODAK KAF-5101CE Image Sensor

N-Channel Logic Level Enhancement Mode Field Effect Transistor. Features. TA=25 o C unless otherwise noted

Is Now Part of To learn more about ON Semiconductor, please visit our website at

N-Channel PowerTrench MOSFET

NXH80T120L2Q0S2G/S2TG, NXH80T120L2Q0P2G. Q0PACK Module

N-Channel PowerTrench MOSFET

Electrical Characteristics T C = 5 C unless otherwise noted Symbol Parameter Test Conditions Min Typ Max Units Off Characteristics BS Drain-Source Bre

NC7S14 TinyLogic HS Inverter with Schmitt Trigger Input

NTMFD4C20N. Dual N-Channel Power MOSFET. 30 V, High Side 18 A / Low Side 27 A, Dual N Channel SO8FL

FDMA3028N. Dual N-Channel PowerTrench MOSFET. FDMA3028N Dual N-Channel PowerTrench MOSFET. 30 V, 3.8 A, 68 mω Features. General Description

MM74HC14 Hex Inverting Schmitt Trigger

FGH40N60SFDTU-F V, 40 A Field Stop IGBT

FDPC4044. Common Drain N-Channel PowerTrench MOSFET. FDPC4044 Common Drain N-Channel PowerTrench MOSFET. 30 V, 27 A, 4.

NSVS50030SB3 NSVS50031SB3. Bipolar Transistor ( )50 V, ( )3 A, Low V CE (sat), (PNP)NPN Single

Elerical Characteristics T C = 5 C unless otherwise noted Symbol Parameter Test Conditions Min Typ Max Unit Off Characteristics BS Drain-Source Breakd

Device Marking Device Package Reel Size Tape Width Quantity FQT1N60C FQT1N60C SOT mm 12mm 4000

NXH160T120L2Q2F2SG. Split T-Type NPC Power Module 1200 V, 160 A IGBT, 600 V, 100 A IGBT

KSC2383 NPN Epitaxial Silicon Transistor

Is Now Part of To learn more about ON Semiconductor, please visit our website at

Features. Symbol Parameter Ratings Units V DSS Drain-Source Voltage -40 V

N-Channel PowerTrench MOSFET

KAF- 1401E (H) x 1035 (V) Pixel. Enhanced Response. Full-Frame CCD Image Sensor. Performance Specification. Eastman Kodak Company

NUF6010MUT2G. 6-Channel EMI Filter with Integrated ESD Protection

KAE (H) 1080 (V) Interline CCD Image Sensor

P-Channel PowerTrench MOSFET -40V, -14A, 64mΩ

FCH023N65S3. Power MOSFET, N-Channel, SUPERFET III, Easy Drive, 650 V, 75 A, 23 m

KAF- 1602E (H) x 1024 (V) Pixel. Full-Frame CCD Image Sensor. Performance Specification. Eastman Kodak Company. Image Sensor Solutions

Features -4 A, -30 V. R DS(ON) G 3. = 25 C unless otherwise note. Symbol Parameter Ratings Units. Drain-Source Voltage -30 V

DEVICE PERFORMANCE SPECIFICATION Revision 2.0 MTD/PS-1027 July 24, 2007 KODAK KAI IMAGE SENSOR 4872(H) X 3248(V) INTERLINE CCD IMAGE SENSOR

PIN CONNECTIONS MAXIMUM RATINGS (T J = 25 C unless otherwise noted) SC 75 (3 Leads) Parameter Symbol Value Unit Drain to Source Voltage V DSS 30 V

NC7SZ175 TinyLogic UHS D-Type Flip-Flop with Asynchronous Clear

J109 / MMBFJ108 N-Channel Switch

NVLJD4007NZTBG. Small Signal MOSFET. 30 V, 245 ma, Dual, N Channel, Gate ESD Protection, 2x2 WDFN Package

Features 2.5 A, 30 V. R DS(ON) = 25 C unless otherwise note. Symbol Parameter Ratings Units. Drain-Source Voltage 30 V

Features S 1. TA=25 o C unless otherwise noted

NUF8401MNT4G. 8-Channel EMI Filter with Integrated ESD Protection

Is Now Part of. To learn more about ON Semiconductor, please visit our website at

NTHD4502NT1G. Power MOSFET. 30 V, 3.9 A, Dual N Channel ChipFET

N-Channel SuperFET MOSFET

Is Now Part of. To learn more about ON Semiconductor, please visit our website at

FGH75T65SQDNL4. 75 A, 650 V V CEsat = 1.50 V E on = 1.25 mj

KAF-3200E / KAF-3200ME

Is Now Part of To learn more about ON Semiconductor, please visit our website at

EFC2J013NUZ/D. Power MOSFET for 1-Cell Lithium-ion Battery Protection 12 V, 5.8 mω, 17 A, Dual N-Channel

FDC655BN Single N-Channel, Logic Level, PowerTrench MOSFET

Transcription:

KAI-50140 Advance Information 10440 (H) x 4800 (V) Interline CCD Image Sensor Description The KAI 50140 image sensor is a 50 megapixel Interline Transfer CCD in a 2.18 to 1 aspect ratio, making it well suited to inspect displays commonly found on modern smartphones. Leveraging a 4.5 m pixel design that provides a 70% resolution increase compared to the KAI 29050 and KAI 29052 devices, the KAI 50140 provides excellent image uniformity and broad dynamic range. A flexible output architecture supports 1, 2, or 4 outputs for full resolution readout of up to 4 frames per second, and a true electronic shutter enables image capture without motion artifacts across a broad range of exposure times. Table 1. GENERAL SPECIFICATIONS Parameter Architecture Total Number of Pixels Number of Effective Pixels Number of Active Pixels Pixel Size Active Image Size Aspect Ratio 2.175:1 Number of Outputs 1, 2 or 4 Charge Capacity Output Sensitivity Quantum Efficiency Pan ( AXA, QXA) R, G, B ( FXA, QXA) Read Noise (f = 40 MHz) Dark Current Photodiode VCCD Dynamic Range Typical Value Interline CCD, Progressive Scan 10560 (H) 4920 (V) 10480 (H) 4840 (V) 10440 (H) 4800 (V) 4.5 m (H) 4.5 m (V) 46.98 mm (H) 21.60 mm (V) 51.71 mm (diag.) 645 1.3 optical format 13,000 electrons 42 V/e 45% 27%, 34%, 37% 13 electrons rms 7 electrons/s 50 electrons/s 66 db Charge Transfer Efficiency 0.999999 Blooming Suppression > 300 X Smear 98 db Image Lag Maximum Pixel Clock Speed Maximum Frame Rates Quad Output Dual Output Single Output Package Cover Glass < 10 electrons 60 MHz 4 fps 2 fps 1 fps 72 pin PGA AR coated, 2 Sides NOTE: All parameters are specified at T = 40 C unless otherwise noted. Figure 1. KAI 50140 CCD Image Sensor Features True electronic shutter with broad exposure latitude Low Noise Architecture Excellent Smear Performance Monochrome and Bayer Color CFA configurations Applications Industrial Imaging and Inspection Security and Surveillance ORDERING INFORMATION See detailed ordering and shipping information on page 2 of this data sheet. This document contains information on a new product. Specifications and information herein are subject to change without notice. Semiconductor Components Industries, LLC, 2016 October, 2018 Rev. P2 1 Publication Order Number: KAI 50140/D

ORDERING INFORMATION Table 2. ORDERING INFORMATION Part Number Description Marking Code KAI 50140 AXA JD B1 (Note 1) KAI 50140 AXA JD B2 (Note 1) KAI 50140 AXA JD AE KAI 50140 AXA JP B1 (Note 1) KAI 50140 AXA JP B2 (Note 1) KAI 50140 AXA JP AE KAI 50140 FXA JD B1 (Note 1) KAI 50140 FXA JD B2 (Note 1) Monochrome, Special Microlens, PGA Package, Sealed Clear Cover Glass with AR coating (both sides), Grade 1 Monochrome, Special Microlens, PGA Package, Sealed Clear Cover Glass with AR coating (both sides), Grade 2 Monochrome, Special Microlens, PGA Package, Sealed Clear Cover Glass with AR coating (both sides), Engineering Grade Monochrome, Special Microlens, PGA Package, Taped Clear Cover Glass (no coatings), Grade 1 Monochrome, Special Microlens, PGA Package, Taped Clear Cover Glass (no coatings), Grade 2 Monochrome, Special Microlens, PGA Package, Taped Clear Cover Glass (no coatings), Engineering Grade Gen2 Color (Bayer RGB), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR coating (both sides), Grade 1 Gen2 Color (Bayer RGB), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR coating (both sides), Grade 2 KAI 50140 AXA Serial Number KAI 50140 AXA Serial Number KAI 50140 FXA Serial Number KAI 50140 FXA JD AE Gen2 Color (Bayer RGB), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR coating (both sides), Grade 2 NOTE: 1. Standard Grade part numbers are listed for informational purpose only. Standard Grade part numbers are not available for orders at this time. Please contact On Semiconductor for availability dates. See the ON Semiconductor Device Nomenclature document (TND310/D) for a full description of the naming convention used for image sensors. For reference documentation, including information on evaluation kits, please visit our web site at. 2

DEVICE DESCRIPTION Architecture RDcd Rc VDDc VOUTc OGc H2SLc V4T V3T V2T V1BT H1Sc H1Bc H2Sc H2Bc FDGcd SUB 1 11 40 8 12 5220 5220 12 8 40 11 1 ÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉ FLD 40 8 12 FDGcd H1Sd H1Bd H2Sd H2Bd V4T V3T V2T V1BT RDcd Rd VDDd VOUTd OGd H2SLd DevID ESD 40 10440H x 4800V 8 12 12 8 4.5 m x 4.5 m Pixels 40 ESD RDab Ra VDDa VOUTa V1BT V2B V3B V4B 12 Inner Buffer 8 Outer Buffer 40 Dark ÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉ FLD 1 11 40 8 12 5220 5220 12 8 40 11 1 V1BT V2B V3B V4B RDab Rb VDDb VOUTb OGa H2SLa H1Sa H1Ba H2Sa H2Ba FDGab SUB FDGab H1Sb H1Bb H2Sb H2Bb OGb H2SLb Figure 2. Block Diagram Dark Reference Pixels There are 40 dark reference rows at the top and 40 dark rows at the bottom of the image sensor. The dark rows are not entirely dark and so should not be used for a dark reference level. Use the 40 dark columns on the left or right side of the image sensor as a dark reference. Under normal circumstances use only the center 38 columns of the 40 column dark reference due to potential light leakage. Dummy Pixels Within each horizontal shift register there are 12 leading additional shift phases. These pixels are designated as dummy pixels and should not be used to determine a dark reference level. In addition, there is one dummy row of pixels at the top and bottom of the image. Active Buffer Pixels 20 unshielded pixels adjacent to any leading or trailing dark reference regions are classified as active buffer pixels. These pixels are light sensitive but are not tested for defects and non uniformities. The 8 outer buffer pixels are less sensitive than the inner buffer pixels. The inner buffer pixels have the same sensitivity as the 10440 by 4800 active pixels. Image Acquisition An electronic representation of an image is formed when incident photons falling on the sensor plane create electron hole pairs within the individual silicon photodiodes. These photoelectrons are collected locally by the formation of potential wells at each photo site. Below photodiode saturation, the number of photoelectrons collected at each pixel is linearly dependent upon light level and exposure time and non linearly dependent on wavelength. When the photodiodes charge capacity is reached, excess electrons are discharged into the substrate to prevent blooming. ESD Protection Adherence to the power up and power down sequence is critical. Failure to follow the proper power up and power down sequences may cause damage to the sensor. See Power Up and Power Down Sequence section. 3

Bayer Color Filter RDcd Rc VDDc VOUTc H1Sc H1Bc H2Sc H2Bc FDGcd SUB 1 11 40 8 12 5220 5220 12 8 40 11 1 FDGcd H1Sd H1Bd H2Sd H2Bd RDcd Rd VDDd VOUTd OGc H2SLc V4T V3T V2T V1BT B G G R FLD 40 8 12 B G G R V4T V3T V2T V1BT OGd H2SLd DevID ESD 40 10440H x 4800V 8 12 12 8 4.5 m x 4.5 m Pixels 40 ESD RDab Ra VDDa VOUTa V1BT V2B V3B V4B B G G R 12 Inner Buffer 8 Outer Buffer 40 Dark ÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉÉ FLD 1 11 40 8 12 5220 5220 12 8 40 11 1 B G G R V1BT V2B V3B V4B RDab Rb VDDb VOUTb OGa H2SLa H1Sa H1Ba H2Sa H2Ba FDGab SUB FDGab H1Sb H1Bb H2Sb H2Bb OGb H2SLb Figure 3. Bayer Color Filter Pattern 4

PHYSICAL DESCRIPTION Pin Description and Device Orientation V3T V1BT VDDd Rd H2SLd H1Bd H2Sd SUB N/C H2Sc H1Bc H2SLc Rc VDDc V1BT V3T 71 69 67 65 63 61 59 57 55 53 51 49 47 45 43 41 39 37 72 70 68 66 64 62 60 58 56 54 52 50 48 46 44 42 40 38 DevID V4T V2T VOUTd RDcd OGd H2Bd H1Sd FDGcd FDGcd H1Sc H2Bc OGc RDcd VOUTc V2T V4T ESD Pixel (1,1) ESD V4B V2B VOUTb RDab OGb H2Bb H1Sb FDGab FDGab H1Sa H2Ba OGa RDab VOUTa V2B V4B 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 V3B V1BT VDDb Rb H2SLb H1Bb H2Sb N/C SUB H2Sa H1Ba H2SLa Ra VDDa V1BT V3B Figure 4. Package Pin Description Top View 5

Table 3. PIN DESCRIPTION Pin Name Description Pin Name Description 1 V3B Vertical CCD Clock, Phase 3, Bottom 72 ESD ESD Protection Disable 71 V3T Vertical CCD Clock, Phase 3, Top 3 V1BT Vertical CCD Clock, Phase 1, Bottom and Top 70 V4T Vertical CCD Clock, Phase 4, Top 4 V4B Vertical CCD Clock, Phase 4, Bottom 69 V1BT Vertical CCD Clock, Phase 1, Bottom and Top 5 VDDa Output Amplifier Supply, Quadrant a 68 V2T Vertical CCD Clock, Phase 2, Top 6 V2B Vertical CCD Clock, Phase 2, Bottom 67 VDDc Output Amplifier Supply, Quadrant c 7 Ground 66 VOUTc Video Output, Quadrant c 8 VOUTa Video Output, Quadrant a 65 Ground 9 Ra Reset Gate, Quadrant a 64 RDcd Reset Drain, Quadrants c and d 10 RDab Reset Drain, Quadrants a and b 63 Rc Reset Gate, Quadrant c 11 H2SLa Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a 62 OGc Output Gate, Quadrant c 12 OGa Output Gate, Quadrant a 61 H2SLc Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant c 13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a 14 H2Ba Horizontal CCD Clock, Phase 2, Barrier, Quadrant a 15 H2Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 16 H1Sa Horizontal CCD Clock, Phase 1, Storage, Quadrant a 60 H2Bc Horizontal CCD Clock, Phase 2, Barrier, Quadrant c 59 H1Bc Horizontal CCD Clock, Phase 1, Barrier, Quadrant c 58 H1Sc Horizontal CCD Clock, Phase 1, Storage, Quadrant c 57 H2Sc Horizontal CCD Clock, Phase 2, Storage, Quadrant c 17 SUB Substrate 56 FDGcd Fast Line Dump Gate, Top 18 FDGab Fast Line Dump Gate, Bottom 55 N/C No Connect 19 N/C No Connect 54 FDGcd Fast Line Dump Gate, Top 20 FDGab Fast Line Dump Gate, Bottom 53 SUB Substrate 21 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 22 H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 23 H1Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b 24 H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b 25 H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 52 H1Sd Horizontal CCD Clock, Phase 1, Storage, Quadrant d 51 H2Sd Horizontal CCD Clock, Phase 2, Storage, Quadrant d 50 H2Bd Horizontal CCD Clock, Phase 2, Barrier, Quadrant d 49 H1Bd Horizontal CCD Clock, Phase 1, Barrier, Quadrant d 48 OGd Output Gate, Quadrant b 26 OGb Output Gate, Quadrant b 47 H2SLd Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant d 27 Rb Reset Gate, Quadrant b 46 RDcd Reset Drain, Quadrants c and d 28 RDab Reset Drain, Quadrants a and b 45 Rd Reset Gate, Quadrant d 29 Ground 44 VOUTd Video Output, Quadrant d 30 VOUTb Video Output, Quadrant b 43 Ground 31 VDDb Output Amplifier Supply, Quadrant b 42 V2T Vertical CCD Clock, Phase 2, Top 32 V2B Vertical CCD Clock, Phase 2, Bottom 41 VDDd Output Amplifier Supply, Quadrant d 33 V1BT Vertical CCD Clock, Phase 1, Bottom and Top 40 V4T Vertical CCD Clock, Phase 4, Top 34 V4B Vertical CCD Clock, Phase 4, Bottom 39 V1BT Vertical CCD Clock, Phase 1, Bottom and Top 35 V3B Vertical CCD Clock, Phase 3, Bottom 38 DevID Device Identification 36 ESD ESD Protection Disable 37 V3T Vertical CCD Clock, Phase 3, Top 1. Like named pins are internally connected and should have a common drive signal. 2. N/C pins (19, 55) should be left floating. 6

IMAGING PERFORMANCE Table 4. TYPICAL OPERATION CONDITIONS Unless otherwise noted, the Imaging Performance Specifications are measured using the following conditions. Description Condition Notes Light Source Continuous Red, Green and Blue LED Illumination For monochrome sensor, only green LED used Operation Nominal operating voltages and timing Table 5. PERFORMANCE PARAMETERS Performance parameters are by design Description Symbol Nom. Units Notes Maximum Photo response Nonlinearity NL 2 % 2 Maximum Signal Error due to Nonlinearity Differences NL 1 % 2 Horizontal CCD Charge Capacity HNe 40 ke Vertical CCD Charge Capacity VNe 20 ke Photodiode Charge Capacity PNe 13 ke 3 Image Lag Lag < 10 e Anti blooming Factor Xab > 300X Vertical Smear Smr 98 db 7 Read Noise n e T 13 e rms 4 Dynamic Range DR 60 db 4, 5 Output Amplifier DC Offset Vodc 8 V Output Amplifier Bandwidth f 3db 250 MHz 6 Output Amplifier Impedance Rout 127 Output Amplifier Sensitivity V/ N 42 V/e Peak Quantum Efficiency (KAI 50140 AXA and KAI 50140 QXA Configurations) Peak Quantum Efficiency (KAI 50140 AXA and KAI 50140 QXA Configurations) Blue Green Red QEmax 45 % QEmax 37 34 27 % Table 6. PERFORMANCE SPECIFICATIONS Description Symbol Min. Nom. Max. Units Temperature Tested At ( C) Dark Field Global Non Uniformity DSNU 5 mvpp 27, 40 Bright Field Global Non Uniformity BSNU 5 %rms 27, 40 1 Bright Field Global Peak to Peak Non Uniformity PRNU 30 %pp 27, 40 1 Maximum Gain Difference Between Outputs G 10 % 27, 40 2 Horizontal CCD Charge Transfer Efficiency HCTE 0.999995 0.999999 27, 40 Vertical CCD Charge Transfer Efficiency VCTE 0.999995 0.999999 27, 40 Photodiode Dark Current Ipd 7 50 e/p/s 40 Vertical CCD Dark Current Ivd 50 200 e/p/s 40 1. Per color 2. Value is over the range of 10% to 90% of photodiode saturation. 3. The operating value of the substrate voltage, VAB, will be marked on the shipping container for each device. The value of VAB is set such that the photodiode charge capacity is 546 mv. 4. At 60 MHz 5. Uses 20 LOG (PNe/ n e T ) 6. Assumes 5 pf load. 7. Green LED illumination. Notes 7

TYPICAL PERFORMANCE CURVES Quantum Efficiency Monochrome with Microlens 0.50 0.45 Measured with AR coated cover glass 0.40 Absolute Quantum Efficiency 0.35 0.30 0.25 0.20 0.15 0.10 0.05 0.00 300 350 400 450 500 550 600 650 700 750 800 850 900 950 1000 1050 1100 Wavelength (nm) Figure 5. Monochrome with Microlens Quantum Efficiency Gen2 Color (Bayer RGB) with Microlens 0.50 0.45 Measured with AR coated cover glass 0.40 Absolute Quantum Efficiency 0.35 0.30 0.25 0.20 0.15 0.10 0.05 0.00 300 350 400 450 500 550 600 650 700 750 800 850 900 950 1000 1050 1100 Wavelength (nm) Red Green Blue Figure 6. Gen2 Color (Bayer RGB) with Microlens Quantum Efficiency 8

Angular Quantum Efficiency For the curves marked Horizontal, the incident light angle is varied in a plane parallel to the HCCD. For the curves marked Vertical, the incident light angle is varied in a plane parallel to the VCCD. Monochrome with Microlens 100 90 Relative Quantum Efficiency (%) 80 70 60 50 40 30 20 10 0 25 20 15 10 5 0 5 10 15 20 25 Angle (degrees) Horizontal QE: KAI 43140 AXA Vertical QE: KAI 43140 AXA Figure 7. Monochrome with Microlens Angular Quantum Efficiency Dark Current versus Temperature 10000 1000 Dark Current (e/s/pixel) 100 10 1 0.1 2.9 1000/T (K) 3.0 3.1 3.2 3.3 3.4 T ( C) 72 60 50 40 30 20 Photodiode VCCD Figure 8. Dark Current vs. Temperature 9

Power-Estimated 1.8 1.6 1.4 1.2 Power (W) 1.0 0.8 0.6 0.4 0.2 0.0 10 15 20 25 30 35 40 HCCD Frequency (MHz) 45 50 55 60 Single Dual (Left/Right) Quad Figure 9. Power Frame Rates 5.0 4.5 4.0 3.5 3.0 Frame Rate (fps) 2.5 2.0 1.5 1.0 0.5 0.0 10 15 20 25 30 35 40 HCCD Frequency (MHz) 45 50 55 60 Single Dual (Left/Right) Quad Figure 10. Frame Rates 10

DEFECT DEFINITIONS Table 7. OPERATING CONDITIONS Description Condition Notes Light Source Continuous Red, Green, Blue, and/or Blue LED Illumination For the monochrome sensor, only the green LED is used Operation Nominal Operating Voltages and Timing Table 8. OPERATING PARAMETERS Description 1 Output 4 Outputs HCCD Clock Frequency 20 MHz 20 MHz Pixels Per Line 10560 5280 Lines Per Frame 4920 2460 Line Time 549.6 s 285.6 s Frame Time 2704.1 s 702.7 s Table 9. TIMING MODES Mode A Mode B Timing Modes Conditions 1 Output, no electronic shutter used. Photodiode integration time is equal to the Frame Time 4 Outputs, no electronic shutter used. Photodiode integration time is equal to the Frame time Table 10. DEFECT DEFINITIONS Description Column Defect Cluster Defect Major Point Defect Minor Point Defect Definition A group of more than 10 contiguous pixels along a single column that deviate from the neighboring columns by: more than 97 mv in the dark field using Timing Mode A at 40 C more than 97 mv in the dark field using Timing Mode A at 27 C more than 12% or +16% in the bright field using Timing Mode A at 27 C or 40 C A group of 2 to N contiguous defective pixels, but no more than W adjacent defects horizontally, that deviate from the neighboring pixels by: more than 570 mv in the dark field using Timing Mode A at 40 C more than 268 mv in the dark field using Timing Mode A at 27 C more than 12% or +16% in the bright field using Timing Mode A at 27 C or 40 C A single defective pixel that deviates from the neighboring pixels by: more than 570 mv in the dark field using Timing Mode A at 40 C more than 268 mv in the dark field using Timing Mode A at 27 C more than 12% or +16% in the bright field using Timing Mode A at 27 C or 40 C A single defective pixel that deviates from the neighboring pixels by: more than 285 mv in the dark field using Timing Mode A at 40 C Grade 1 Grade 2 (mono) Grade 2 (color) 0 7 2 30 W = 4 N 19 70 W = 5 N 38 70 W = 5 N 38 400 800 800 4000 8000 8000 1. Bright field is define as where the average signal level of the sensor is 382 mv, with the substrate voltage set to the recommend VAB setting such that the capacity of the photodiodes is 546 mv (13,000 electrons). 2. For the color devices (KAI 50140 FXA or KAI 50140 QXA), a bright field defective pixel is with respect to pixels of the same color. 3. Column and cluster defects are separated by no less than two (2) non defective pixels in any direction (excluding single pixel defects). 11

Defect Map The defect map supplied with each sensor is based upon testing at an ambient (27 C) temperature. Minor point VOUTa defects are not included in the defect map. All defective pixels are reference to pixel 1, 1 in the defect maps. VOUTb 40 dark rows 20 buffer rows 1, 1 Pixel 21, 21 Pixel 40 dark columns 20 buffer columns 10440 x 4800 Active Pixels 20 buffer columns 40 dark columns 20 buffer rows 40 dark rows VOUTc VOUTd Figure 11. Pixel 1, 1 Location OPERATION Table 11. ABSOLUTE MAXIMUM RATINGS Description Symbol Minimum Maximum Units Notes Operating Temperature Top 50 +70 C 1, 3 Humidity RH 5 90 % 2, 3 Output Bias Current Iout 60 ma 4 Off-Chip Load CL 10 pf Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Noise performance will degrade at higher temperatures. 2. T = 25 C. Excessive humidity will degrade MTTF. 3. The KAI 50140 image sensors have epoxy sealed cover glass. The seal formed is non*hermetic, and may allow moisture ingress over time, depending on the storage environment. As a result, care must be taken to avoid cooling the device below the dew point inside the package cavity, since this may result in condensation on the sensor. For all KAI 50140 configurations, no warranty, expressed or implied, covers condensation. 4. Total for all outputs. Maximum current is 15 ma for each output. Avoid shorting output pins to ground or any low impedance source during operation. Amplifier bandwidth increases at higher current and lower load capacitance at the expense of reduced gain (sensitivity). Table 12. ABSOLUTE MAXIMUM VOLTAGE RATINGS BETWEEN PINS AND GROUND Description Minimum Maximum Units Notes VDD, VOUT 0.4 +17.5 V 1 RD 0.4 +15.5 V 1 V1TB ESD 0.4 ESD + 24.0 V V2B, V2T, V3B, V3T, V3B, V3T ESD 0.4 ESD + 14.0 V FDGab, FDGcd ESD 0.4 ESD + 15.0 V H1, H2, H2L ESD 0.4 ESD + 14.0 V 1 12

Table 12. ABSOLUTE MAXIMUM VOLTAGE RATINGS BETWEEN PINS AND GROUND (continued) Description Minimum Maximum Units R ESD 0.4 ESD + 20.0 V 1 ESD 10.0 0.0 V SUB 0.4 40.0 V 2 1. refers to a, b, c, or d. 2. Refer to Application Note Using Interline CCD Image Sensors in High Intensity Visible Lighting Conditions. Power-Up and Power-Down Sequence Adherence to the power-up and power-down sequence is critical. Failure to follow the proper power-up and power-down sequences may cause damage to the sensor. Notes V+ Do Not Pulse the Electronic Shutter until ESD is Stable VDD SUB HCCD High Time ESD VCCD Low V Activate All Other Biases when ESD is Stable and Sub is above 3 V NOTES: 1. Activate all other biases when ESD is stable and SUB is above 3 V. 2. Do not pulse the electronic shutter until ESD is stable. 3. VDD cannot be +15 V when SUB is 0 V. 4. The VCCD clock waveform must not have a negative overshoot more than 0.4 V below the ESD voltage. See Figure 13. 5. The image sensor can be protected from an accidental improper ESD voltage by current limiting the SUB current to less than 10 ma. SUB and VDD must always be greater than. ESD must always be less than. Placing diodes between SUB, VDD, ESD and ground will protect the sensor from accidental overshoots of SUB, VDD and ESD during power on and power off. See Figure 14. Figure 12. Power-Up and Power-Down Sequence The VCCD clock waveform must not have a negative overshoot more than 0.4 V below the ESD voltage. 0.0 V ESD ESD 0.4 V All VCCD and FDG Clocks absolute maximum overshoot of 0.4 V. Figure 13. VCCD Clock Overshoots 13

VDD SUB ESD Figure 14. External Diode Protection Table 13. DC BIAS OPERATING CONDITIONS Description Pins Symbol Minimum Nominal Maximum Units Max. DC Current Reset Drain RD RD +12.3 +12.5 +12.7 V 10 A 1 Output Gate OG OG +2.0 +2.2 +2.4 V 10 A 1 Output Amplifier Supply VDD VDD +14.5 +15.0 +15.5 V 11 ma 1, 2 Ground +0.0 +0.0 +0.0 V 1.0 ma Substrate SUB VSUB +5.0 VAB VDD V 50 A 3, 8 ESD Protection Disable ESD ESD 9.2 9.0 8.8 V 50 A 6, 7 Output Bias Current VOUT Iout 3.0 5.0 10.0 ma 1, 4, 5 1. denotes a, b, c, or d. 2. The maximum DC current is for one output. Idd = Iout + Iss. See Figure 15. 3. The operating value of the substrate voltage, VAB, will be marked on the shipping container for each device. The value of VAB is set such that the photodiode charge capacity is the nominal PNe (see Specifications). 4. An output load sink must be applied to each VOUT pin to activate each output amplifier. 5. Nominal value required for 60 MHz operation per output. May be reduced for slower data rates and lower noise. 6. Adherence to the power-up and power-down sequence is critical. See Power Up and Power Down Sequence section. 7. ESD maximum value must be less than or equal to V1_L 0.4 V and V2_L 0.4 V. 8. Refer to Application Note Using Interline CCD Image Sensors in High Intensity Visible Lighting Conditions. Notes R RD VDD I DD HCCD Floating Diffusion I OUT VOUT OG I SS Source Follower #1 Figure 15. Output Amplifier Source Follower #2 Source Follower #3 14

AC Operating Conditions Table 14. CLOCK LEVELS Description Pins (Note 1) Symbol Level Minimum Nominal Maximum Units Capacitance (Note 2) Vertical CCD Clock, Phase 1 V1B, V1T V1_L Low 8.2 8.0 7.8 V 490 nf V1_M Mid 0.2 0.0 0.2 V1_H High +10.3 +10.5 +10.7 Vertical CCD Clock, Phase 2 V2B, V2T V2_L Low 8.2 8.0 7.8 V 280 nf V2_H High 0.2 0.0 +0.2 Vertical CCD Clock, Phase 3 V3B, V3T V3_L Low 8.2 8.0 7.8 V 300 nf V3_H High 0.2 0.0 +0.2 Vertical CCD Clock, Phase 4 V4B, V4T V4_L Low 8.2 8.0 7.8 V 280 nf Horizontal CCD Clock, Phase 1 Storage Horizontal CCD Clock, Phase 1 Barrier Horizontal CCD Clock, Phase 2 Storage Horizontal CCD Clock, Phase 2 Barrier Horizontal CCD Clock, Last Phase (Note 3) Reset Gate R R_L (Note 4) V4_H High 0.2 0.0 +0.2 H1S H1S_L Low 0.2 0.0 +0.2 V 840 pf H1S_H High +4.8 +5.0 +5.2 H1B H1B_L Low 0.2 0.0 +0.2 V 880 pf H1B_H High +4.8 +5.0 +5.2 H2S H2S_L Low 0.2 0.0 +0.2 V 720 pf H2S_H High +4.8 +5.0 +5.2 H2B H2B_L Low 0.2 0.0 +0.2 V 600 pf H2B_H High +4.8 +5.0 +5.2 H2SL H2SL_L Low 0.2 0.0 +0.2 V 20 pf H2LS_A High 4.8 +5.0 +5.2 Low +2.0 +.3.0 +3.2 V 20 pf R_H High +6.8 +7.0 +7.2 Electronic Shutter (Note 5, 8) SUB VES High +40 V 14 nf VES_ Offset Offset VAB+24 VAB+25 V Fast Line Dump Gate FDGab, FDGcd FDG_L Low 8.2 8.0 7.8 V 260 pf FDG_H High +4.5 +5.0 +5.5 1. denotes a, b, c, or d. 2. Capacitance is total for all like named pins. 3. Use separate clock driver for improved speed performance. 4. Reset low should be set to +2.0 volts for signal levels greater than 26,000 electrons. 5. Refer to Application Note Using Interline CCD Image Sensors in High Intensity Visible Lighting Conditions. 6. Capacitance values are estimated. 7. If the minimum horizontal clock low level is used ( 0.2 V), then the maximum horizontal clock amplitude should be used (5 V amplitude) to create a 2.0 V to 4.8 V clock. 8. Figure 16 shows the DC bias (VSUB) and AC clock (VES) applied to the SUB pin. Both the DC bias and AC clock are referenced to ground. The VES_Offset is referenced to VSUB. VES VES_Offset VSUB Figure 16. VSUB and VES Reference 15

Device Identification The device identification pin (DevID) may be used to determine which ON Semiconductor 4.5 micron pixel interline CCD sensor is being used. Table 15. DEVICE IDENTIFICATION KAI 50140 Description Pins Symbol Minimum Nominal Maximum Units Max. DC Current Device Identification DevID DevID 4,000 5,000 6,000 50 A 1, 2, 3 1. Nominal value subject to verification and/or change during release of preliminary specifications. 2. If the Device Identification is not used, it may be left disconnected. 3. After Device Identification resistance has been read during camera initialization, it is recommended that the circuit be disabled to prevent localized heating of the sensor due to current flow through the R_DeviceID resistor. Recommended Circuit Note that V1 must be a different value than V2. Notes V1 V2 R_external DevID ADC R_DeviceID KAI 50140 Figure 17. Device Identification Recommended Circuit 16

TIMING Table 16. REQUIREMENTS AND CHARACTERISTICS Description Symbol Minimum Nominal Maximum Units Notes Photodiode Transfer T PD 6 s VCCD Leading Pedestal T 3P 16 s VCCD Trailing Pedestal T 3D 16 s VCCD Transfer Delay T D 4 s VCCD Transfer T V 10 s VCCD Clock Cross-Over V VCR 75 100 % 1 VCCD Rise, Fall Time T VR, T VF 5 10 % 1, 2 FDG Delay T FDG 5 s HCCD Delay T HS 1 s HCCD Transfer T E 16.66 ns Shutter Transfer T SUB 1 s Shutter Delay T HD 1 s Reset Pulse T R 2.5 ns Reset Video Delay T RV 2.2 ns H2SL Video Delay T HV 3.1 ns Line Time T LINE 104.2 s Dual/Quad HCCD Readout 192.2 Single HCCD Readout Frame Time T FRAME 256.4 ms Quad HCCD Readout 1. Refer to Figure 22: VCCD Clock Rise Time, Fall Time and Edge Alignment. 2. Relative to the pulse width. 512.7 Dual HCCD Readout 945.7 Single HCCD Readout 17

Timing Flow Charts The timing sequence for the clocked device pins may be represented as one of seven patterns (P1 P7) as shown in the table below. The patterns are defined in Figure 18 and Figure 19. Contact ON Semiconductor Application Engineering for other readout modes. Table 17. TIMING SEQUENCES Device Pin Quad Readout Dual Readout VOUTa, VOUTb Dual Readout VOUTa, VOUTc Single Readout VOUTa V1BT P1BT P1BT P1BT P1BT V2T P2T P4B P2T P4B V3T P3T P3B P3T P3B V4T P4T P2B P4T P2B V1BT V2B V3B V4B H1Sa H1Ba H2Sa (Note 2) H2Ba Ra P1BT H1Sb P5 P5 H1Bb H2Sb (Note 2) P6 P6 H2Bb Rb P7 P7 (Note 1) or Off (Note 3) P7 (Note 1) or Off (Note 3) H1Sc P5 P5 (Note 1) or Off (Note 3) P5 P5 (Note 1) or Off (Note 3) H1Bc H2Sc (Note 2) P6 P6 (Note 1) or Off (Note 3) P6 P6 (Note 1) or Off (Note 3) H2Bc Rc P7 P7 (Note 1) or Off (Note 3) P7 P7 (Note 1) or Off (Note 3) H1Sd P5 P5 (Note 1) or Off (Note 3) P5 P5 (Note 1) or Off (Note 3) H1Bd H2Sd (Note 2) P6 P6 (Note 1) or Off (Note 3) P6 P6 (Note 1) or Off (Note 3) H2Bd Rd P7 P7 (Note 1) or Off (Note 3) P7 (Note 1) or Off (Note 3) P7 (Note 1) or Off (Note 3) P2B P3B P4B P5 P6 P7 P6 P5 P6 P5 # Lines/Frame (Minimum) # Pixels/Line (Minimum) 2460 4920 2460 4920 5292 10572 1. For optimal performance of the sensor. May be clocked at a lower frequency. If clocked at a lower frequency, the frequency selected should be a multiple of the frequency used on the a and b register. 2. H2SLx follows the same pattern as H2Sx For optimal speed performance, use a separate clock driver. 3. Off = R_H for the Reset Gate and H_H for the Horizontal CCD gates. Note that there may be operating conditions (high temperature and/or very bright light sources) that will cause blooming from the unused c/d register into the image area. 18

Photodiode Transfer Timing A row of charge is transferred to the HCCD on the falling edge of V1 as indicated in the P1 pattern below. Using this timing sequence, the leading dummy row or line is combined with the first dark row in the HCCD. The Last Line is dependent on readout mode either 5292 or 10572 minimum counts required. It is important to note that, in general, the rising edge of a vertical clock (patterns P1 P4) should be coincident or slightly leading a falling edge at the same time interval. This is particularly true at the point where P1 returns from the high (3 rd level) state to the mid state when P4 transitions from the low state to the high state. Pattern t d t 3p tpd t 3d td tv t v P1BT P2T P3T t v /2 t v /2 t v /2 t v /2 P4T t v t v P1BT P2B t v /2 t v /2 P3B P4B t hs t hs P5 Last Line L1 + Dummy Line L2 P6 P7 Figure 18. Photodiode Transfer Timing Line and Pixel Timing Each row of charge is transferred to the output, as illustrated below, on the falling edge of H2SL (indicated as P6 pattern). The number of pixels in a row is dependent on readout mode either 5292 or 10572 minimum counts required. Pattern t line P1BT P2T P3T P4T P1BT P2B P3B t v P4B P5 P6 P7 t v t e/2 t r t hs t e t e/2 t hs VOUT Pixel 1 Pixel 53 Pixel n Figure 19. Line and Pixel Timing 19

Pixel Timing Detail P5 P6 P7 VOUT t hv t rv Figure 20. Pixel Timing Detail Frame/Electronic Shutter Timing The SUB pin may be optionally clocked to provide electronic shuttering capability as shown below. The resulting photodiode integration time is defined from the falling edge of SUB to the falling edge of V1 (P1 pattern). Pattern t frame P1T/B SUB P6 t hd thd tsub t int Figure 21. Electronic Shutter Timing VCCD Clock Edge Alignment V VCR 90% 10% t VR t VF t V t VF t VR Figure 22. VCCD Clock Rise Time, Fall Time and Edge Alignment 20

Line and Pixel Timing Vertical Binning by 2 t v t v t v P1BT P2T P3T P4T P1BT P2B P3B P4B P5 P6 t e /2 t hs P7 Figure 23. Line and Pixel Timing Vertical Binning by 2 Fast Line Dump Timing The FDG pins may be optionally clocked to efficiently remove unwanted lines in the image resulting for increased frame rates at the expense of resolution. Below is an example of a 2 line dump sequence followed by a normal readout line. t v t v t v t v t v P1BT P2T P3T P4T FDGcd P1BT P2B P3B P4B T FDG T FDG FDGab P5 P6 P7 t e /2 t hs Figure 24. Fast Line Dump Timing 21

STORAGE CONDITIONS Table 18. STORAGE CONDITIONS Description Symbol Minimum Maximum Units Notes Storage Temperature T ST 55 +80 C 1 Humidity RH 5 90 % 2 1. Long term storage toward the maximum temperature will accelerate color filter degradation. 2. T = 25 C. Excessive humidity will degrade MTTF. For information on ESD and cover glass care and cleanliness, please download the Image Sensor Handling and Best Practices Application Note (AN52561/D) from. For information on soldering recommendations, please download the Soldering and Mounting Techniques Reference Manual (SOLDERRM/D) from. For quality and reliability information, please download the Quality & Reliability Handbook (HBD851/D) from. For information on device numbering and ordering codes, please download the Device Nomenclature technical note (TND310/D) from. For information on Standard terms and Conditions of Sale, please download Terms and Conditions from. 22

MECHANICAL INFORMATION Completed Assembly Notes: 1. See Ordering Information for marking code. 2. Glass epoxy not to extend over image array. 3. No materials to interfere with clearance through package holes. 4. Units: mm Figure 25. Completed Assembly (1 of 2) 23

Notes: 1. Units: mm Figure 26. Completed Assembly (2 of 2) 24

Cover Glass Notes: 1. Substrate = Schott D263T eco 2. Dust, Scratch, Inclusion Specification: a. 20 µm Max size in Zone A 3. MAR coated both sides 4. Spectral Transmission a. 350 365 nm: T 88% b. 365 405 nm: T 94% c. 405 450 nm: T 98% c. 450 650 nm: T 99% e. 650 690 nm: T 98% f. 690 770 nm: T 94% g. 770 870 nm: T 88% 5. Units: mm Figure 27. Cover Glass with AR Coatings 25

Notes: 1. Substrate = Schott D263T eco 2. Dust, Scratch, Inclusion Specification: a. 20 microns maximum size in Zone A 3. Units: mm 4. Cover glass does not have epoxy Figure 28. Cover Glass without AR Coatings 26

Cover Glass Transmission 100 90 80 70 Transmission (%) 60 50 40 30 20 10 0.0 200 300 400 500 600 700 800 900 Wavelength (nm) MAR Clear Figure 29. Cover Glass Transmission ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor s product/patent coverage may be accessed at /site/pdf/patent Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. Typical parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customer s technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303 675 2175 or 800 344 3860 Toll Free USA/Canada Fax: 303 675 2176 or 800 344 3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800 282 9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 27 ON Semiconductor Website: Order Literature: http:///orderlit For additional information, please contact your local Sales Representative KAI 50140/D