Dual Simultaneous Sampling, 20-Bit, 1Msps, Differential SAR ADC

Similar documents
12-Bit, 2Msps, Dual Simultaneous Sampling SAR ADCs with Internal Reference

12-/14-/16-Bit, 2Msps, Dual Simultaneous Sampling SAR ADCs with Internal Reference MAX11192/MAX11195/ MAX General Description

Tiny, 2.1mm x 1.6mm, 3Msps, Low-Power, Serial 12-Bit ADC

Low-Power, 12-Bit, Rail to Rail Voltage-Output Serial DAC in SOT23

16-Bit, 250ksps, +5V SAR ADC with Internal Reference in µmax

16-Bit, 500ksps, ±5V SAR ADC with Internal Reference in µmax

16-Bit, 500ksps, +5V Unipolar Input, SAR ADC, in Tiny 10-Pin µmax

60V High-Speed Precision Current-Sense Amplifier

Dual-Channel, High-Precision, High-Voltage, Current-Sense Amplifier

16-Bit, 250ksps, +5V Unipolar Input, SAR ADC, in Tiny 10-Pin µmax

18-Bit, 500ksps, ±5V SAR ADC with Internal Reference in TDFN

16-Channel, 1 MSPS, 12-Bit ADC with Sequencer in 28-Lead TSSOP AD7490-EP

16-Bit, 500ksps, ±5V SAR ADC with Internal Reference in TDFN

18-Bit, 500ksps, +5V Unipolar Input, SAR ADC, in Tiny 10-Pin µmax

400ksps/300ksps, Single-Supply, Low-Power, Serial 12-Bit ADCs with Internal Reference

18-Bit, 500ksps, ±5V SAR ADC with Internal Reference in TDFN

MAX11626 MAX11629/ MAX11632/MAX Bit, 300ksps ADCs with FIFO and Internal Reference

Nanopower Op Amp in Ultra-Tiny WLP and SOT23 Packages

Low-Power, Precision, 4-Bump WLP, Current-Sense Amplifier

Dual, 256-Tap, Nonvolatile, SPI-Interface, Linear-Taper Digital Potentiometers MAX5487/MAX5488/ MAX5489. Benefits and Features

16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range

AD Bit, 20/40/65 MSPS 3 V Low Power A/D Converter. Preliminary Technical Data

Precision, High-Bandwidth Op Amp

Dual 256-Tap, Volatile, Low-Voltage Linear Taper Digital Potentiometers

MAX14777 Quad Beyond-the-Rails -15V to +35V Analog Switch

16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range

Low-Power, Low-Glitch, Octal 12-Bit Voltage- Output DACs with Serial Interface

Dual, 12-Bit, 1.25Msps Simultaneous-Sampling ADCs with Serial Interface

10-Bit, Low-Power, Rail-to-Rail Voltage-Output Serial DAC in SOT23

Automotive Temperature Range Spread-Spectrum EconOscillator

Single-Supply, Low-Power, Serial 8-Bit ADCs

DOCSIS 3.0 Upstream Amplifier

Precision, Low-Power and Low-Noise Op Amp with RRIO

Micropower, Rail-to-Rail, 300kHz Op Amp with Shutdown in a Tiny, 6-Bump WLP

12-Bit, Low-Power, Dual, Voltage-Output DAC with Serial Interface

General Description. Benefits and Features. Simplified Block Diagram. Applications

Transimpedance Amplifier with 100mA Input Current Clamp for LiDAR Applications

PART. MAX1103EUA C to + 85 C 8 µmax +4V. MAX1104EUA C to + 85 C 8 µmax V DD +Denotes a lead(pb)-free/rohs-compliant package.

0.8Ω, Low-Voltage, 4-Channel Analog Multiplexer

Defibrillation/Surge/ESD Protector

MAX3523 Low-Power DOCSIS 3.1 Programmable-Gain Amplifier

MAX Bit, Single-Channel, Ultra-Low-Power, Delta Sigma ADC with 2-Wire Serial Interface

1.9GHz Power Amplifier

Ultra-Small, Ultra-Thin, 4-Bump Op Amp

Precision Uni-/Bidirectional, Current-Sense Amplifiers

DOCSIS 3.0 Upstream Amplifier

4-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 16-Lead TSSOP AD7904/AD7914/AD7924

Dual, 256-Tap, Nonvolatile, SPI-Interface, Linear-Taper Digital Potentiometers

TOP VIEW. Maxim Integrated Products 1

Micropower, Single-Supply, Rail-to-Rail, Precision Instrumentation Amplifiers MAX4194 MAX4197

Octal, 16-Bit DAC with 5 ppm/ C On-Chip Reference in 14-Lead TSSOP AD5668-EP

16-Bit, Single-Channel, Ultra-Low Power, Delta-Sigma ADC with 2-Wire Serial Interface

8-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 20-Lead TSSOP AD7908/AD7918/AD7928

MAX V Capable, Low-R ON, Beyond-the-Rails DPDT Analog Switch

I/O Op Amps with Shutdown

8-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 20-Lead TSSOP AD7908/AD7918/AD7928

High-Precision Voltage References with Temperature Sensor

Low-Cost, Voltage-Output, 16-Bit DACs with Internal Reference in µmax

Multirange, +5V, 12-Bit DAS with 2-Wire Serial Interface

8- and 4-Channel, ±3 x V REF Multirange Inputs, Serial 16-Bit ADCs

ADCS7476/ADCS7477/ADCS7478 1MSPS, 12-/10-/8-Bit A/D Converters in 6-Lead SOT-23

2-Channel, Software-Selectable, True Bipolar Input, 1 MSPS, 12-Bit Plus Sign ADC AD7322

0.6Ω, Low-Voltage, Single-Supply, Dual SPDT Analog Switch

500 ksps, 2-Channel, Software-Selectable, True Bipolar Input, 12-Bit Plus Sign ADC AD7321

SCLK 4 CS 1. Maxim Integrated Products 1

MAX11102/03/05/06/10/11/15/16/17. 2Msps/3Msps, Low-Power, Serial 12-/10-/8-Bit ADCs. Features. General Description. Applications. Ordering Information

MAX8863T/S/R, MAX8864T/S/R. Low-Dropout, 120mA Linear Regulators. General Description. Benefits and Features. Ordering Information.

ADC78H90 8-Channel, 500 ksps, 12-Bit A/D Converter

PART TEMP RANGE PIN-PACKAGE

AD7366-5/AD True Bipolar Input, 12-/14-Bit, 2-Channel, Simultaneous Sampling SAR ADCs FUNCTIONAL BLOCK DIAGRAM FEATURES GENERAL DESCRIPTION

MAX9812/MAX9813 Tiny, Low-Cost, Single/Dual-Input, Fixed-Gain Microphone Amplifiers with Integrated Bias

Multiplexers/Switches

Differential/Single-Ended Input, Dual 2 MSPS, 12-Bit, 3-Channel SAR ADC AD7266

12-Bit Low Power Sigma-Delta ADC AD7170

16-Bit, Low-Power, 2-Channel, Sigma-Delta ADC MX7705

Sigma-Delta ADCs. Benefits and Features. General Description. Applications. Functional Diagram

Regulators with BIAS Input

V CC OUT MAX9945 IN+ V EE

8-Channel, Software-Selectable True Bipolar Input, 12-Bit Plus Sign ADC AD7328

Differential/Single-Ended Input, Dual 1 MSPS, 12-Bit, 3-Channel SAR ADC AD7265

8-/4-/2-Channel, 14-Bit, Simultaneous-Sampling ADCs with ±10V, ±5V, and 0 to +5V Analog Input Ranges

8-Channel, 1 MSPS, 10-Bit SAR ADC AD7298-1

Parasitically Powered Digital Input

9-Bit, 30 MSPS ADC AD9049 REV. 0. Figure 1. Typical Connections FUNCTIONAL BLOCK DIAGRAM

+3V/+5V, Low-Power, 8-Bit Octal DACs with Rail-to-Rail Output Buffers

MAX1304 MAX1306 MAX1308 MAX1310 MAX1312 MAX /4-/2-Channel, 12-Bit, Simultaneous- Sampling ADCs with ±10V, ±5V, and 0 to +5V Analog Input Ranges

DATASHEET HI5805. Features. Applications. Ordering Information. Pinout. 12-Bit, 5MSPS A/D Converter. FN3984 Rev 7.00 Page 1 of 12.

MAX9650/MAX9651 High-Current VCOM Drive Op Amps for TFT LCDs

10-Bit, 40 MSPS/60 MSPS A/D Converter AD9050 REV. B. Figure 1. Typical Connections FUNCTIONAL BLOCK DIAGRAM

16-Channel, 1 MSPS, 12-Bit ADC with Sequencer in 28-Lead TSSOP AD7490

4-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 16-Lead TSSOP AD7904/AD7914/AD7924

Ultra-Small, Low-RON, Beyond-the-Rails DPDT Analog Switches

1 A1 PROs. Ver0.1 Ai9943. Complete 10-bit, 25MHz CCD Signal Processor. Features. General Description. Applications. Functional Block Diagram

AD7265. Differential/Single-Ended Input, Dual 1 MSPS, 12-Bit, 3-Channel SAR ADC FEATURES FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION

8-Channel, 200 ksps, 12-Bit ADC with Sequencer in 20-Lead TSSOP AD7927

MAX15070A/MAX15070B 7A Sink, 3A Source, 12ns, SOT23 MOSFET Drivers

MAX1027/MAX1029/MAX1031

Current consumption from V CC1 and V EE1 (per channel), MAX4805 V CC1 = -V EE1 = +2V, V CC2 = -V EE2 = +5V. Current consumption from MAX4805A

MAX4737/MAX4738/ MAX Ω Quad SPST Analog Switches in UCSP. General Description. Benefits and Features. Applications

MAX4751/MAX4752/MAX Ω, Low-Voltage, Single-Supply Quad SPST Analog Switches

Transcription:

EVALUATION KIT AVAILABLE MAX1196 General Description The MAX1196 is a 2-bit, 1Msps, dual simultaneous sampling, fully differential SAR ADC with internal reference buffers. The MAX1196 provides excellent static and dynamic performance with best-in-class power consumption that directly scales with throughput. The device has a unipolar differential ±V REF input range. Supplies include a 3.3V supply for the reference buffers, a 1.8V analog supply, a 1.8V digital supply, and a 1.5V to 3.6V digital interface supply. This ADC achieves 99dB SNR and -123dB THD, guarantees 2-bit resolution with no-missing codes and 5 LSB INL (max). The MAX1196 communicates data using a SPIcompatible serial interface. The MAX1196 is offered in a 32-pin, 5mm x 5mm, TQFN package and is specified over the -4 C to +85 C operating temperature range. Applications Encoder and Resolver in Motion Control Automatic Test Equipment Medical Instrumentation Process Control and Industrial Automation Data Acquisition Systems Telecommunications Redundant Measurement Benefits and Features 2-Bit Resolution with No Missing Codes 1Msps Throughput with No Pipeline Delay 18mW at 1Msps, Ultra-Low Power Consumption ±1.5LSB INL, Over Temperature ±1 LSB DNL Maximum at 2 Bits 99dB SNR at f IN = 1kHz 99dB SINAD at f IN = 1kHz -123dB THD at f IN = 1kHz ±V REF Unipolar Differential Analog Input Range V REF = 2.5V to 3.6V Integrated Reference Buffers 1.8V Analog and Digital Core Supply 3.3V REFVDD Reference Buffer Supply 1.5V to 3.6V Digital Interface Supply Serial Interface SPI/QSPIK/MICROWIREM/DSP- Compatible -4 C to +85 C Operation* 32-Pin, 5mm x 5mm, TQFN Package *Contact Maxim Integrated for extended temperature range. QSPI is a trademark of Motorola, Inc. MICROWIRE is a registered trademark of National Semiconductor Corporation. Ordering Information and Selector Guide appear at end of data sheet. 19-8528; Rev 1; 11/16

Absolute Maximum Ratings REFVDD, REF1_, REF2_, REFIN to REFGND...-.3V to +4V OVDD to DGND...-.3V to +4V AVDD, DVDD to AGND...-.3V to +2V DGND, REFGND, AGND...-.3V to +.3V AIN_+, AIN_- to AGND.-.3V to the lower of (V REF +.3V) and +4V or ±13mA SCLK, DIN_, DOUT_, CNVST_, to DGND......-.3V to the lower of (V OVDD +.3V) and +4V Package Thermal Characteristics (Note 1) TQFN Junction-to-Ambient Thermal Resistance (θ JA )...28 C/W Junction-to-Case Thermal Resistance (θ JC )... 1.4 C/W Maximum Current into Any Pin...5mA Continuous Power Dissipation (T A = +7 C) TQFN (derate 35.7mW/ C above +7 C)...2857.1mW Operating Temperature Range... -4 C to +85 C Junction Temperature...+15 C Storage Temperature Range... -65 C to +15 C Lead Temperature (soldering, 1s)...+3 C Soldering Temperature (reflow)...+26 C Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial. Electrical Characteristics (f SAMPLE = 1Msps, V AVDD = 1.8V, V DVDD = 1.8V, V OVDD = 1.5V to 3.6V, V REFVDD = 3.6V, V REF = 3.3V, Internal Ref Buffers On, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) (Note 2) ANALOG INPUT PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS Input Voltage Range (Note 3) (AIN_+) - (AIN_-) -V REF +V REF V Absolute Input Voltage Range AIN_+, AIN_- relative to AGND -.1 Common-Mode Input Range [(AIN_+) + (AIN_-)]/2 V REF /2 -.1 V REF /2 V REF +.1 V REF /2 +.1 Input Leakage Current Acquisition phase -1 1 +1 µa Input Capacitance 32 pf STATIC PERFORMANCE (Note 4) Resolution N 2 Bits Resolution LSB V REF = 3.3V 6.3 µv No Missing Codes 2 Bits Offset Error (Note 4) -15 ±1 +15 LSB Offset Temperature Coefficient ±.1 LSB/ C Gain Error Referred to REFIN reference input -175 ±2 +175 LSB Gain Error Temperature Coefficient (Note 5) Referred to REFIN reference input ±.2 LSB/ C Gain Error Referred to REF1 or REF2 pins -5 ±1 +5 LSB Gain Error Temperature Coefficient (Note 5) Referred to REF1 or REF2 pins ±.12 LSB/ C Integral Nonlinearity INL -5 ±1.5 +5 LSB V V www.maximintegrated.com Maxim Integrated 2

Electrical Characteristics (continued) (f SAMPLE = 1Msps, V AVDD = 1.8V, V DVDD = 1.8V, V OVDD = 1.5V to 3.6V, V REFVDD = 3.6V, V REF = 3.3V, Internal Ref Buffers On, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) (Note 2) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS Differential Nonlinearity (Note 6) DNL -.9 ±.5 +.9 LSB Analog Input CMR CMR DC 16 LSB/V Power-Supply Rejection (Note 7) Power-Supply Rejection (Note 7) PSR PSR vs. AVDD 2 LSB/V PSR PSR vs. REFVDD 3 LSB/V Transition Noise 4 LSB RMS EXTERNAL REFERENCE REF1_, REF2_ Voltage Input Range V REF 2.5 3.3 3.6 V Load Current I REF 1Msps, V REF = 3.3V 6 µa REF1_, REF2_ Input Capacitance 1 nf REFERENCE BUFFER REFIN Input Voltage Range V REFIN V REF < (V REFVDD - 2mV) 2.5 3 V REFVDD - 2mV REFIN Input Current I REFIN 1 na Turn-On Settling Time External Compensation Capacitor DYNAMIC PERFORMANCE (Note 8) C EXT = 1µF on REF_ pin, C REFIN =.1µF on REFIN pin V 2 ms C EXT REF_ pins 4.7 1 µf Dynamic Range Internal RefBuffer, -6dBFS input 99. db Signal-to-Noise Ratio SNR Internal RefBuffer, f IN = 1kHz 98 99 db Signal-to-Noise Plus Distortion SINAD Internal RefBuffer, f IN = 1kHz, -.1dBFs 98 99 db Spurious-Free Dynamic Range SFDR Internal RefBuffer, f IN = 1kHz 125 db Total Harmonic Distortion THD Internal RefBuffer, f IN = 1kHz -123 db Total Harmonic Distortion THD Internal RefBuffer, f IN = 1kHz -115 db Total Harmonic Distortion THD Internal RefBuffer, f IN = 25kHz -17 db Crosstalk XTLK -12 db SAMPLING DYNAMICS Throughput 1 Msps Full-Power Bandwidth -3dB point 2 -.1dB point 3 Acquisition Time t ACQ 15 ns MHz www.maximintegrated.com Maxim Integrated 3

Electrical Characteristics (continued) (f SAMPLE = 1Msps, V AVDD = 1.8V, V DVDD = 1.8V, V OVDD = 1.5V to 3.6V, V REFVDD = 3.6V, V REF = 3.3V, Internal Ref Buffers On, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) (Note 2) Aperture Delay PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS Time delay from CNVST_ rising edge to time at which sample is taken for conversion 1 ns Aperture Jitter 3 ps RMS POWER SUPPLIES Analog Supply Voltage AVDD 1.7 1.8 1.9 V Digital Supply Voltage DVDD 1.7 1.8 1.9 V Reference Buffer Supply Voltage REFVDD 2.7 3.3 3.6 V Interface Supply Voltage OVDD 1.5 3.6 V Analog Supply Current I AVDD V AVDD = 1.8V 3.8 4.8 ma Digital Supply Current I DVDD V DVDD = 1.8V 3. 3.6 ma Reference Buffer Supply Current Reference Buffer Supply Current Interface Supply Current (Note 9) I REFVDD I REFVDD V REFVDD = 3.6V, internal buffers enabled V REFVDD = 3.6V, internal buffers powered down V OVDD = 1.5V.54 I OVDD V OVDD = 3.6V 2 6 7.2 ma.4 ma Shutdown Current For AVDD, DVDD, REFVDD 2 µa Shutdown Current For DVDD 2 µa Power Dissipation DIGITAL INPUTS (DIN_, SCLK, CNVST_) V AVDD = 1.8V, V DVDD = 1.8V, V REFVDD = 3.3V, internal reference buffers disabled Input Voltage High V IH V OVDD = 1.5V to 3.6V Input Voltage Low V IL V OVDD = 1.5V to 3.6V.7 x V OVDD ma 13.56 16.44 mw.3 x V OVDD Input Capacitance C IN 1 pf Input Current I IN V IN = V or V OVDD 1 µa DIGITAL OUTPUTS (DOUT_) Output Voltage High V OH I SOURCE = 2mA V OVDD -.4 Output Voltage Low V OL I SINK = 2mA.4 V V V V www.maximintegrated.com Maxim Integrated 4

Electrical Characteristics (continued) (f SAMPLE = 1Msps, V AVDD = 1.8V, V DVDD = 1.8V, V OVDD = 1.5V to 3.6V, V REFVDD = 3.6V, V REF = 3.3V, Internal Ref Buffers On, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) (Note 2) TIMING PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS DIN_ to SCLK Rising-Edge Setup DIN_ to SCLK Rising-Edge Hold DOUT_ End-Of-Conversion Low Time DOUT_ to SCLK Rising-Edge Hold DOUT_ to SCLK Rising-Edge Setup t 1 4 ns t 2 1 ns t 3 15 ns t 4 2.5 ns t 5 1MHz SCLK 1.5 ns SCLK High t 6 4.5 ns SCLK Period t 7 1 ns SCLK Low t 8 4.5 ns CNVST_ Rising-Edge To SCLK Rising Edge SCLK Rising-Edge to CNVST_ Rising Edge t 9 ns t 1 25 ns CNVST_ High t 11 25 ns CNVST_ High to EOC t 12 85 ns Conversion Period t 13 1 ns Note 2: Limits are 1% production tested at T A = +25 C. Limits over the operating temperature range are guaranteed by design and device characterization. Note 3: See the Analog Inputs section. Note 4: See the Definitions section at the end of the data sheet. Note 5: See the Definitions section at the end of the data sheet. Error contribution from the external reference not included. Note 6: Parameter is guaranteed by design. Note 7: Defined as the change in positive full-scale code transition caused by a ±5% variation in the supply voltage. Note 8: Sine wave input, f IN = 1kHz, A IN =.5dB below full scale. Note 9: C LOAD = 1pF on DOUT. f CONV = 1Msps. All data is read out. www.maximintegrated.com Maxim Integrated 5

Typical Operating Characteristics (V AVDD = 1.8V, V DVDD = 1.8V, V OVDD = 1.8V, V REFVDD = 3.6V, f SAMPLE = 1Msps, V REF = 3.3V, Internal Ref Buffer On, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) 35 OFFSET AND GAIN ERROR vs. TEMPERATURE TOC1A 15 OFFSET AND GAIN ERROR vs. TEMPERATURE TOC1B 3 ERROR (LSB) 25 2 15 1 OFFSET (LSB) GAIN ERROR (LSB) V REF = 3.3V V REFVDD = 3.6V ERROR (LSB) 1 5 OFFSET (LSB) GAIN ERROR (LSB) V REF = 3.3V V REFVDD = 3.6V 5-5 -1-4 -25-1 5 2 35 5 65 8 TEMPERATURE ( C) -5-4 -25-1 5 2 35 5 65 8 TEMPERATURE ( C) 1..75 OFFSET ERROR vs. AVDD SUPPLY VOLTAGE TOC2A V REF = 3.3V V REFVDD = 3.6V 2.5 2.25 OFFSET ERROR vs. AVDD SUPPLY VOLTAGE TOC2B V REF = 3.3V V REFVDD = 3.6V OFFSET ERROR (LSB).5.25 -.25 -.5 OFFSET ERROR (LSB) 2. 1.75 1.5 1.25 1. -.75.75-1. 1.7 1.75 1.8 1.85 1.9 V AVDD (V).5 1.7 1.75 1.8 1.85 1.9 V AVDD (V) 4 OFFSET ERROR vs. REFVDD VOLTAGE TOC3A 4 OFFSET ERROR vs. REFVDD VOLTAGE TOC3B OFFSET ERROR (LSB) 3 2 1-1 -2-3 OFFSET ERROR (LSB) 3 2 1-1 -4 2.7 2.8 2.9 3 3.1 3.2 3.3 3.4 3.5 3.6 V REFVDD (V) -2 2.7 2.8 2.9 3 3.1 3.2 3.3 3.4 3.5 3.6 V REFVDD (V) www.maximintegrated.com Maxim Integrated 6

MAX1196 Typical Operating Characteristics (continued) (VAVDD = 1.8V, VDVDD = 1.8V, VOVDD = 1.8V, VREFVDD = 3.6V, fsample = 1Msps, VREF = 3.3V, Internal Ref Buffer On, TA = TMIN to TMAX, unless otherwise noted. Typical values are at TA = +25 C.) INL vs. CODE 3. 3. 2. 2. 1. 1. INL vs. CODE 4. INL (LSB) INL (LSB) 4. TOC4A INL vs. TEMPERATURE 2. 2. 1. 1. TOC5B MAX INL (LSB) 3. MIN INL (LSB) MIN INL (LSB) -1. -1. -2. -2. -3. -3. -4. -4. -4-25 -1 5 2 35 5 65-4 8 5. -25-1 5 2 35 5 65 8 TEMPERATURE (oc) TEMPERATURE (oc) INL vs. AVDD SUPPLY VOLTAGE TOC6A 5. INL vs. AVDD SUPPLY VOLTAGE TOC6B 4. MAX INL (LSB) VREFVDD = 3.6V 4. MAX INL (LSB) VREFVDD = 3.6V 3. MIN INL (LSB) VREF = 3.3V 3. MIN INL (LSB) VREF = 3.3V 2. 2. INL (LSB) INL (LSB) INL vs. TEMPERATURE 4. MAX INL (LSB) INL (LSB) INL (LSB) TOC5A 148576 91754 786432 65536 524288 393216 OUTPUT CODE (DECIMAL) OUTPUT CODE (DECIMAL) 3. 262144 13172 148576 91754 786432 65536-4. 524288-3. -4. 393216-2. -3. 262144-2. 13172-1. -1. 4. TOC4B 1. 1. -1. -1. -2. -2. -3. -3. -4. -4. -5. 1.7 1.73 1.75 1.78 1.8 1.83 1.85 1.88 1.9 VAVDD (V) www.maximintegrated.com -5. 1.7 1.73 1.75 1.78 1.8 1.83 1.85 1.88 1.9 VAVDD (V) Maxim Integrated 7

MAX1196 Typical Operating Characteristics (continued) (VAVDD = 1.8V, VDVDD = 1.8V, VOVDD = 1.8V, VREFVDD = 3.6V, fsample = 1Msps, VREF = 3.3V, Internal Ref Buffer On, TA = TMIN to TMAX, unless otherwise noted. Typical values are at TA = +25 C.) DNL vs. AVDD SUPPLY VOLTAGE TOC7A 3. 2. MAX DNL (LSB) VREFVDD = 3.6V MIN DNL (LSB) VREF = 3.3V 2. MAX DNL (LSB) VREFVDD = 3.6V MIN DNL (LSB) VREF = 3.3V 1. DNL (LSB) 1. DNL (LSB) DNL vs. AVDD SUPPLY VOLTAGE TOC7B 3. -1. -1. -2. -2. -3. -3. 1.7 1.73 1.75 1.78 1.8 1.83 1.85 1.88 1.9 1.7 1.73 1.75 1.78 1.8 1.83 1.85 1.88 1.9 VAVDD (V) VAVDD (V) DNL vs. CODE TOC8A.8.8.5.5.3.3 -.3 DNL vs. CODE 1. INL (LSB) INL (LSB) 1. -.3 148576 91754 786432 OUTPUT CODE (DECIMAL) TOC9A DNL vs. TEMPERATURE 2. MAX DNL (LSB) 1.5 65536 2. 524288 DNL vs. TEMPERATURE 393216 OUTPUT CODE (DECIMAL) 262144 13172 148576 91754 786432 65536-1. 524288-1. 393216 -.8 262144 -.8 13172 -.5 -.5 MIN DNL (LSB) 1. DNL (LSB).5.5 -.5 -.5-1. -1. -1.5-1.5-2. TOC9B MAX DNL (LSB) 1.5 MIN DNL (LSB) 1. DNL (LSB) TOC8B -2. -4-25 -1 5 2 35 TEMPERATURE (oc) www.maximintegrated.com 5 65 8-4 -25-1 5 2 35 5 65 8 TEMPERATURE (oc) Maxim Integrated 8

MAX1196 Typical Operating Characteristics (continued) (VAVDD = 1.8V, VDVDD = 1.8V, VOVDD = 1.8V, VREFVDD = 3.6V, fsample = 1Msps, VREF = 3.3V, Internal Ref Buffer On, TA = TMIN to TMAX, unless otherwise noted. Typical values are at TA = +25 C.) INL vs. VREFVDD SUPPLY VOLTAGE TOC1A 1 8. MAX INL (LSB) VAVDD = 1.8V MIN INL (LSB) 8. VREF = 3.3V 6. 4. 4. 2. 2. INL (LSB) INL (LSB) 6. -2. -4. -6. -8. -8. -1-1 2.9 3. 3.1 3.2 3.3 3.4 3.5 VAVDD = 1.8V MIN INL (LSB) VREF = 3.3V -6. 2.8 MAX INL (LSB) -2. -4. 2.7 INL vs. VREFVDD SUPPLY VOLTAGE TOC1B 1 2.7 3.6 2.8 2.9 3. 3.1 VREFVDD (V) DNL vs. VREFVDD SUPPLY VOLTAGE TOC11A 2. MAX DNL (LSB) 1.5 DNL (LSB) -.5 3.5 3.6 VAVDD = 1.8V MIN DNL (LSB) VREF = 3.3V.5 -.5-1. -1. -1.5-1.5-2. -2. 2.7 2.8 2.9 3. 3.1 3.2 3.3 3.4 3.5 3.6 2.7 2.8 2.9 VREFVDD (V) -6-8 3.2 3.3 3.4 3.5 3.6-4 -1-12 TOC12B NSAMPLE = 65536 fin = 1kHz VIN = -.1dBFS SNR = 98.5dB THD = -119.6dB SFDR = 123.3dB -2 MAGNITUDE (db) -4 3.1 FFT PLOT TOC12A NSAMPLE = 65536 fin = 1kHz VIN = -.1dBFS SNR = 98.4dB THD = -121.5dB SFDR = 123.7dB -2 3. VREFVDD (V) FFT PLOT MAGNITUDE (db) 3.4 1..5 DNL (LSB) MAX DNL (LSB) 1.5 VREF = 3.3V 1. 3.3 DNL vs. VREFVDD SUPPLY VOLTAGE TOC11B 2. VAVDD = 1.8V MIN DNL (LSB) 3.2 VREFVDD (V) -6-8 -1-12 -14-14 -16-16 -18 1 2 3 FREQUENCY (khz) www.maximintegrated.com 4 5-18 1 2 3 4 5 FREQUENCY (khz) Maxim Integrated 9

Typical Operating Characteristics (continued) (V AVDD = 1.8V, V DVDD = 1.8V, V OVDD = 1.8V, V REFVDD = 3.6V, f SAMPLE = 1Msps, V REF = 3.3V, Internal Ref Buffer On, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) 12 11 SNR AND SINAD vs. TEMPERATURE TOC13A SNR SINAD 12 11 SNR AND SINAD vs. TEMPERATURE TOC13B SNR SINAD SNR AND SINAD (db) 1 99 98 SNR AND SINAD (db) 1 99 98 97 97 96-4 -25-1 5 2 35 5 65 8 96-4 -25-1 5 2 35 5 65 8 TEMPERATURE ( C) TEMPERATURE ( C) SFDR AND THD (db) 135 133 131 129 127 125 123 121 119 117 SFDR AND THD vs. TEMPERATURE TOC14A -THD SFDR 115-4 -25-1 5 2 35 5 65 8 TEMPERATURE ( C) SFDR AND THD (db) 135 133 131 129 127 125 123 121 119 117 SFDR AND THD vs. TEMPERATURE TOC14B -THD SFDR 115-4 -25-1 5 2 35 5 65 8 TEMPERATURE ( C) 1 SNR AND SINAD vs. REFERENCE VOLTAGE TOC15A 1 SNR AND SINAD vs. REFERENCE VOLTAGE TOC15B 99. SINAD SNR 99. SINAD SNR SNR AND SINAD (db) 98. 97. 96. SNR AND SINAD (db) 98. 97. 96. 95. 95. 94. 2 2.3 2.6 2.9 3.2 3.5 94. 2 2.3 2.6 2.9 3.2 3.5 V REF (V) V REF (V) www.maximintegrated.com Maxim Integrated 1

Typical Operating Characteristics (continued) (V AVDD = 1.8V, V DVDD = 1.8V, V OVDD = 1.8V, V REFVDD = 3.6V, f SAMPLE = 1Msps, V REF = 3.3V, Internal Ref Buffer On, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) SFDR AND THD (db) 13 128 125 123 12 118 THD AND SFDR vs. REFERENCE VOLTAGE TOC16A SFDR -THD SFDR AND THD (db) 13 128 125 123 12 118 THD AND SFDR vs. REFERENCE VOLTAGE TOC16B SFDR -THD 115 115 113 113 11 2. 2.2 2.3 2.5 2.6 2.8 2.9 3.1 3.2 V REF (V) 11 2. 2.2 2.3 2.5 2.6 2.8 2.9 3.1 3.2 V REF (V) 4. CURRENT vs. TEMPERATURE TOC17A 4. CURRENT vs. TEMPERATURE TOC17B 3.5 3.5 CURRENT (ma) 3. 2.5 2. 1.5 IOVDD IREFVDD (BUFFER OFF) IREFVDD IDVDD IAVDD CURRENT (ma) 3. 2.5 2. 1.5 IOVDD IREFVDD (BUFFER OFF) IREFVDD IDVDD IAVDD 1. 1..5.5-4 -25-1 5 2 35 5 65 8 TEMPERATURE ( C) -4-25 -1 5 2 35 5 65 8 TEMPERATURE ( C) SHUTDOWN CURRENT (µa) 12 1 8 6 4 2 SHUTDOWN CURRENT vs. TEMPERATURE TOC18A IAVDD IOVDD IREFVDD IDVDD SHUTDOWN CURRENT (µa) 1 8 6 4 2 SHUTDOWN CURRENT vs. TEMPERATURE TOC18B IAVDD IOVDD IREFVDD IDVDD -4-25 -1 5 2 35 5 65 8 TEMPERATURE ( C) -4-25 -1 5 2 35 5 65 8 TEMPERATURE ( C) www.maximintegrated.com Maxim Integrated 11

Typical Operating Characteristics (continued) (V AVDD = 1.8V, V DVDD = 1.8V, V OVDD = 1.8V, V REFVDD = 3.6V, f SAMPLE = 1Msps, V REF = 3.3V, Internal Ref Buffer On, T A = T MIN to T MAX, unless otherwise noted. Typical values are at T A = +25 C.) 2.5 2. CURRENT vs. SAMPLING RATE IDVDD IOVDD IAVDD TOC19A 2. 1.5 CURRENT vs. SAMPLING RATE IDVDD IOVDD IAVDD TOC19B CURRENT(mA) 1.5 1. CURRENT (ma) 1..5.5.2.4.6.8 1..2.4.6.8 1. SAMPLING RATE (Msps) SAMPLING RATE (Msps) 7 OUTPUT NOISE HISTOGRAM TOC2A 7 OUTPUT NOISE HISTOGRAM TOC2B 6 STDEVA = 4.1LSB 6 STDEV = 4.LSB NUMBER OF OCCURRENCES 5 4 3 2 NUMBER OF OCCURRENCES 5 4 3 2 1 1 514781 514788 514793 514798 51483 51488 514813 514819 514785 51479 514794 514798 51482 51486 51481 514814 514819 OUTPUT CODE (DECIMAL) OUTPUT CODE (DECIMAL) www.maximintegrated.com Maxim Integrated 12

Pin Configuration TOP VIEW REF1B REFIN 24 23 AINA- AINA+ DGND AVDD AVDD AGND AGND REFVDD 21 2 19 18 MAX1196 3 4 5 6 7 OVDD OVDD DOUTB DOUTA 8DGNDREFVDD REF1A 25 16 REF2B 26 REF2A 27 REFGND 28 REFGND 29 REFGND 3 AINB- 31 + AINB+ 32 1 2 22 17 15 14 13 12 11 1 9 AGND DINA DINB CNVSTA CNVSTB SCLK DVDD DVDD TQFN 5mm x 5mm Pin Description PIN NAME I/O FUNCTION 1 AINA- I Negative Analog Input A 2 AINA+ I Positive Analog Input A 3, 8 DGND I Digital Ground 4, 5 OVDD I 6 DOUTB O Digital Output Data B 7 DOUTA O Digital Output Data A Digital Interface Supply. Nominally at 1.8V. Connect together and bypass to DGND with a 1μF capacitor in parallel with a.1μf capacitor (1μF.1μF). 9, 1 DVDD I Digital Supply. Nominally at 1.8V. Connect together and bypass ypass with a 1μF capacitor in parallel with a.1μf capacitor (1μF.1μF). www.maximintegrated.com Maxim Integrated 13

Pin Description (continued) PIN NAME I/O FUNCTION 11 SCLK I Serial Clock Input 12 CNVSTB I Conversion Start. The analog inputs of Channel B (AIN+(B), AIN-(B)) are sampled at the rising-edge and conversion process is started. 13 CNVSTA I Conversion Start. The analog inputs of Channel A (AIN+(A), AIN-(A)) are sampled at the rising-edge and conversion process is started. 14 DINB I 15 DINA I 16, 19, 2 AGND I Analog Ground. Connect together. 17, 18 REFVDD I Serial Data Input for Channel B. DIN data is latched into the serial interface on the risingedge of SCLK. Serial Data Input for Channel A. DIN data is latched into the serial interface on the risingedge of SCLK. Reference Buffer Supply. Nominally at 3V. Connect together and bypass to AGND with a 1μF capacitor in parallel with a.1μf capacitor (1μF 1nF). 21, 22 AVDD I Analog Supply. Nominally at 1.8V. Connect together. 23 REFIN I Input for the Internal Reference Buffer. Voltage must be at least 3mV lower than REFVDD voltage. If REFIN = V, reference buffer will be disabled. 24 27 REF1A, REF1B, REF2A, REF2B I/O Reference. REF is a bypass pin for the reference either driven by the internal reference buffers or the external reference directly. Bypass these pins with 1μF capacitors to REFGND. 28 3 REFGND I Reference Ground. Connect together. 31 AINB- I Negative Analog Input B 32 AINB+ I Positive Analog Input B EP Exposed Pad. Must be connected to the same plane as AGND. www.maximintegrated.com Maxim Integrated 14

Functional Diagram www.maximintegrated.com Maxim Integrated 15

Detailed Description The MAX1196 is a 2-bit, 1Msps maximum sampling rate, fully differential input, dual simultaneous sampling, SAR ADC with SPI interface. This part features industryleading sample rate and resolution, while consuming very low power. The device has an integrated reference buffer to minimize board space, component count, and system cost. An internal oscillator drives the conversion and sets conversion time, easing external timing considerations. Analog Inputs Both analog inputs in each channel, AIN_+ and AIN_-, range from V to V REF. Thus, the differential input interval V DIFF = (AIN_+) - (AIN_-) ranges from -V REF to +V REF, and the full-scale range is: FSR = 2 x V REF The nominal resolution step width of the least significant bit (LSB) is: FSR LSB =,N = 2 N 2 The differential analog input must be centered around a signal common mode of V REF /2, with a tolerance of ±1mV. The reference voltage can range from 2.5V to the reference supply, REFVDD, if an external reference buffer is used. When using the on-chip reference buffer the reference voltage can range from 2.5V to 2mV below reference supply REFVDD. This will guarantee adequate headroom for the internal reference buffers. Figure 1 illustrates signal ranges for AIN_+/AIN_-, reference voltage V REF and reference supply voltage REFVDD. Figure 2 shows the input equivalent circuit of MAX1196. The ADC samples both inputs, AIN_+ and AIN_-, with a fully differential on-chip track-and-hold exhibiting no pipeline delay or latency. The device has dedicated input clamps to protect the inputs from overranging. Diodes D1 and D2 provide ESD protection and act as a clamp for the input voltages. Diodes D1/D2 can sustain a maximum forward current of 1mA. The sampling switches connect inputs to the sampling capacitors. Figure 3 shows the timing of the digitizing cycle: Conversion frame, SAR conversion, Track and Read operations. V REFVDD V REF 2mV V REF +2mV V REFVDD 3.6V IF BUFFER IS ENABLED V REF V REFVDD 3.6V IF BUFFER IS DISABLED AIN+.5 x V REF AIN- V time Figure 1. Signal Ranges www.maximintegrated.com Maxim Integrated 16

AVDD AIN_+ D1 RON = 26Ω D2 CIN = 3pF AVDD VDC AIN_- D1 RON = 26Ω D2 CIN = 3pF Figure 2. Simplified Model of Input Sampling Circuit SAR Conversion 1/Sample Rate Track Read Data SAR Conversion 1/Sample Rate Track Read Data Sample 1 Sample 2 CNVST_ SCLK Sample 1 Sample 2 DOUT_ MSB MSB-1 LSB+1 LSB MSB MSB-1 LSB+1 LSB Reading sample 1 during track Reading sample 2 during track Figure 3. Conversion Frame, SAR Conversion, Track and Read Operation (For Each Channel) www.maximintegrated.com Maxim Integrated 17

Input Settling During track phase (Figure 3), the sample switches are closed and the analog inputs are directly connected to the sample capacitors. The charging of the sample capacitor to the input voltage is determined by the source resistance and sampling capacitor size. The rising edge of CNVST_ is the sampling instant for the ADC. At this instant, the track phase ends, the sample switch opens, and the device enters into the successive approximation (SAR) conversion phase. In the conversion phase, a differential comparator compares the voltage on the sample capacitor against the CDAC value, which cycles through values between V REF /2 and V REF /22 using the successive approximation technique. The final result can be read via the SPI bus. The ADC automatically goes back into track phase at the end of SAR conversion and powers down its active circuits. That is, the ADC consumes no static power in track mode. The conversion results will be accurate if the ADC tracks the input signal for an interval longer than the input signal s settling time. If the signal cannot settle within the track time due to excessive source resistance, external ADC drivers are required to achieve faster settling. Since the MAX1196 has a fixed conversion time set by an internal oscillator, track time can be increased by lowering the sample rate for better settling. The settling behavior is determined by the time constant in the sampling network. The time constant depends upon the total resistance (source resistance + switch resistance) and total capacitance (sampling capacitor, external input capacitor, PCB parasitic capacitors). Modeling the input circuit with a single pole network, the time constant, R TOTAL C LOAD, of the input should not exceed t TRACK /15, where R TOTAL is the total resistance (source resistance + switch resistance), C LOAD is the total capacitance (sampling capacitor, external input capacitor, PCB parasitic capacitor), and t TRACK is the track time. Table 1. ADC Driver Amplifier Recommendation AMPLIFIER INPUT-NOISE DENSITY (nv/ Hz) SMALL-SIGNAL BANDWIDTH (MHz) When an ADC driver is used, it is recommended to use a series resistance (typically 5Ω to 5Ω) between the amplifier and the ADC input, as shown in Figure 13 and Figure 14. Below are some of the requirements for the ADC driver amplifier: 1) Fast settling time: For a multichannel multiplexed circuit the ADC driver amplifier must be able to settle with an error less than.5 LSB during the minimum track time when a full-scale step is applied. 2) Low noise: It is important to ensure that the ADC driver has a sufficiently low-noise density in the bandwidth of interest of the application. When the MAX1196 is used with its full bandwidth of 2MHz, it is preferable to use an amplifier with an output noise spectral density of less than 3nV/ Hz, to ensure that the overall SNR is not degraded significantly. It is recommended to insert an external RC filter at the ADC input to attenuate outof-band input noise. 3) To take full advantage of the ADC s excellent dynamic performance, Maxim recommends the use of an ADC driver with equal or even better THD performance. This will ensure that the ADC driver does not limit distortion performance in the signal path. Table 1 summarizes the most important features of the MAX9632 and MAX4425 when used as ADC drivers. Input Filtering Noisy input signals should be filtered prior to the ADC driver amplifier input with an appropriate filter to minimize noise. The RC network shown in Figure 13 and Figure 14 is mainly designed to reduce the load transient seen by the amplifier when the ADC starts the track phase. This network also has to satisfy the settling time requirement and provides the benefit of limiting the noise bandwidth. SLEW RATE (V/µs) THD (db) ICC (ma) COMMENTS MAX4425 3.1 4 18-14 3.7 Differential, THD at 1kHz MAX9632 1 55 3-128 3.9 Low noise, THD at 1kHz www.maximintegrated.com Maxim Integrated 18

Voltage Reference Configurations The MAX1196 features internal reference buffers, helping to reduce component count and board space. Alternatively, the user may drive the reference nodes REF1A, REF1B, REF2A, and REF2B with an external reference. To use the internal reference buffers, drive the REFIN pin with an external reference voltage source. It will appear on the REF1A, REF1B, REF2A, and REF2B pins as a buffered reference output. The internal reference buffers can be disabled by writing to a register (see the Mode Register section) or tying REFIN to V. Once the on-chip reference buffers are disabled, REF1A, REF1B, REF2A, and REF2B pins can be directly driven by external reference buffers. A low-noise, low-temperature drift reference is required to achieve high system accuracy. The MAX6126 and MAX6325 are particularly well suited for use with the MAX1196. The MAX6126 and MAX6325 offer, respectively, 2% and 4% initial accuracy and 3ppm/ C and 1ppm/ C (max) temperature coefficient for high-precision applications. Maxim recommends bypassing REFIN and REF1, REF2 with a 2.2µF capacitor close to the ADC pins. Transfer Function Figure 4 shows the ideal transfer characteristics for the MAX1196. The default data format is two s complement. However, offset binary format can be chosen by setting mode register BIT 1 (see the Mode Register section). Table 4 shows the codes in terms of input voltage applied. The data reported is with V REF of 3.V, for a full-scale range of 6V. Table 2. Voltage Reference Configurations REFERENCE CONFIGURATION INTERNAL REFERENCE BUFFERS REFIN V REF (V) V REFVDD (V) Internal Reference Buffer ON 2.5V to V REFVDD -.2V 2.5 to V REFVDD -.2 2.7 to 3.6 External Reference Buffer OFF Tie to V or disable through serial interface 2.5 to V REFVDD 2.5 to 3.6 Table 3. MAX1196 External Reference Recommendations PART V OUT (V) TEMPERATURE COEFFICIENT (ppm/ C, max) INITIAL ACCURACY (%) NOISE (.1Hz TO 1Hz) (µv P-P ) PACKAGE MAX6126 2.5, 3 3 2 1.45 µmax-8, SO-8 MAX6325 2.5 1 4 1.5 SO-8 www.maximintegrated.com Maxim Integrated 19

OUTPUT CODE (OFFSET BINARY) OUTPUT CODE (TWO'S COMPLEMENT) FS - 1.5 x LSB FS - 1.5 x LSB 111...111 11...111 111...11 11...11 111...11 11...11...1 1...1...1... -2 15-2 15 +1-2 15 +2 2 15-2 2 15-1 2 15 V IN = (AIN_+) - (AIN_-) DIFFERENTIAL ANALOG INPUT (LSB) 1...1 1... -2 15-2 15 +1-2 15 +2 2 15-2 2 15-1 2 15 V IN = (AIN_+) - (AIN_-) DIFFERENTIAL ANALOG INPUT (LSB) 2 x VREF 2 X VREF ZERO SCALE (ZS) VIN = -VREF FULL-SCALE (FS) VIN = +VREF ZERO SCALE (ZS) VIN = -VREF FULL-SCALE (FS) VIN = +VREF Figure 4. Ideal Transfer Characteristic Table 4. Transfer Characteristic MIDCODE VALUE DIFFERENTIAL ANALOG INPUT FULL-SCALE RANGE = 6V (V) HEXADECIMAL TWO S COMPLEMENT HEXADECIMAL OFFSET BINARY FS - 1 LSB 2.9999845 x7ffff xfffff Midscale + 1 LSB 9155 x1 x81 Midscale x x8 Midscale - 1 LSB -9155 xfffff x7ffff -FS + 1 LSB -2.9999845 x81 x1 -FS -3. x8 x www.maximintegrated.com Maxim Integrated 2

Digital Interface The MAX1196 has two independent SPI interfaces with shared SCLK. Individual CNVST_ pins control the sampling instant for each channel and DOUT_, DIN_ form the standard SPI signals. The SAR conversion begins with the rising edge of CNVST_. The minimum CNVST_ high time is 2ns and CNVST_ should be brought low before DOUT_ goes low, which signals the completion of a SAR conversion. The DOUT_ goes low for 15ns, followed by the output of the MSB on the DOUT_ pin. The 2-bit conversion result can then be read via the SPI interface by sending 2 SCLK pulses. DOUT_ going low also signals the start of the track phase. Each ADC stays in track phase until the next rising edge of CNVST_. The MAX1196 has three different modes to read the data: Reading during track phase (Figure 5) Reading during SAR conversion phase (Figure 6) Split reading (Figure 7) When reading during track phase mode, the data is read only while the ADC is in track mode. Figure 5 shows the SPI signal for this reading mode. In the reading during SAR conversion phase mode, the data is read only in the SAR conversion phase. Figure 6 illustrates all SPI signals for this mode. Note that the data being read only during the SAR conversion phase corresponds to the previous conversion frame. SAR Conversion 1/Sample Rate Track Read Data SAR Conversion 1/Sample Rate Track Read Data Sample 1 Sample 2 CNVST_ SCLK Sample 1 Sample 2 DOUT_ MSB MSB-1 LSB+1 LSB MSB MSB-1 LSB+1 LSB Reading sample1 during track Reading sample 2 during track Figure 5. Read During Track Phase SAR Conversion Read Data 1/Sample Rate Track SAR Conversion Read Data 1/Sample Rate Track Sample 1 Sample 2 CNVST_ SCLK Sample Sample 1 DOUT_ MSB MSB-1 LSB+1 LSB MSB MSB-1 LSB+1 LSB READING SAMPLE DURING SAR CONVERSION READING SAMPLE 1 DURING SAR CONVERSION Figure 6. Read During SAR Conversion Phase www.maximintegrated.com Maxim Integrated 21

In the split reading mode, the data is read during the track phase and the following SAR conversion phase. Figure 7 shows the descriptive timing diagram. At higher sampling rates, the track time may not be long enough to allow reading all 2 bits of data. In this case, the data read can be started in track mode, and then continued in the subsequent SAR conversion phase. Note that the read operation must be completed before DOUT_ goes low, signaling the end of the SAR conversion phase. Also note that no SCLK pulses should be applied close to the sampling edge (rising edge of CNVST_), to safeguard the sampling edge from digital noise (see the Quiet Time specification t 1 ). This split reading feature can be used to accommodate slower SPI clocks. SPI Timing Diagram Figure 8 shows the typical digital SPI interface connection between the MAX1196 and host processor. The dashed connections are optional. Figure 9 shows the timing diagram for configuration registers. Figure 1 shows the timing diagram for data output reading after conversion. SAR Conversion 1/Sample Rate Track Read Data SAR Conversion 1/Sample Rate Track Read Data Sample 1 Sample 2 CNVST_ Quiet Time SCLK Sample 1 Sample 2 DOUT_ MSB MSB-1 LSB+1 LSB MSB MSB-1 Reading sample 1 Figure 7. Split Read Mode MAX1196 Host Processor DINA DOUTA DINB SCLK DOUTB SCLK DOUTA DOUTB CNVSTA DINA DINB CNVSTA CNVSTB CNVSTB Figure 8. SPI Interface Connection www.maximintegrated.com Maxim Integrated 22

t1 SCLK.7 x OVDD t2 DINA AND DINB.7 x OVDD.3 x OVDD Figure 9. DIN Timing for Register Write Operations t13 t12 t11 CNVSTA AND CNVSTB.7 x OVDD.7 x OVDD t1 t9 t6 t8 t7 SCLK.7 x OVDD.7 x OVDD.3 x OVDD t3 t4 t5 DOUTA AND DOUTB MSB MSB-1 MSB-2.7 x OVDD.3 x OVDD Figure 1. Timing Diagram for Data Out Reading After Conversion www.maximintegrated.com Maxim Integrated 23

Register Write All SPI operations start with a command word. The structure of the command word is shown below. If there is no start bit, i.e., DIN is low, the part will output the conversion result and then go idle (see Figures 5, 6, and 7). The 2-bit mode register is the only register that can be written to. Figure 11 shows the waveform for a mode register write operation. BIT 7 BIT 6 BIT 5 BIT 4 BIT 3 BIT 2 BIT 1 BIT Start Adr 3 Adr 2 Adr 1 Adr R/W CNVST_ DOUT_ SCLK DINA AND DINB ST A3 A2 A1 A R/W D15 D14 D1 D Figure 11. Mode Register Write Register Read A read operation is specified by setting the R/W bit high. Data will be output by the MAX1196 after the 8th rising SCLK edge. Figure 12 shows the waveform for a mode register read. CNVST_ DOUT_ D7 D6 D1 D SCLK DINA AND DINB ST A3 A2 A1 A R/W Figure 12. Register Read www.maximintegrated.com Maxim Integrated 24

Register Map FUNCTION ADDRESS R/W BITS DATA WIDTH DATA Read or Write Mode Register 1 1 or 16 Mode Register Read Conversion Result* 1 1 2 Conversion Result Read Chip ID 1 1 8 Chip ID Reserved, Do Not Use All other Reserved, Do Not Use *Conversion result can also be read as shown in Figures 5, 6, and 7. Mode Register The reset state is: x. That is, the reference buffers are enabled if a valid reference voltage is applied at the REFIN pin. If external reference buffers are used, tie REFIN low and the buffers will be automatically powered down. BIT 15 BIT 14 BIT 13 BIT 12 BIT 11 BIT 1 BIT 9 BIT 8 BIT 7 BIT 6 BIT 5 BIT 4 BIT 3 BIT 2 BIT 1 BIT Reset DD2 DD1 DD PD REF1 POR pass OTP busy OB PD REF2 Reset: DD[2:]: PD REF1: POR pass: OTP busy: OB: PD REF2: Reset the part when high. Program the driver strength on DOUT. Power down the first reference buffer when set. High to indicate that POR was successful. If this bit is low, RESET should be asserted. High to indicate that the device is powering up. Output data format is offset binary when high. two s complement when low. Power down the second reference buffer when set. DD[2:] program the driver strength on DOUT pin. Higher driver strengths are for systems that have larger capacitive loads on DOUT_. The lowest driver strength that works should be chosen to save power and improve performance. The driver strength is ordered from 1 to 6. The driver strength 1 is the weakest while the driver strength 6 is the strongest. Table 5 shows the mapping between the register value D[2:] and the correspondent driver strength. Table 5. DOUT Driver Strength DD[2:] DRIVER STRENGTH 4 1 5 1 6 11 Not Valid 1 1 11 2 11 3 111 Not Valid www.maximintegrated.com Maxim Integrated 25

Conversion Result Register A 2-bit read-only register, can be read directly or through a command read sequence. Chip ID Register This register holds a 4-bit code that can be used to verify the silicon revision. The ID = 11b. BIT 7 BIT 6 BIT 5 BIT 4 BIT 3 BIT 2 BIT 1 BIT ID3 ID2 ID1 ID Typical Application Circuit Real-world signals usually require conditioning before they can be digitized by an ADC. The following outlines common examples of analog signal processing circuits for shifting, gaining, attenuating, and filtering signals. Single-Ended Unipolar Input to Differential Unipolar Output The circuit in Figure 13 shows how a single-ended, unipolar signal can interface with the MAX1196. This signal conditioning circuit transforms a V to +V REF single-ended input signal to a fully differential output signal with a signal peak-topeak amplitude of 2 x V REF and common-mode voltage (V REF /2). In this case, the single-ended signal source drives the high-impedance input of the first amplifier. This amplifier drives the AIN_+ input of ADC and the second stage amplifier with peak-to-peak amplitude of V REF and common-mode output voltage of V REF /2. The second amplifier inverts this input signal and adds an offset to generate an inverted signal with peak-to-peak amplitude of V REF and common-mode output voltage of V REF /2, which drives the AIN- input of ADC. Single-Ended Bipolar Input to Differential Unipolar Output The device is a differential input ADC that accepts a differential input signal with unipolar common mode. Figure 14 shows a signal conditioning circuit that transforms a -2 x V REF to +2 x V REF single-ended bipolar input signal to a fully differential output signal with amplitude peak-topeak 2 x V REF and common-mode voltage V REF /2. The single-ended bipolar input signal drives the inverting input of the first amplifier. This amplifier inverts and adds an offset to the input signal. It also drives the AIN_- input of ADC and the second stage amplifier with peak-to-peak amplitude of V REF and common-mode output voltage of V REF /2. The second amplifier is also in inverting configuration and drives the AIN_ + input of the ADC. This amplifier adds an offset to generate a signal with peak-to-peak amplitude of V REF and common-mode output voltage of V REF /2. The input impedance, seen by the signal source, depends on the input resistor of the first-stage inverting amplifier. Input impedance must be chosen carefully based on the output source impedance of the signal source. www.maximintegrated.com Maxim Integrated 26

2.5V TO VREFVDD -.2V 2.7V TO 3.6V 1.8V 1.8V 1.5V TO 3.6V VREF RS REFVDD REFIN AIN+ AVDD DVDD OVDD.5 x VREF V R R CS COG RS AIN- MAX1196 Channel A DIN SCLK DOUT CNVST DSP SPI INTERFACE VREF 2 + - REF REFGND AGND DGND 1µF Figure 13. Unipolar Single-Ended Input R R 2.5V TO VREFVDD -.2V 2.7V TO 3.6V 1.8V 1.8V 1.5V TO 3.6V +2 x VREF V -2 x VREF 4R R R VREF 2 + - RS CS COG RS REFVDD REFIN AIN+ AIN- AVDD MAX1196 Channel A DVDD OVDD DIN SCLK DOUT CNVST DSP SPI INTERFACE VREF 2 + - 4R REF REFGND AGND DGND 1µF Figure 14. Bipolar Single-Ended Input +2.5V TO REFVDD -.2V +2.7V TO +3.6V +1.8V +1.8V +1.5V TO +3.6V VREF.5 VREF V VREF.5 VREF V Rs Rs Cs COG AIN+ REFVDD AVDD DVDD OVDD REFIN MAX1196 AIN- REF REFGND AGND DIN_ SCLK DOUT_ CNVST_ DGND DSP SPI INTERFACE 1 μ F Figure 15. Unipolar Differential Input www.maximintegrated.com Maxim Integrated 27

Layout, Grounding, and Bypassing For best performance, use PCBs with ground planes. Ensure that digital and analog signal lines are separated from each other. Do not run analog and digital lines parallel to one another (especially clock lines), and avoid running digital lines underneath the ADC package. A single, solid GND plane configuration with digital signals routed from one direction and analog signals from the other provides the best performance. Connect the GND pin on the MAX1196 to this ground plane. Keep the ground return to the power supply for this ground low impedance and as short as possible for noise-free operation. A 2nF CG ceramic chip capacitor should be placed between AIN _ + and AIN_- as close as possible to the MAX1196. This capacitor reduces the voltage transient seen by the input source circuit. For best performance, connect the REF output to the ground plane with a 16V, 1µF ceramic chip capacitor with a X5R dielectric in a 121 or smaller case size. Ensure that all bypass capacitors are connected directly into the ground plane with an independent via. Bypass AVDD, DVDD, and OVDD to the ground plane with 1µF ceramic chip capacitors on each pin as close as possible to the device to minimize parasitic inductance. For best performance, bring the AVDD and DVDD power plane in from the analog interface side of the MAX1196 and the OVDD power plane from the digital interface side of the device. Figure 15 shows the top layer of a sample layout. Definitions Integral Nonlinearity Integral nonlinearity (INL) is the deviation of the values on an actual transfer function from a straight line. For these devices, this straight line is a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. Differential Nonlinearity Differential nonlinearity (DNL) is the difference between an actual step width and the ideal value of 1 LSB. For these devices, the DNL of each digital output code is measured and the worst-case value is reported in the Electrical Characteristics table. A DNL error specification of less than ±1 LSB guarantees no missing codes. Offset Error The offset error is defined as the deviation between the actual output and ideal output measured with V differential analog input voltage. Gain Error Gain error is defined as the difference between the actual output range measured and the ideal output range expected. It is measured with signal applied at the input with an amplitude close to full-scale range. Signal-to-Noise Ratio For a waveform perfectly reconstructed from digital samples, signal-to-noise ratio (SNR) is the ratio of the fullscale analog input power to the RMS quantization error (residual error). The ideal, theoretical minimum analogto-digital noise is caused by quantization noise error only and results directly from the ADC s resolution (N bits): SNR = (6.2 x N + 1.76)dB In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the signal power to the noise power, which includes all spectral components not including the fundamental, the first five harmonics, and the DC offset. www.maximintegrated.com Maxim Integrated 28

Signal-to-Noise Plus Distortion Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency s power to the power of all the other ADC output signals: Signal SINAD(dB) = 1 LOG Noise + Distortion Effective Number of Bits The effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC s error consists of quantization noise only. With an input range equal to the full-scale range of the ADC, calculate the ENOB as follows: SINAD - 1.76 ENOB = 6.2 Total Harmonic Distortion Total harmonic distortion (THD) is the ratio of the power contained in the first five harmonics of the converted data to the power of the fundamental. This is expressed as: Spurious-Free Dynamic Range Spurious-free dynamic range (SFDR) is the ratio of the power of the fundamental (maximum signal component) to the power of the next-largest frequency component. Aperture Delay Aperture delay (t AD ) is the time delay from the sampling clock edge to the instant when an actual sample is taken. Aperture Jitter Aperture jitter (t AJ ) is the sample-to-sample variation in aperture delay. Full-Power Bandwidth A large -.5dBFS analog input signal is applied to an ADC, and the input frequency is swept up to the point where the amplitude of the digitized conversion result has decreased by 3dB. This point is defined as full-power input bandwidth frequency. P 2 2 2 2 + P3 + P4 + P THD = 1 log 5 P 2 1 where P 1 is the fundamental power and P 2 through P 5 is the power of the 2nd- through 5th-order harmonics. www.maximintegrated.com Maxim Integrated 29

Selector Guide PART BITS SPEED (ksps) FULLY DIFFERENTIAL INPUT (MAX) (V) REFERENCE BUFFERS SINGLE/DUAL PACKAGE MAX119 16 1 ±3.6 Internal/External SINGLE 4mm x 4mm TQFN-2 MAX1191 16 16 ±3.6 Internal/External SINGLE 4mm x 4mm TQFN-2 MAX1192 18 1 ±3.6 Internal/External SINGLE 4mm x 4mm TQFN-2 MAX1193 18 16 ±3.6 Internal/External SINGLE 4mm x 4mm TQFN-2 MAX1194 2 1 ±3.6 Internal/External SINGLE 4mm x 4mm TQFN-2 MAX1195 2 16 ±3.6 Internal/External SINGLE 4mm x 4mm TQFN-2 MAX1196 2 1 ±3.6 Internal/External DUAL 5mm x 5mm TQFN-32 Ordering Information PART TEMP RANGE PIN-PACKAGE MAX1196ETJ+ -4 C to +85 C 32 TQFN-EP* +Denotes lead(pb)-free/rohs-compliant package. *EP = Exposed pad. Chip Information PROCESS: CMOS Package Information For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a +, #, or - in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. PACKAGE TYPE PACKAGE CODE OUTLINE NO. LAND PATTERN NO. 32 TQFN-EP T3255MK+3 21-14 9-1 www.maximintegrated.com Maxim Integrated 3

Revision History REVISION NUMBER REVISION DATE DESCRIPTION PAGES CHANGED 4/16 Initial release 1 11/16 Removed two instances of Isolated from Functional Diagram 15 For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated s website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance. Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc. 216 Maxim Integrated Products, Inc. 31