78A207 MFR1 Receiver DATA SHEET DESCRIPTION FEATURES OCTOBER 2005

Similar documents
75T2089/2090/2091 DTMF Transceivers

CD Features. 5V Low Power Subscriber DTMF Receiver. Pinouts. Ordering Information. Functional Diagram

CD V Low Power Subscriber DTMF Receiver. Description. Features. Ordering Information. Pinouts CD22204 (PDIP) TOP VIEW. Functional Diagram

CD22202, CD DTMF Receivers/Generators. 5V Low Power DTMF Receiver. Features. Description. Ordering Information. Pinout. Functional Diagram

MOSA ELECTRONICS. Features. Description. MS8870 DTMF Receiver

CD22202, CD V Low Power DTMF Receiver

Dual Processor Supervisors with Watchdog ADM13305

Triple Processor Supervisors ADM13307

FX623 FX623. CML Semiconductor Products PRODUCT INFORMATION. Call Progress Tone Decoder

Programmable Low Voltage 1:10 LVDS Clock Driver ADN4670

INTRODUCTION FEATURES ORDERING INFORMATION APPLICATIONS LOW POWER DTMF RECEIVER 18 DIP 300A

M Precise Call Progress Tone Detector

M-991 Call Progress Tone Generator

DATASHEET CD4013BMS. Pinout. Features. Functional Diagram. Applications. Description. CMOS Dual D -Type Flip-Flop. FN3080 Rev 0.

8-Bit, high-speed, µp-compatible A/D converter with track/hold function ADC0820

Ultrafast Comparators AD96685/AD96687

HM9270C HM9270D HM 9270C/D DTMF RECEIVER. General Description. Features. Pin Configurations. * Connect to V SS. V DD St/GT ESt StD Q4 Q3 Q2 Q1 TOE

DATASHEET CD4503BMS. Features. Applications. Functional Diagram. Pinout. CMOS Hex Buffer. FN3335 Rev 0.00 Page 1 of 8. December FN3335 Rev 0.

74ACT11374 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

DATASHEET CD4060BMS. Pinout. Features. Functional Diagram. Oscillator Features. Applications. Description

DATASHEET CD4027BMS. Features. Pinout. Functional Diagram. Applications. Description. CMOS Dual J-KMaster-Slave Flip-Flop. FN3302 Rev 0.

HIGH-PERFORMANCE CMOS BUS TRANSCEIVERS

SN5407, SN5417, SN7407, SN7417 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS SDLS032A DECEMBER 1983 REVISED NOVEMBER 1997

CD74HCT4514, CD74HCT LINE TO 16-LINE DECODERS/DEMULTIPLEXERS WITH INPUT LATCHES

ADC Bit µp Compatible A/D Converter

SN54HC373, SN74HC373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

DATASHEET CD4504BMS. Pinout. Features. Functional Diagram. Description. CMOS Hex Voltage Level Shifter for TTL-to-CMOS or CMOS-to-CMOS Operation

TLC545C, TLC545I, TLC546C, TLC546I 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 19 INPUTS

8-Channel Fault-Protected Analog Multiplexer ADG528F

DATASHEET CD4069UBMS. Features. Pinout. Applications. Functional Diagram. Description. Schematic Diagram. CMOS Hex Inverter

CDC337 CLOCK DRIVER WITH 3-STATE OUTPUTS

LC2 MOS Dual 12-Bit DACPORTs AD7237A/AD7247A

MC145443DW MC145443P. Freescale Semiconductor, Inc. MC145442

DATASHEET CD14538BMS. Description. Features. Applications. Functional Diagram. Pinout. CMOS Dual Precision Monostable Multivibrator

Ultrafast TTL Comparators AD9696/AD9698

Rail-to-Rail, Fast, Low Power 2.5 V to 5.5 V, Single-Supply TTL/CMOS Comparator AD8468

NTE4055B and NTE4056B Integrated Circuit CMOS, BCD to 7 Segment Decoder/Drivers

SG500. Low Jitter Spectrum Clock Generator for PowerPC Designs. Approved Product. FREQUENCY TABLE (MHz) PRODUCT FEATURES CONNECTION DIAGRAM

DATASHEET CD4098BMS. Description. Features. Applications. Pinout. CMOS Dual Monostable Multivibrator. FN3332 Rev 0.00 Page 1 of 11.

Microprocessor Supervisory Circuit ADM1232

16-Channel, 1 MSPS, 12-Bit ADC with Sequencer in 28-Lead TSSOP AD7490-EP

ICS Glitch-Free Clock Multiplexer

TL494M PULSE-WIDTH-MODULATION CONTROL CIRCUIT

Quad 12-Bit Digital-to-Analog Converter (Serial Interface)

APPLICATIONS GENERAL DESCRIPTION FEATURES PIN CONFIGURATION PIN ASSIGNMENT /INH, Q0 PIN FUNCTION

Current Output/Serial Input, 16-Bit DAC AD5543-EP

AM26LS31 QUADRUPLE DIFFERENTIAL LINE DRIVER

MC3487 QUADRUPLE DIFFERENTIAL LINE DRIVER

DATASHEET CD4028BMS. Features. Pinout. Functional Diagram. Applications. Description. CMOS BCD-To-Decimal Decoder. FN3303 Rev 0.

HMC677G32 INTERFACE - SMT. 6-Bit SERIAL/PARALLEL SWITCH DRIVER/CONTROLLER. Typical Applications. Features. Functional Diagram. General Description

54ACT11020, 74ACT11020 DUAL 4-INPUT POSITIVE-NAND GATES

SN5407, SN5417, SN7407, SN7417 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS

TLC5620C, TLC5620I QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS

ICS309 SERIAL PROGRAMMABLE TRIPLE PLL SS VERSACLOCK SYNTH. Description. Features. Block Diagram DATASHEET

SN54HC373, SN74HC373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCLS140B DECEMBER 1982 REVISED MAY 1997

LSI/CSI LS7560N LS7561N BRUSHLESS DC MOTOR CONTROLLER

74AC11373 OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS

PRODUCT PREVIEW SN54AHCT257, SN74AHCT257 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS WITH 3-STATE OUTPUTS. description

MK VCXO-BASED FRAME CLOCK FREQUENCY TRANSLATOR. Features. Description. Block Diagram DATASHEET. Pullable Crystal

ua9637ac DUAL DIFFERENTIAL LINE RECEIVER

Regulating Pulse Width Modulators

SN54HC573A, SN74HC573A OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCLS147B DECEMBER 1982 REVISED MAY 1997

HART Modem HT2015 DataSheet

SN54HC365, SN74HC365 HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

SN74ALVCH V 20-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

DACPORT Low Cost, Complete P-Compatible 8-Bit DAC AD557*

Improved Second Source to the EL2020 ADEL2020

ADCMP608. Rail-to-Rail, Fast, Low Power 2.5 V to 5.5 V, Single-Supply TTL/CMOS Comparator. Data Sheet FEATURES FUNCTIONAL BLOCK DIAGRAM APPLICATIONS

A23W9308. Document Title 524,288 X 8 BIT CMOS MASK ROM. Revision History. Rev. No. History Issue Date Remark

CMOS, 170 MHz, Triple, 10-Bit High Speed Video DAC ADV7123-EP

SCLK 4 CS 1. Maxim Integrated Products 1

ICS2694. Motherboard Clock Generator. Integrated Circuit Systems, Inc. Description. Features. Applications. Pin Configuration ICS2694

SN55115, SN75115 DUAL DIFFERENTIAL RECEIVERS

SN75C1406 TRIPLE LOW-POWER DRIVERS/RECEIVERS

ADC Bit High-Speed µp-compatible A/D Converter with Track/Hold Function

Features V DD 4 STROBE MOS. Bipolar. Sub 8 GND V EE OUT 8

Octal, 16-Bit DAC with 5 ppm/ C On-Chip Reference in 14-Lead TSSOP AD5668-EP

54ACT11109, 74ACT11109 DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

TLC7524C, TLC7524E, TLC7524I 8-BIT MULTIPLYING DIGITAL-TO-ANALOG CONVERTERS

CD4541BC Programmable Timer

MX633 Call Progress Tone Detector

UC284x, UC384x, UC384xY CURRENT-MODE PWM CONTROLLERS

CD4063BMS. CMOS 4-Bit Magnitude Comparator. Pinout. Features. Functional Diagram. Applications. Description. December 1992

SN75C1406 TRIPLE LOW-POWER DRIVERS/RECEIVERS

TLC548C, TLC548I, TLC549C, TLC549I 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL SLAS067C NOVEMBER 1983 REVISED SEPTEMBER 1996

SN54ALS00A, SN54AS00, SN74ALS00A, SN74AS00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

78P2252 STM-1/OC-3 Transceiver

Microprocessor-Compatible 12-Bit D/A Converter AD667*

ORDERING INFORMATION PACKAGE

XC2163 Series GENERAL DESCRIPTION APPLICATIONS FEATURES PIN ASSIGNMENT PIN CONFIGURATION /INH, Q0 PIN FUNCTION

Advanced Regulating Pulse Width Modulators

SN75158 DUAL DIFFERENTIAL LINE DRIVER

Dual, 3 V, CMOS, LVDS Differential Line Receiver ADN4664

SN75150 DUAL LINE DRIVER

CD4051BMS, CD4052BMS and CD4053BMS analog multiplexers/demultiplexers

SN54ACT00, SN74ACT00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

SN74ALVCH BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

TLC548C, TLC548I, TLC549C, TLC549I 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL

ICS502 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

+5 V Powered RS-232/RS-422 Transceiver AD7306

Transcription:

DESCRIPTION The 78A207 is a single-chip, Multi-Frequency (MF) receiver that can detect all 15 tone-pairs, including ST and KP framing tones. This receiver is intended for use in equal access applications and thus meets both Bell and CCITT R1 central office register signaling specifications. The 78A207 employs state-of-the-art switched capacitor filters in CMOS technology. The receiver consists of a bank of channel-separation bandpass filters followed by zero-crossing detectors and frequency-measurement bandpass filters, an amplitude check circuit, a timer and decoder circuit, and a clock generator. The device does not attempt to identify strings of digits by the KP (key pulse) and ST (stop) tone pairs. No anti-alias filtering is needed if the input signal is band-limited to 26kHz. The only external component required is an inexpensive television color burst 3.58MHz crystal. The outputs interface directly with standard CMOS or TTL circuitry and are three-state enabled to facilitate bus-oriented architecture. FEATURES OCTOBER 2005 Meets Bell and CCITT R1 specifications 20-pin plastic DIP Single low-tolerance 5V supply Detects all 15 tone-pairs including ST and KP Long KP capability Built-in amplitude discrimination Excellent noise tolerance Outputs in either n of 6 or hexadecimal code Three-state outputs, CMOS-compatible and TTL-compatible BLOCK DIAGRAM 700 700 THRESHOLD DETECTOR CSTR VIN 900 900 QUAL LOGIC R S Q DV 1100 1100 R S Q DE 1300 1300 LKP 1500 1500 HEX 1700 PRE-FILTER ZERO CROSSING DETECTORS 1700 BANDPASS FILTER QUAL D5 X1 D4 D3 X2 CLOCK GENERATOR CHIP CLOCKS D2 D1 D0 XOUT VOLTAGE DIVIDER VOLTAGE REF EN TONE DETECTOR VDD AGN DGND Page: 1 of 8 2005 TERIDIAN Semiconductor Corporation Rev 5.0

FUNCTIONAL DESCRIPTION VIN This pin accepts the analog input. It is internally biased to half the supply and is capacitively coupled to the channel separation filters. The input may be DC coupled as long as it does not exceed VDD or drop below GND. Equivalent input circuit is shown below in Figure 1. CRYSTAL OSCILLATOR The 78A207 contains an on-board inverter with sufficient gain to provide oscillation when connected to a low cost television color-burst crystal. The onchip clock signals are generated from the oscillator. The crystal is connected between X1 and X2. XOUT is a 3.58MHz square wave capable of driving other circuits as long as the capacitive load does not exceed 50pF. Other devices driven by XOUT should use X1 as the input pin, while X2 should be left floating. LKP The KP timer control: When high, the KP detect time is increased. When low, the KP detect time is the same as for other tones. QUAL Enables tone pair qualification. When low, the threshold detector outputs are passed to the data outputs (D0-D5) without validation in the format selected by the HEX pin. These outputs, plus strobes DV and DE, are updated once per 2.3 ms frame. Note that the strobes will cycle once per frame (even when the inputs are stable.) As always, data changes only when both strobes are low. CSTR This input clears both the DV and DE strobes, and is active low. After CSTR is released, the strobes will remain low until a new detect (or error) occurs. The output data is latched by CSTR and will not change while CSTR is low, even in the event that a new detect is qualified internally. (Note that improper use of CSTR may result in missed detects.) EN The three-state enable control: When low, the D0- D5 outputs are in the low impedance state. In an interrupt oriented microprocessor interface, EN and CSTR will often be tied together to provide automatic reset of the strobes when the output data is enabled. STROBE PINS - DV AND DE Valid data is indicated on the DV strobe pin, and data errors are indicated on the DE strobe pin. Whenever a valid 2 of 6 code has been detected, the DV strobe rises. It remains high until the code goes away, or the CSTR line is activated. When an invalid code is detected, e.g., 1 of 6, 3 of 6, etc., the DE strobe remains high until all errors stop, a valid tone pair is detected, or the CSTR line is activated. Once cleared by CSTR, DE will not reactivate until a new invalid condition is detected. The DE and DV strobes will never be high simultaneously. DATA OUTPUT MODES The digital output format may be either n of 6 or 4- bit hexadecimal. For hex mode, the HEX pin is pulled high. Outputs D0 to D3 provide a 4-bit code identifying one of the 15 valid tone combinations according to Table1. The outputs will be cleared to zero when no valid tone pair is present. For the n of 6 mode, the HEX pin is pulled low, and each output represents one of the six frequencies as shown below: FREQUENCY OUTPUT PIN 700 D0 900 D1 1100 D2 1300 D3 1500 D4 1700 D5 The outputs will be cleared to zero when no valid tone is present. Page: 2 of 8 2005 TERIDIAN Semiconductor Corporation Rev 5.0

TABLE 1: Channels Tone Pair Freq. Name D3 D2 D1 D0 0-1 700, 900 1 0 0 0 1 0-2 700, 1100 2 0 0 1 0 1-2 900, 1100 3 0 0 1 1 0-3 700, 1300 4 0 1 0 0 1-3 900, 1300 5 0 1 0 1 2-3 1100, 1300 6 0 1 1 0 0-4 700, 1500 7 0 1 1 1 1-4 900, 1500 8 1 0 0 0 2-4 1100, 1500 9 1 0 0 1 3-4 1300, 1500 0 1 0 1 0 2-5 1100, 1700 KP 1 0 1 1 4-5 1500, 1700 ST 1 1 0 0 1-5 900, 1700 ST1 1 1 0 1 3-5 1300, 1700 ST2 1 1 1 0 0-5 700, 1700 ST3 1 1 1 1 any other signal 0 0 0 0 NOTE: In the hex mode, D4 = DE and D5 = DV. VDD VIN 2 20 pf 200 kω 3 kω 3 kω VDD GND GND FIGURE 1: VIN Equivalent Input Circuit Page: 3 of 8 2005 TERIDIAN Semiconductor Corporation Rev 5.0

TIMING SPECIFICATIONS PARAMETER CONDITIONS MIN NOM MAX UNIT Ton Tone Time, KP (LKP = VDD) detect 55 ms Ton reject 30 ms Ton Tone Time, KP (LKP = DGND) detect 30 ms Ton reject 10 ms Ton Tone Time, All Others detect 30 ms Ton reject 10 ms Tpse Pause Time detect 20 ms Tbr reject 10 ms Tsu Data Setup Time 6 µs Th Data Hold Time 7 µs Tskew Tone Skew Tolerance 4 ms Tstr Tsep Tr Tf Minimum Strobe Pulse Width QUAL High 20 ms QUAL Low 2 ms Minimum Strobe Separation QUAL High 20 ms QUAL Low 2 ms Rise Time DV, DE, D0-D5 10-90% Fall Time DV, DE, D0-D5 10-90% CL = 20 pf 100 ns CL = 20 pf 100 ns Tw CSTR Width 50 ns Ten Data Enable Time CL = 20 pf 100 ns Tdis Data Disable Time 100 ns Trst Strobe Reset Time CL = 20 pf 100 ns Page: 4 of 8 2005 TERIDIAN Semiconductor Corporation Rev 5.0

TBR TPSE TONE 1 TSKEW TON TONE 2 TSKEW D0-D5 TSU TSTR TH DV (QUAL = 1) DV (QUAL = 0) TSTR TSEP DE (QUAL = 0) FIGURE 2: 78A207 Timing Diagram ELECTRICAL SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS (Operating above absolute maximum ratings may damage the device.) PARAMETER DC Supply Voltage V DD Operating Temperature RATING + 7V 0 to 70 (Ambient) C Storage Temperature 65 to 150 C Power Dissipation (25 C) (Derate above TA=25 C @ 6.25 mw/ C) Input Voltage DC Current into any input 650mW (VDD + 0.3V) to -0.3V ±10mA Lead Temperature (Soldering, 10 sec.) 300 C Page: 5 of 8 2005 TERIDIAN Semiconductor Corporation Rev 5.0

DC ELECTRICAL CHARACTERISTICS (0 C ² TA ³ 70 C, VDD = 5V ± 10%) PARAMETER CONDITIONS MIN NOM MAX UNIT Idd Supply Current 20 ma Vol Output Logic 0 Iol = 8 ma 0.5 V Iol = 1 ma 0.4 V Voh Output Logic 1 Ioh = -4 ma VDD-1.0 V Ioh = -1 ma VDD-0.5 V Vih Input Logic 1 2.0 V Voh Input logic 0 0.8 V Zin Lin Analog Input Impedance (Input between VDD and AGND) Digital Input Current (Input between VDD and DGND) 100K 30 pf Ω -50 50 µa AC CHARACTERISTICS (0 C ² TA ³ 70, VDD = 5V ± 10%) PARAMETER CONDITIONS MIN NOM MAX UNIT F Frequency for Detect Tolerance ±(0.015 xfo + 5) Hz A Amplitude for Detect each tone AN TW Amplitude for no Detect Twist Tolerance TW= high tone low tone T3 Third MF Tone Reject Amp relative to highest Amplitude tone N60 60 HZ Tolerance not more than one error in 2500 10-digit calls -25 0 dbm 0.123 2.191 Vpp -35 db 0.039 Vpp -6 +6 db -15 db 81 dbm 0.777 Vpp N180 180 HZ Tolerance same as above 68 dbm 0.174 Vpp Nn Noise Tolerance 1 same as above -20 db NI Impulse Noise Tolerance 2 same as above +12 db NOTES: 1. C-message weighted. Measured with respect to highest amplitude tone. 2. With noise tape 201 per PUB 56201. Measured with respect to highest amplitude tone. Page: 6 of 8 2005 TERIDIAN Semiconductor Corporation Rev 5.0

MECHANICAL SPECIFICATIONS Controlling Dimensions in Inches 20-Pin DIP Page: 7 of 8 2005 TERIDIAN Semiconductor Corporation Rev 5.0

PACKAGE PIN DESIGNATIONS (Top View) CAUTION: Use handling procedures necessary for a static sensitive component. AGND 1 20 XOUT VIN 2 19 X1 HEX 3 18 X2 QUAL 4 17 CSTR LKP 5 16 DGND EN 6 15 DV VDD 7 14 DE D0 8 13 D5 D1 9 12 D4 D2 10 11 D3 20-Pin DIP 78A207 ORDERING INFORMATION 78A207 PART DESCRIPTION ORDER NUMBER PACKAGING MARK 20-Pin Plastic DIP 78A207-CP 78A207-CP 20-Pin Plastic DIP Lead Free 78A207-CP/F 78A207-CP No responsibility is assumed by TERIDIAN Semiconductor Corporation for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of TERIDIAN Semiconductor Corporation and the company reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders. TERIDIAN Semiconductor Corporation, 6440 Oak Canyon Rd, Irvine, CA 92618-5201, (714) 508-8800, FAX: (714) 508-8877 1989-2005 TERIDIAN Semiconductor Corporation 10/27/05- rev. 5.0 Page: 8 of 8 2005 TERIDIAN Semiconductor Corporation Rev 5.0