MX5A-12SA SMT Non-Isolated Power Module

Similar documents
A_LT-2W & B_LT-2W Series 2W, FIXED INPUT, ISOLATED & UNREGULATED DUAL/SINGLE OUTPUT DC-DC CONVERTER

A Basis for LDO and It s Thermal Design

DEI 1028 Voltage Clamping Circuit

ACPL-8x7. Data Sheet. Multi-Channel Full-Pitch Phototransistor Optocoupler. Description. Features. Applications

LINE POWER SUPPLIES Low-Loss Supplies for Line Powered EnOcean Modules

Lite-On offers a broad range of discrete infrared components for application such as remote control, IR wireless data

IR Emitter and Detector Product Data Sheet LTR-C5510-DC Spec No.: DS Effective Date: 09/24/2016 LITE-ON DCC RELEASE

Infrared Product Data Sheet LTR-C950-TB-T LITE-ON DCC RELEASE

IR Emitter and Detector Product Data Sheet LTE-C9511-E Spec No.: DS Effective Date: 07/05/2014 LITE-ON DCC RELEASE

BV4115. RF Packet Transmitter. Product specification. February ByVac 2007 ByVac Page 1 of 5

CONTENTS. Product Type Output No of Output Input Approvals Page! and Series Power Outputs Voltage Voltage Number. Open Frame.

IR Emitter and Detector Product Data Sheet LTE-R38386AS-ZF Spec No.: DS Effective Date: 09/14/2016 LITE-ON DCC RELEASE

IR Emitter and Detector Product Data Sheet LTE-C9501 Spec No.: DS Effective Date: 01/08/2014 LITE-ON DCC RELEASE

idcv Isolated Digital Voltmeter User Manual

CM5530 GENERAL DESCRIPTION APPLICATIONS TYPICAL APPLICATION CIRCU. Rev.1.0 0

Vds 1. Gnd. Gnd. Key Specifications Symbol Parameter Units Min. Typ. Max.

Dry Contact Sensor

SFDMDA4108F. Specifications and Applications Information. orce LED Driver. Mass: 9 grams typ. 03/30/11. Package Configuration

Operating Instructions

Dry Contact Sensor DCS15 User Manual

RiverSurveyor S5/M9 & HydroSurveyor Second Generation Power & Communications Module (PCM) Jan 23, 2014

.,Plc..d,~t l~ucjio PA300 DIGITAL BASS PROCESSOR USER'S MANUAL. 2 Why use the DIGITAL BASS PROCESSOR? 2 About the PWM Subsonic Filter

0-10V Classic, two 0-10V inputs allow to control the two output currents of each within the limit of the max. power.

IXD9205/ ma Step-Down DC/DC Converter with Built-in Inductor FEATURES APPLICATION DESCRIPTION

CPC1130NTR. 4 Pin SOP OptoMOS Relay

TC 60 THERMOCOMPUTER TC 60. prog. start stop. Operating Instructions

CPC1035NTR. 4 Pin SOP OptoMOS Relay

USER MANUAL HIGH INTERCEPT LOW NOISE AMPLIFIER (HILNA TM ) V1

CPC1135NTR. 4 Pin SOP OptoMOS Relays

Dry Contact Sensor. Communications cable - RJ-45 jack to sensor using UTP Cat 5 wire. Power source: powered by the unit. No additional power needed.

CPC1030NTR. 4 Pin SOP OptoMOS Relay

Operating Instructions

CB-030S Circuit Board

CPC1025NTR. 4 Pin SOP OptoMOS Relay

CPC1017NTR. 4 Pin SOP OptoMOS Relays

CM1623. EMI Filter with ESD Protection for SIM Card Applications

CPC1004NTR. 4 Pin SOP OptoMOS Relay

PS 430 FOUR CHANNEL REMOTE SPEAKER STATION

PRELIMINARY CPC1017NTR. 4 Pin SOP OptoMOS Relays

DRAN30 SERIES MODEL LIST SPECIFICATION. GENERAL Characteristics Conditions min. typ. max. unit FEATURES. EFF. (min.) EFF. (typ.

CPC1230NTR. 4 Pin SOP OptoMOS Relay

Series D1L- Solid State Relay

Photocoupler Product Data Sheet LTV-725V (M, S, S-TA, S-TA1) series Spec No.: DS Effective Date: 07/22/2016 LITE-ON DCC RELEASE

OPERATING MANUAL SERIES SMTBM BRUSHLESS SINGLE AXIS MODULE

List... Package outline... Features... Mechanical data... Maximum ratings... Electrical characteristics... Rating and characteristic curves...

IR Emitter and Detector Product Data Sheet LTE-S9511-E Spec No.: DS Effective Date: 01/07/2014 LITE-ON DCC RELEASE

INSTALLATION INSTRUCTIONS

Consider a boost-buck converter with the following parameters (Fig. 1-1). R cs2. R s2a HV9930 VDD PWMD REF C3

Customised Pack Sizes / Qtys. Support for all industry recognised supply formats: o o o. Waffle Pack Gel Pak Tape & Reel

Application for Drive Technology

List... Package outline... Features Mechanical data Maximum ratings Rating and characteristic curves Pinning information...

A Low Cost DC-DC Stepping Inductance Voltage Regulator With Fast Transient Loading Response

Application Note AN-2097 Evaluation Kit for the S7500 CW Tunable Laser

Electrical devices may only be mounted and connected by electrically skilled persons.

Customised Pack Sizes / Qtys. Support for all industry recognised supply formats: o o o. Waffle Pack Gel Pak Tape & Reel

NATF CIP Requirement R1 Guideline

Flux Bender Equalizer

GE Multilin 339 Motor Protection Specifications

Universal input/output controller

SMT20C SERIES. Single Output TÜV. SMT20C Series 20 A DC-DC Converter C Class Non-Isolated

ELEC 7250 VLSI TESTING. Term Paper. Analog Test Bus Standard

EEEE 381 Electronics I

Processors with Sub-Microsecond Response Times Control a Variety of I/O. *Adapted from PID Control with ADwin, by Doug Rathburn, Keithley Instruments

Customised Pack Sizes / Qtys. Support for all industry recognised supply formats: o o o. Waffle Pack Gel Pak Tape & Reel

Pulse Width Modulation (PWM) Cornerstone Electronics Technology and Robotics II

INSTALLATION INSTRUCTIONS

High Power, Super-Fast SPST switch

Delphi DNT04, Non-Isolated Point of Load

Customised Pack Sizes / Qtys. Support for all industry recognised supply formats: o o o. Waffle Pack Gel Pak Tape & Reel

VIP-200. Point to Point Extension Configuration Quick Start Guide. Video over IP Extender and Matrix System

TROUBLESHOOTING GUIDE

SFDQDB4239F. Specifications and Applications Information. orce LED Driver. Mass: 34 grams typ. 09/25/12. Package Configuration

The fan-in of a logic gate is defined as the number of inputs that the gate is designed to handle.

Models 7008, 7034, 7035, 7035R & 7041 Planar Blind-Mate Connectors, dc to 40.0 GHz

SARAD GmbH Tel.: 0351 / Wiesbadener Straße 10 FAX: 0351 / Dresden Internet:

XSUEx1-M1Rx. 1000BASE-T and 10/100/1000BASE-T Copper SFP Transceiver. Features. Applications. Description. Up to 1.25Gb/s bidirectional

LED wdali MC Switch Input Modul Set - User Manual

Implementation Of 12V To 330V Boost Converter With Closed Loop Control Using Push Pull Topology

Maxon Motor & Motor Controller Manual

List... Package outline... Features Mechanical data... Maximum ratings... Rating and characteristic curves... Pinning information...

KELOX room thermostats - KM690D Digital-Standard/ KM690U Digital-Control

YNV12T05 DC-DC Converter Data Sheet VDC Input; VDC 5 A

VM1AT-R1 INDUSTRIAL MICROCONTROLLER

Experiment 6 Electronic Switching

SIL20C SERIES. Single Output. SIL20C Series 20 A DC-DC Converter C Class Non-Isolated

Delphi series DNT12 Non-Isolated Point of Load DC/DC Power Modules: 8.3~14Vin, 0.75~5.0Vo, 3A

IR Emitter and Detector Product Data Sheet LTE-18H0B LITE-ON DCC RELEASE

Damocles 1208 MANUAL. Damocles Damocles 1208 Manual. Input status LED indicators. Inputs Not connected

Delphi D12S2R550 Non-Isolated Point of Load

Beechcraft Bonanza HID Landing Light Assembly Kit

IRG4BC20FPbF Fast Speed IGBT

IR Emitter and Detector Product Data Sheet LTE-7072-M-TA Spec No.: DS Effective Date: 01/16/2016 LITE-ON DCC RELEASE

DOCUMENT OBSOLETE. Advanced Systems Tester 900AST Series Calibration Verification Procedure. Instructions. February A

INTEGRATED 100-V IEEE 802.3af PD AND DC/DC CONTROLLER

GANTOM iq AND iqx USER GUIDE

RZ251W. Remote Sensing & Zoning Installation Guide. Quick Reference. Wireless Range

Nordic ID AR82 User Guide Version 1.2 NORDIC ID AR82 USER GUIDE

10 A/4000 V ISOLATED INTEGRATED DRIVER MODULE

Some Safety Warnings

DS1112SG. Rectifier Diode DS1112SG KEY PARAMETERS V RRM I F(AV) I FSM FEATURES 6000V 811A 10500A APPLICATIONS VOLTAGE RATINGS

Transcription:

*RHS COMPLIANT Features Industry standard surface munt device RHS cmpliant* Output vltage prgrammable frm 0.75 V dc t 5.0 V dc via external resistr Up t 5 A utput current Up t 92 % efficiency Small size, lw prfile Cst-efficient pen frame design Lw utput ripple and nise High reliability Remte n/ff Output vercurrent prtectin (nn-latching) Cnstant switching frequency (300 khz) Wide perating temperature range MX5A-12SA SMT Nn-Islated Pwer Mdule Descriptin Burns MX5A-12SA is a nn-islated DC-DC cnverter ffering designers a cst and space-efficient slutin with standard features such as remte n/ff, precisely regulated prgrammable utput vltage and vercurrent and vertemperature prtectin. These mdules deliver up t 5 A f utput current with lad efficiency f 92 % at 5 V utput. Hw t Order M X 5A - 12 S A Cnfiguratin M = Surface Munt Device Internal Identifier Output Current (Amps) Input Vltage (V) Outputs S = Single (V) A = Adjustable Fixed utput vltage parts and ptinal features available; cntact factry. Abslute Maximum Ratings Stress in excess f abslute maximum ratings may cause permanent damage t the device. Device reliability may be affected if expsed t abslute maximum ratings fr extended time perids. Characteristic Min. Max. Units Ntes & Cnditins Cntinuus Input Vltage -0.3 15.0 V dc Operating Temperature Range -40 +85 C See Thermal Cnsideratins sectin Strage Temperature -55 +125 C Electrical Specificatins Unless therwise specified, specificatins apply ver all input vltage, resistive lad and temperature cnditins. Characteristic Min. Nm. Max. Units Ntes & Cnditins Operating Input Vltage 10.0 14.0 V dc Maximum Input Current - 3.5 A dc Over V in range, I max, V ut = 5 V dc Input N Lad Current V in = 12 V dc, I = 0 A, md. enabled, 26 ma -V ut = 0.75 V dc 70 ma -V ut = 5.0 V dc Input Stand-by Current 1.6 ma V in = 5.0 V dc, mdule disabled Inrush Transient 0.4 A 2 s Input Reflected Ripple Current 40 map-p Input Ripple Rejectin 30 db 120 Hz Cautin: The pwer mdules are nt internally fused. An external input line fast-blw fuse with a maximum rating f 6 A is required. See the Safety Cnsideratins sectin f this data sheet. Applicatins Intermediate Bus architecture Distributed pwer applicatins Wrkstatins and servers Telecm equipment Enterprise netwrks including LANs/WANs Latest generatin ICs (DSP, FPGA, ASIC) and micrprcessr pwered applicatins *RHS Directive 2002/95/EC Jan 27 2003 including Annex. 1

Electrical Specificatins (Cntinued) Characteristic Min. Nm. Max. Units Ntes & Cnditins Setpint Accuracy -2.0 2.0 % V,set V in min, I max, T A = 25 C Tlerance -3.0 3.0 % V,set Over all rated in ut vltage, lad and temperature cnditins Vltage Adjustment Range 0.7525 5.5 V dc Line Regulatin 0.3 % V,set Lad Regulatin 0.3 % V,set Temperature Regulatin 0.4 % V,set Output Current 0.0 5.0 A dc Output Current Limit Inceptin (Hiccup Mde) 200 % I max Output Shrt Circuit Current 2 A dc V 250 mv Hiccup Mde Output Ripple and Nise Vltage 1 µf ceramic/10 µf tantalum capacitrs RMS 15 30 mvrms 5 Hz t 20 MHz bandwidth Peak-t-Peak 30 75 mvpk-pk External Capacitance - ESR 1 mω 1000 µf - ESR 10 mω 3000 µf Efficiency 81.5 % V,set = 1.2 V dc (V in = 5 V dc, T A = 25 C, Full Lad) 84.0 % V,set = 1.5 V dc 85.0 % V,set = 1.8 V dc 87.0 % V,set = 2.5 V dc 89.0 % V,set = 3.3 V dc 92.0 % V,set = 5.0 V dc Switching Frequency 300 khz Dynamic Lad Respnse 1 µf ceramic/10 µf tantalum capacitr 2.5 A t 5 A; 5 A t 2.5 A; 200 mv Peak Deviatin ( i/ t = 2.5 A/µs; 25 C) 25 µs Settling Time (V <10 % peak deviatin) 2 x 150 µf plymer capacitrs 2.5 A t 5 A; 5 A t 2.5 A; 75 mv Peak Deviatin ( i/ t = 2.5 A/µs; 25 C) 50 µs Settling Time (V <10 % peak deviatin) General Specificatins Characteristic Nm. Units Ntes & Cnditins Calculated MTBF 10,000,000 hurs Weight 2.2 g (0.08) (z.) 2

Feature Specificatins Characteristic Min. Nm. Max. Units Ntes & Cnditins Remte Enable Open = On (Lgic Lw) 0.4 V dc 10 µa max. Lw = Off (Lgic High) >2.5 14 V dc 1 ma max. Turn-On Delay and Rise Times Case 1: On/Off Lw V in Applied 2.5 msec Case 2: V in Applied, then On/Off Set Lw 2.5 msec Case 3: Rise 3.0 msec (10 %-90 % f V setting) Oversht 1 % V, set I max, V in =5.5, T A =25 C Overtemperature Prtectin 135 C See Thermal Cnsideratin sectin Input Undervltage Lckut -Turn-n Threshld 8.2 V -Turn-ff Threshld 8.0 V 3

Characteristic Curves The curves prvided belw are typical characteristics fr the MX5A-12SA mdules at 25 C. Fr any specific test cnfiguratins r any specific test requests, please cntact Burns. Efficiency (%) 100.0 95.0 90.0 85.0 80.0 75.0 Vin=14 V Vin=12 V Vin=10 V Efficiency (%) 100.0 95.0 90.0 85.0 80.0 75.0 Vin=14 V Vin=12 V Vin=10 V 70.0 1.0 2.0 3.0 4.0 5.0 Output Current (A dc) Fig. 1 Efficiency vs. Output Current (V ut = 1.2 V dc ) 70.0 1.0 2.0 3.0 4.0 5.0 Output Current (A dc) Fig. 4 Efficiency vs. Output Current (V ut = 2.5 V dc ) Efficiency (%) 100.0 95.0 90.0 85.0 80.0 Vin=14 V Vin=12 V Vin=10 V Efficiency (%) 100.0 95.0 90.0 85.0 80.0 Vin=14 V Vin=12 V Vin=10 V 75.0 75.0 70.0 1.0 2.0 3.0 4.0 5.0 Output Current (A dc) Fig. 2 Efficiency vs. Output Current (V ut = 1.5 V dc ) 70.0 1.0 2.0 3.0 4.0 5.0 Output Current (A dc) Fig. 5 Efficiency vs. Output Current (V ut = 3.3 V dc ) Efficiency (%) 100.0 95.0 90.0 85.0 80.0 Vin=14 V Vin=12 V Vin=10 V 75.0 70.0 1.0 2.0 3.0 4.0 5.0 Output Current (A dc) Fig. 3 Efficiency vs. Output Current (V ut = 1.8 V dc ) Efficiency (%) 100.0 95.0 90.0 85.0 80.0 Vin=14 V 75.0 Vin=12 V Vin=10 V 70.0 1.0 2.0 3.0 4.0 5.0 Output Current (A dc) Fig. 6 Efficiency vs. Output Current (V ut = 5.0 V dc ) 4

Characteristic Curves (Cntinued) Input Current (A)/ (Vdc) 6.00 4.00 2.00 Iin, Adc 0.00 V, Vdc 6.00 8.00 10.00 12.00 Input Vltage (V dc ) Fig. 7 Input Vltage vs. I and V (V = 2.5 V dc, I = 6.0 A) V (100 mv/div) Output Current I (1.3 A/div) : 100 mvlt 5 µs Output Current (1.3 A/Div): 2 Vlt 5 µs Time (5 µs/div) Fig. 10 Transient Respnse - 2.5 A - 5 A Step (V = 3.3 V dc) V (10 mv/div) V (100 mv/div) Full Lad: 10 mvlt 2.5 µs N Lad: 10 mvlt 2.5 µs Half Lad: 10 mvlt 2.5 µs Time (2.5 µs/div) Fig. 8 Typical Output Ripple and Nise (V in = 12.0 V, V = 0.75 V, I = 5.0 A) Output Current I (1.3 A/div) : 100 mvlt 5 µs Output Current (1.3 A/Div): 2 Vlt 5 µs Time (5 µs/div) Fig. 11 Transient Respnse - 5 A - 2.5 A Step (V = 3.3 V dc) V (50 mv/div) V (100 mv/div) Output Current I (0.9 A/div) Full Lad: 50 mvlt 2.5 µs : 100 mvlt 10 µs N Lad: 50 mvlt 2.5 µs Half Lad: 50 mvlt 2.5 µs Output Current (0.9 A/Div): 2 Vlt 10 µs Time (2.5 µs/div) Time (10 µs/div) Fig. 9 Typical Output Ripple and Nise (V in = 12.0 V, V = 3.3 V, I = 5.0 A) Fig. 12 Transient Respnse - 2.5 A - 5 A Step (V in = 12.0 V, V = 12 V dc, C ext = 2x100 µf Plymer Capacitrs) 5

Characteristic Curves (Cntinued) Output Current I (0.9 A/div) V (100 mv/div)????? : 100 mvlt 10 µs Output Current (0.9 A/Div): 2 Vlt 10 µs Time (5 µs/div) Fig. 13 Transient Respnse - 5 A - 2.5 A Step (V in= 12 V dc,v = 3.3 V dc, C ext = 2x100 µf Plymer Caps)??? : 1 Vlt 1 ms Input Vltage: 5 Vlt 1 ms?? : 1 Vlt 1 ms On/Off Vltage: 5 Vlt 1 ms Time (1 ms/div) Fig. 14 Typical Start-up using Psitive Remte On/Off (V in = 12 V dc, V = 3.3 V dc, I = 5 A) On/Off Vltage V n/ff (5 V/div) On/Off Vltage V n/ff (5 V/div) Input Vltage V in (5 V/div)??? V (1 V/div) Time (1 ms/div) Fig. 16 Typical Start-up with Applicatin f V in (V in = 12 V dc, V = 3.3 V dc, I = 5 A) On/Off Vltage V n/ff (5 V/div) V (1 V/div) V (0.5 V/div)?? : 500 mvlt 1 ms On/Off Vltage: 5 Vlt 1 ms Time (1 ms/div) Fig. 17 Typical Start-up using Remte On/Off with Prebias (V in = 12 V dc, V = 1.8 V dc, I = 1 A, V bias = 1 V dc ) V (1 V/div)?? : 1 Vlt 1 ms On/Off Vltage: 5 Vlts 1 ms Time (1 ms/div) Fig. 15 Typical Start-up using Negative Remte On/Off with Lw-ESR External Capacitrs (10x100 µf Plymer) (V in = 12 V dc, V = 3.3 V dc, I = 5.0 A, C = 1000 µf) Output Current I (4 A/div)?? Output Current (4 A/div): 20 mvlt 25 ms Time (5 ms/div) Fig. 18 Output Shrt Circuit Current (V in = 12.0 V dc, V = 0.75 V dc ) 6

Characteristic Curves (Cntinued) 7 Output Current (A) 6 5 4 3 2 1 200 LFM 0 LFM 100 LFM 0 15 25 35 45 55 65 75 85 Ambient Temperature ( C) Fig. 19 Derating Output Current vs. Lcal Ambient Temp. and Airflw (V in = 12.0 V dc, V = 0.75 V dc ) Output Current (A) 6 5 4 3 2 1 0 LFM 200 LFM 100 LFM 0 15 25 35 45 55 65 75 Ambient Temperature ( C) Fig. 21 Derating Output Current vs. Lcal Ambient Temp. and Airflw (V in = 12.0 V dc, V = 3.3 V dc ) 85 Output Current (A) 7 6 5 4 3 2 1 200 LFM 0 LFM 100 LFM Output Current (A) 7 6 5 4 3 2 1 0 LFM 200 LFM 100 LFM 0 15 25 35 45 55 65 75 Ambient Temperature ( C) Fig. 20 Derating Output Current vs. Lcal Ambient Temp. and Airflw (V in = 12.0 V dc, V = 1.8 V dc ) 85 0 15 25 35 45 55 65 75 Ambient Temperature ( C) Fig. 22 Derating Output Current vs. Lcal Ambient Temp. and Airflw (V in = 12.0 V dc, V = 5.0 V dc ) 85 7

Operating Infrmatin Remte On/Off The MX5A-12SA cmes standard with Active LOW with Negative On/Off lgic, i.e., OPEN r LOW (< 0.4 V) will turn ON the device. T turn the device OFF, increase the vltage level abve 2.4 V, placing the part int lw dissipatin sleep mde. The signal level f the On/Off pin input is defined with respect t grund. MX5A-12SA Fig. 23 Circuit Cnfiguratin fr using Negative Lgic On/Off Input Cnsideratins The input must have a stable lw impedance AC surce fr ptimum perfrmance. This can be accmplished with external ceramic capacitrs, tantalum capacitrs and/r plymer capacitrs. Using lw impedance tantalum capacitrs requires abut 20 µf per Amp and an ESR f 250 mω per Amp f utput current. Fr a 5 A cnverter, tantalum capacitrs with a cmbined value f 100 µf and 50 mω wuld be adequate. This can be implemented with (2) 47 µf tantalum capacitrs with an ESR f 100 mω. Ceramic capacitrs are als recmmended t reduce high frequency ripple n the input. Output Cnsideratins T maintain the specified utput ripple and transient respnse, external capacitrs must be used. An external 1 µf ceramic capacitr in parallel with a 10 µf lw ESR tantalum capacitr will usually meet the specified perfrmance. Imprved perfrmance can be achieved by using mre capacitance. Lw ESR plymer capacitrs may als be used. Tw 100 µf, 9 mω r lwer ESR capacitrs are recmmended. Safety Infrmatin In rder t cmply with safety requirements the user must prvide a fuse in the unearthed input line. This is t prevent earth being discnnected in the event f a failure. The cnverter must be installed as per guidelines utlined by the varius safety apprvals if safety agency apprval is required fr the verall system. Overtemperature Prtectin The device will shut dwn if it becmes t ht (typically 135 C at cntrller IC). Once the cnverter cls, it autmatically restarts. This feature des nt guarantee the cnverter wn t be damaged by temperatures abve its rating. Overcurrent Prtectin The device has an internally set utput current limit t prtect it frm verlads, placing the unit in hiccup mde. Once the verlad is remved the cnverter autmatically resumes nrmal peratin. N user adjustments are available. An external fuse in series with the input vltage is als required fr cmplete verlad prtectin. Input Undervltage Lckut The device peratin is disabled if the input vltage drps belw the specified input range. Once the input returns t the specified range peratin autmatically resumes. N user adjustments are available. 8

Operating Infrmatin (Cntinued) Setting The utput vltage can be prgrammed t any vltage between 0.75 Vdc and 5.5 Vdc by cnnecting a single resistr between the trim pin and the GND pin f the mdule, as shwn in Fig. 24 belw. If left pen circuit the utput vltage will default t 0.75 Vdc. The crrect Rtrim value fr a specific vltage can be calculated using the fllwing equatin: Rtrim = [10.5/(V-0.7525)-1] KΩ VIN (+) VO (+) Fr example, t set the MX5A-12SA t 3.3 V the fllwing Rtrim resistr must be used: ON/OFF TRIM LOAD Rtrim = [10.5/(3.3-0.7525)-1] KΩ Rtrim = 3.122 kω, The clsest standard 1 % E96 value is 3.09 kω. Table 1 prvides the Rtrim values required fr sme cmmn utput vltage set pints. MX5A-12SA Rtrim Values V (V) Rtrim (kω) 1 % Value 0.75 Open Open 1.2 22.46 22.6 1.5 13.05 13.0 1.8 9.024 9.09 2.0 11.78 11.8 2.5 5.009 4.99 3.3 3.122 3.09 5.0 1.472 1.47 Table 1 MX5A-12SA Vtrim Values V (V) Vtrim (V) 0.75 Open 1.2 0.670 1.5 0.650 1.8 0.630 2.5 0.583 3.3 0.530 5.0 0.4166 GND Rtrim Fig. 24 Circuit Cnfiguratin t Prgram Output Vltage using an External Resistr The utput vltage f the device can als be set by applying a vltage between the TRIM and GND pins. The Vtrim equatin can be written as fllws: Vtrim = (0.7 0.0667 x{v 0.7225)) T set V = 3.3 V, the Vtrim required wuld therefre be 0.530 V. Table 2 belw prvides the Vtrim values required fr sme cmmn utput vltage set pints. Table 2 9

Operating Infrmatin (Cntinued) Vltage Margining Output vltage margining can be implemented as fllws: 1) Trim-up: Cnnect a resistr, Rm-up, frm the Trim pin t the grund pin fr adjusting the vltage upwards, and 2) Trim-dwn: Cnnect a resistr, Rm-dwn, frm the Trim pin t the utput pin fr adjusting the vltage dwnwards. Please cnsult yur lcal Burns Field Applicatins Engineer fr mre details and the calculatin f the required resistr values. Vin On/Off V Trim V R margin-dwn Q2 R trim R margin-up Q1 Thermal Cnsideratins COM Fig. 25 Circuit Cnfiguratin fr Margining Sufficient cling must always be cnsidered t ensure reliable peratin, as these devices perate in a variety f thermal envirnments. Factrs such as ambient temperature, airflw, pwer dissipatin and reliability must be taken int cnsideratin. The data presented in Figures 19 t 22 is based n physical test results taken in a wind tunnel test. The test set-up is shwn in Figure 27. The thermal reference pints are (1) T ref1 = temp at dual Msfet, as shwn in Figure 26, and (2) T ref2 = temp at cntrller IC. Fr reliable peratin, neither T ref1 r T ref2 shuld exceed 115 C. Air Flw T ref1 n Air Flw 8.1 (0.32) WIND TUNNEL Airflw and ambient temp sensr prbes lcatin 76.2 (3.0) C2 C3 L1 Q1 UNIT UNDER TEST C1 PCB Fig. 26 T ref1 Temperature Measurement Lcatin 25.4 (1.0) Fig. 27 Thermal Test Set-up 10

Prduct Dimensins 4.06 (0.160) 4.83 (0.190) BOTTOM VIEW 20.3 (0.80) 4.06 (0.160) 4.57 (0.180) DIMENSIONS: MM (INCHES) SIDE VIEW 5.84 (0.230) MAX. 5.56 (0.219) REF. 8.89 (0.350) GND TRIM VOUT 11.43 (0.450) 8.64 (0.340) TOLERANCES: 0.5 DECIMAL.X ± (0.02) DECIMAL.XX ± 0.25 (0.010) VIN ON/OFF L1 INDUCTOR 1.47 (0.058) 1.5 2.29 (0.06) (0.090) 1.3 (0.05) 1.57 (0.062) Fig. 28 Prduct Dimensins Cplanarity The MX5A-12SA device has a maximum cplanarity f 100 µm (apprx. 0.004 ), as defined by JESD22-B108. Pin Plating Cmpsitin Tin (Sn) plating ver nickel (Ni). Recmmended Pad Layut 4.57 (0.180) 4.06 (0.160) 17.53 (0.690) 4.06 (0.160) 4.83 (0.190) VOUT TRIM GND 8.64 (0.340) ON/OFF 0.25 (0.010) VIN 8.89 (0.350) DIMENSIONS: MM (INCHES) 1.5 (0.06) 1.3 (0.05) RECOMMENDED PAD SIZE: 3.05 2.41 X MIN. (0.120) (0.095) 3.43 2.79 X MAX. (0.135) (0.110) Fig. 29 Recmmended Pad Layut 11

Use in Manufacturing Envirnment Pick and Place Infrmatin Burns SMT devices, packaged n tape and reel, are designed (lw mass) fr autmated assembly using standard SMT pick and place equipment. The centrally lcated inductr prvides the flat surface area t be used fr cmpnent pick up. Variables such as nzzle style, nzzle size, handling speed, and placement pressure need t be ptimized fr best results. 11.43 (0.450) 6.22 (0.245) 9.65 (0.380) 20.3 (0.80) DIMENSIONS: MM (INCHES) Fig. 30 Pick and Place Lcatin Packaging Infrmatin Devices cme in 44 mm tape and reel, as per EIA-481-2. 0.4 ±0.10 (.016 ±.004) 5.90 (.232) A 4.00 ± 0.10 (.157 ±.004) 2.00 ± 0.10 (.079 ±.004) DIA. 1.50 +0.10/-0.00 (.049 +.004/-0.00) 1.75 ± 0.10 (.069 ±.004) 20.20 ± 0.10 (.795 ±.004) 44.00 ± 0.10 1.732 ±.004) Reel Dimensins: 20.60 (.811) DIA. 2.00 +0.10/-0.00 (.079 +.004/-0.00) B B 40.40 ± 0.10 (1.591 ±.004) Outside Diameter: Inside Diameter: 44.0 Width: (1.73) 330.2 (13.00) 177.8 (7.00) SECTION B-B A 16.00 ± 0.10 (.630 ±.004) DIMENSIONS: MM (INCHES) 11.70 (.461) SECTION A-A Fig. 31 Packaging Tape Detail PCB Layut fr SMT Devices Use a slder mask defined pad design. See specific datasheet fr recmmended minimum and maximum pad size. Intercnnectin t internal pwer planes is typically required. Via-in-pad design shuld be avided in the SMT pads. Slder mask shuld be used t eliminate slder wicking int the vias. Lw resistance and lw inductance PCB layut traces shuld be used where pssible, particularly n the utput side. A lw impedance track between the input grund and utput grund is very imprtant t achieve high efficiencies. 12

Use in Manufacturing Envirnment (Cntinued) Sldering Requirements Burns recmmends the fllwing temperature prfile fr use n tin lead slder (Sn-Pb Eutectic) and lead free slder. Fr lead free slder, the maximum temperature during the munting prcess shuld nt exceed 245 C. Sufficient time must be allwed t fuse the plating n the cnnectin t ensure a reliable slder jint. Hwever, the time abve 230 C shuld nt exceed 60 secnds. 300 Slder Reflw Prfile Temperature ( C) 250 200 150 100 50 Preheat Zne <2.5 C/sec. Peak Temp. (Pb-Free Slder) 245 C Saking Zne (2 min. max.) 60-90 sec typical 0.5-0.6 C/sec. Preheating Zne (2-4 min. max.) 0 0 15 30 45 60 75 90 105 120 135 150 165 180 195 210 225 240 255 270 285 300 Time (Secnds) Reflw Zne (90 sec. max.) 30-60 sec. typ. 1.3-1.6 C/sec. Peak Temp. (Pb Slder) 210-225 C Cl Dwn Zne Fig. 32 Suggested Reflw Prfile Water Washing A nn-clean slder paste system shuld be used fr slder attach nt applicatin bards. The parts are suitable fr water washing applicatins. Hwever, the user must ensure that the drying prcess is sufficient t remve all water frm the mdule after washing and that the mdule is never pwered up prir t the mdule being fully dried. Inspectin/Rewrk Cnventinal techniques may be emplyed when replacing a unit in the applicatin. Using a precisin dispenser r a suitable ministencil, a suitable vlume f slder paste shuld be applied t the cleaned pads. Reflw can be achieved by standard SMT rewrk techniques such as IR r techniques develped fr BGA cmpnents. ESD Requirements Burns manufactures all mdels in an ESD cntrlled envirnment and all prduct is supplied in cnductive packaging t prevent ESD damage frm ccurring befre r during shipping. All prducts must be unpacked and handled using apprved ESD cntrl prcedures. Failure t d s may affect the lifetime f the cnverter. Strage The X & XT Series have an MSL rating f 1 per IPC/JEDEC J-STD-033A. Asia-Pacific: Tel: +886-2 2562-4117 Fax: +886-2 2562-4116 Eurpe: Tel: +41-41 768 5555 Fax: +41-41 768 5510 The Americas: Tel: +1-951 781-5500 Fax: +1-951 781-5700 www.burns.cm LONGFORM REV. B 08/06 13

Muser Electrnics Authrized Distributr Click t View Pricing, Inventry, Delivery & Lifecycle Infrmatin: Burns: MX5A-12SA