DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

Similar documents
DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DLA LAND AND MARITIME COLUMBUS, OHIO

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DLA LAND AND MARITIME COLUMBUS, OHIO

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL-LINEAR, 1 OHM, SPDT ANALOG SWITCH, MONOLITHIC SILICON REVISIONS

DLA LAND AND MARITIME COLUMBUS, OHIO

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO

DLA LAND AND MARITIME COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, CMOS, ±% V/ +5V, 4 Ω, SINGLE SPDT SWITCH, MONOLITHIC SILICON REVISIONS

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO

Correct lead finish for device 01 on last page. - CFS

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, LINEAR, 17 V, 1.5 A SYNCHRONOUS STEP-DOWN CONVERTER, MONOLITHIC SILICON REVISIONS

TITLE MICROCIRCUIT, DIGITAL, MICROPROCESSOR VOLTAGE MONITORS WITH PROGRAMMABLE VOLTAGE DETECTION, MONOLITHIC SILICON REVISIONS

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE

TITLE MICROCIRCUIT, DIGITAL, ADVANCED CMOS, 16- BIT D-TYPE EDGE-TRIGGERED FLIP-FLOP WITH 3-STATE OUTPUTS, TTL COMPATIBLE, MONOLITHIC SILICON REVISIONS

LTR DESCRIPTION DATE (YY-MM-DD) APPROVED. Update boilerplate paragraphs to current requirements. - PHN

A Add footnote to paragraphs and 6.3. Make changes to figure 1 and the dimensions table. - ro

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, LINEAR, PRECISION PROGRAMMABLE REFERENCE, MONOLITHIC SILICON REVISIONS

TITLE MICROCIRCUIT, DIGITAL, ADVANCED CMOS, 16- BIT BUS TRANSCEIVER WITH THREE-STATE OUTPUTS, TTL COMPATIBLE, MONOLITHIC SILICON REVISIONS

REVISIONS LTR DESCRIPTION DATE APPROVED Thomas M. Hess. Update boilerplate to current MIL-PRF requirements. - PHN

REVISIONS LTR DESCRIPTION DATE APPROVED Thomas M. Hess. Update boilerplate paragraphs to current requirements. - PHN

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, 3.3 V CAN TRANSCEIVERS, MONOLITHIC SILICON REVISIONS

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DLA LAND AND MARITIME COLUMBUS, OHIO

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO

Current Output/Serial Input, 16-Bit DAC AD5543-EP

TITLE MICROCIRCUIT, LINEAR, 16-BIT, ISOLATED SIGMA-DELTA MODULATOR, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV

DLA LAND AND MARITIME COLUMBUS, OHIO

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, CONTROLLER AREA NETWORK (CAN) TRANSCEIVER, MONOLITHIC SILICON

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, QUADRUPLE 2-INPUT EXCLUSIVE-OR GATE, MONOLITHIC SILICON REVISIONS

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, HIGH SPEED ISOLATORS, MONOLITHIC SILICON REVISIONS

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, LINEAR, SWITCH MODE LEAD ACID BATTERY CHARGER, MONOLITHIC SILICON

V62/03634 DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE

Correct the maximum operating temperature range in section 1.1, 1.3 and phn. Update boilerplate to current MIL-PRF requirements.

TITLE MICROCIRCUIT, DIGITAL, PHASE DETECTOR/ FREQUENCY SYNTHESIZER, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

TITLE MICROCIRCUIT, DIGITAL, 200 MHz GENERAL PURPOSE CLOCK BUFFER, PCI-X COMPLIANT, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED

TITLE MICROCIRCUIT, LINEAR, DUAL, 16-BIT NANODAC+ WITH 4 ppm/ C REFERENCE, SPI INTERFACE, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED

Add device type 02. Update boilerplate to current revision. - CFS

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, CMOS, GENERAL PURPOSE LINK LAYER CONTROLLER, MONOLITHIC SILICON

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, DIGITAL TRANSMITTER, MONOLITHIC SILICON REVISIONS

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE

TITLE MICROCIRCUIT, LINEAR, V AUX POWER DISTRIBUTION SWITCH, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO

V62/03626 REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV REV STATUS OF PAGES PAGE

TITLE MICROCIRCUIT, LINEAR, LC 2 MOS, QUAD SPST SWITCHES, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV

DLA LAND AND MARITIME COLUMBUS, OHIO

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE

DLA LAND AND MARITIME COLUMBUS, OHIO

STANDARD MICROCIRCUIT DRAWING MICROCIRCUIT, LINEAR, QUAD 8-BIT MULTIPLYING CMOS, DIGITAL-TO-ANALOG CONVERTER WITH MEMORY, MONOLITHIC SILICON

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited.

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, LINEAR, VOLTAGE PREREGULATOR, HIGH POWER FACTOR, MONOLITHIC SILICON

REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED. A Redrawn. Update paragraphs to MIL-PRF requirements. - drw Charles F.

TITLE MICROCIRCUIT, DIGITAL, 16 BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS, MONOLITHIC SILICON

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, CMOS, THREE-PORT CABLE TRANSCEIVER/ARBITER, MONOLITHIC SILICON

TITLE MICROCIRCUIT, LINEAR, DC MOTOR DRIVER IC, MONOLITHIC SILICON REVISIONS LTR DESCRIPTION DATE APPROVED REV PAGE REV PAGE REV REV STATUS OF PAGES

REVISIONS LTR DESCRIPTION DATE APPROVED. Update boilerplate to current MIL-PRF requirements. - PHN Thomas M. Hess

Octal, 16-Bit DAC with 5 ppm/ C On-Chip Reference in 14-Lead TSSOP AD5668-EP

REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED. A Add radiation hardened requirements. -rrp C. SAFFLE SIZE A

DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO

12-Bit Serial Input Multiplying DAC AD5441

STANDARD MICROCIRCUIT DRAWING MICROCIRCUIT, LINEAR, JFET INPUT OPERATIONAL AMPLIFIER, MONOLITHIC SILICON

STANDARDIZED MILITARY DRAWING REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED M. A. Frye

Quad, Current-Output, Serial-Input 16-/14-Bit DACs AD5544/AD5554

3 V/5 V, Rail-to-Rail Quad, 8-Bit DAC AD7304/AD7305

Dual, 16-Bit nanodac+ with 4 ppm/ C Reference, SPI Interface AD5689R-EP

STANDARD MICROCIRCUIT DRAWING MICROCIRCUIT, LINEAR, CMOS, 12-BIT, MULTIPLYING D/A CONVERTER, MONOLITHIC SILICON

STANDARD MICROCIRCUIT DRAWING MICROCIRCUIT, LINEAR, LOW NOISE INSTRUMENTATION AMPLIFIER, MONOLITHIC SILICON

REVISION HISTORY. 8/15 Revision 0: Initial Version. Rev. 0 Page 2 of 17

Quad 12-Bit Digital-to-Analog Converter (Serial Interface)

AD5292-EP Position, Digital Potentiometer with Maximum ±1% R-Tolerance Error and 20-TP Memory. Data Sheet FUNCTIONAL BLOCK DIAGRAM V DD FEATURES

CMOS, 170 MHz, Triple, 10-Bit High Speed Video DAC ADV7123-EP

REVISIONS LTR DESCRIPTION DATE APPROVED Thomas M. Hess. Update boilerplate to current MIL-PRF requirements. - PHN

3 V, Parallel Input Micropower 10-/12-Bit DACs AD7392/AD7393

Low Power, mw, 2.3 V to 5.5 V, Programmable Waveform Generator AD9833-EP

AD MHz, 20 V/μs, G = 1, 10, 100, 1000 i CMOS Programmable Gain Instrumentation Amplifier. Preliminary Technical Data FEATURES

Compact +30 V / ±15 V 256-Position Digital Potentiometer AD5290

Low voltage 16-bit constant current LED sink driver with auto power-saving. Description

CD40174BMS. CMOS Hex D -Type Flip-Flop. Features. Pinout. Applications. Functional Diagram. Description. December 1992

Programmable Low Voltage 1:10 LVDS Clock Driver ADN4670

STANDARD MICROCIRCUIT DRAWING MICROCIRCUIT, DIGITAL-LINEAR, FAST, SERIAL, 16-BIT, A/D CONVERTER, MULTICHIP SILICON

REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED. A Add device type 02. -rrp C. SAFFLE

STP16CP05. Low voltage 16-bit constant current LED sink driver. Description. Features

LC 2 MOS +3.3 V/+5 V, Low Power, Quad 12-Bit DAC AD7564

+2.7V to +5.5V, Low-Power, Triple, Parallel 8-Bit DAC with Rail-to-Rail Voltage Outputs

INL PLOT REFIN DAC AMPLIFIER DAC REGISTER INPUT CONTROL LOGIC, REGISTERS AND LATCHES

Transcription:

REVISIONS LTR DESCRIPTION DTE PPROVED dd Mode of transportation and quantity column under paragraph 6.3. Update document paragraphs to current requirements. - ro 18-07-05 C. SFFLE Prepared in accordance with SME Y14.24 REV PGE REV PGE Vendor item drawing REV STTUS OF PGES REV PGE 1 2 3 4 5 6 7 8 9 10 11 12 13 PMIC N/ PREPRED BY RICK OFFICER DL LND ND MRITIME 43218-3990 http://www.dla.mil/landandmaritime Original date of drawing YY-MM-DD CHECKED BY RJESH PITHDI 13-03-28 PPROVED BY CHRLES F. SFFLE TITLE MICROCIRCUIT, DIGITL-LINER, QUD, CURRENT OUTPUT, SERIL INPUT 16 BIT DIGITL TO NLOG CONVERTER, MONOLITHIC SILICON CODE IDENT. NO. REV PGE 1 OF 13 DISTRIBUTION STTEMENT. pproved for public release. Distribution is unlimited. MSC N/ 5962-V061-18

1. SCOPE 1.1 Scope. This drawing documents the general requirements of a high performance quad, current output, serial input 16 bit digital to analog converter microcircuit, with an operating temperature range of -55 C to +125 C. 1.2 Vendor Item Drawing dministrative Control Number. The manufacturer s PIN is the item of identification. The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation: 1.2.1 Device type(s). - 01 X B Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) Device type Generic Circuit function 01 D5544 Quad, current output, serial input 16 bit digital to analog converter 1.2.2 Case outline(s). The case outline(s) are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 28 MO-150-H Small outline package 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufacturer: Finish designator B C D E F Z Material Hot solder dip Tin-lead plate Gold plate Palladium Gold flash palladium Tin-lead alloy (BG/CG) Other DL LND ND MRITIME REV PGE 2

1.3 bsolute maximum ratings. 1/ Positive power supply (VDD) to ground (GND)... -0.3 V, +8 V Negative power supply (VSS) to GND... +0.3 V, -7 V Reference voltage input (VREFx) to GND... -18 V, +18 V Logic input and output to GND... -0.3 V, +8 V Voltage at current output (V(IOUTx)) to GND... -0.3 V, VDD + 0.3 V nalog ground (GNDx) to digital ground (DGND)... -0.3 V, +0.3 V Input current to any pin except supplies... ±50 m Power dissipation (PD)... See table I. Maximum junction temperature range (TJ)... 150 C Storage temperature range (TSTG)... -65 C to +150 C Lead temperature: Vapor phase, 60 seconds... 215 C Infrared, 15 seconds... 220 C 1.4 Recommended operating conditions. 2/ Positive power supply (VDD)... 2.7 V to 5.5 V Operating free-air temperature range (T)... -55 C to +125 C 1.5 Thermal characteristics. Thermal resistance, junction to ambient (θj)... 100 C/W 1/ Stresses beyond those listed under absolute maximum rating may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2/ Use of this product beyond the manufacturers design rules or stated parameters is done at the user s risk. The manufacturer and/or distributor maintain no responsibility or liability for product used beyond the stated limits. DL LND ND MRITIME REV PGE 3

2. PPLICBLE DOCUMENTS JEDEC Solid State Technology ssociation JEDEC PUB 95 Registered and Standard Outlines for Semiconductor Devices (pplications for copies should be addressed to the JEDEC Solid State Technology ssociation, 3103 North 10th Street, Suite 240 S, rlington, V 22201-2107.or online at https://www.jedec.org). 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with the manufacturer s part number as shown in 6.3 herein and as follows:. Manufacturer s name, CGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturer s part number and with items and C (if applicable) above. 3.3 Electrical characteristics. The maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions are as specified herein. 3.5 Diagrams. 3.5.1 Case outline. The case outline shall be as shown in 1.2.2 and figure 1. 3.5.2 Terminal connections. The terminal connections shall be as shown in figure 2. 3.5.3 Timing waveforms. The timing waveforms shall be as shown in figure 3. DL LND ND MRITIME REV PGE 4

TBLE I. Electrical performance characteristics. 1/ Test Symbol Conditions 2/ Temperature, T Device type Min Limits Max Unit Static performance. 3/ Resolution N 1 LSB = VREF / 2 16 = 153 µv when VREF = 10 V -55 C to +125 C 01 16 Bits Relative accuracy INL -55 C to +125 C 01 ±1.5 LSB Differential nonlinearity DNL -55 C to +125 C 01 ±1.5 LSB Output leakage current IOUT Data = 0x0000 +25 C 01 10 n +85 C 20 Full scale gain error GFSE Data = 0xFFFF -55 C to +125 C 01 ±4 mv Full scale 4/ temperature coefficient TCVFS -55 C to +125 C 01 1 typical ppm/ C Feedback resistor RFBx VDD = 5 V -55 C to +125 C 01 4 8 kω Reference input. VREFx range VREFx -55 C to +125 C 01-15 +15 V Input resistance RREFx -55 C to +125 C 01 4 8 kω Input resistance match RREFx Channel to channel -55 C to +125 C 01 0.35 typical % Input capacitance 4/ CREFx -55 C to +125 C 01 5 typical pf nalog output. Output current IOUTx Data = 0xFFFF -55 C to +125 C 01 1.25 2.5 m Output capacitance 4/ COUTx Code dependent -55 C to +125 C 01 35 typical pf Logic inputs and output. Logic input low voltage VIL -55 C to +125 C 01 0.8 V Logic input high voltage VIH -55 C to +125 C 01 2.4 V Input leakage current IIL -55 C to +125 C 01 1 µ Input capacitance 4/ CIL -55 C to +125 C 01 10 pf See footnotes at end of table. DL LND ND MRITIME REV PGE 5

TBLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 2/ Temperature, T Device type Min Limits Max Unit Logic inputs and output continued. Logic output low voltage Logic output high voltage VOL IOL = 1.6 m -55 C to +125 C 01 0.4 V VOH IOH = 100 µ -55 C to +125 C 01 4 V Interface timing. 4/ 5/ Clock width high tch -55 C to +125 C 01 25 ns Clock width low tcl -55 C to +125 C 01 25 ns CS to clock setup tcss -55 C to +125 C 01 0 ns Clock to CS hold tcsh -55 C to +125 C 01 25 ns Clock to SDO propagation delay tpd -55 C to +125 C 01 2 20 ns Load DC pulse width tldc -55 C to +125 C 01 25 ns Data setup tds -55 C to +125 C 01 20 ns Data hold tdh -55 C to +125 C 01 20 ns Load setup tlds -55 C to +125 C 01 5 ns Load hold tldh -55 C to +125 C 01 25 ns Supply characteristics. Power supply range VDD RNGE -55 C to +125 C 01 2.7 5.5 V Positive supply current IDD Logic inputs = 0 V -55 C to +125 C 01 5 µ Negative supply current ISS Logic inputs = 0 V, VSS = -5 V -55 C to +125 C 01 9 µ Power dissipation PD Logic inputs = 0 V -55 C to +125 C 01 1.25 mw Power supply sensitivity PSS VDD = ±5% -55 C to +125 C 01 0.006 %/% See footnotes at end of table. DL LND ND MRITIME REV PGE 6

TBLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 2/ Temperature, T Device type Min Limits Max Unit C characteristics. 6/ Output voltage settling time ts To ±0.1% of full scale, data = 0x0000 to 0xFFFF to 0x0000-55 C to +125 C 01 0.9 typical µs Reference multiplying bandwidth BW 3 db VREFx = 5 Vp-p, data = 0xFFFF, CFB = 2.0 pf -55 C to +125 C 01 12 typical MHz DC glitch impulse Q VREFx = 8 V rms, data = 0x0000 to 0x8000 to 0x0000-55 C to +125 C 01-1 typical nvsec Feedthrough error VOUTx/ VREFx Data = 0x0000, VREFx = 100 mv rms, f = 100 khz -55 C to +125 C 01-65 typical db Crosstalk error VOUT/ VREFB Data = 0x0000, VREFB = 100 mv rms, adjacent channel, f = 100 khz -55 C to +125 C 01-90 typical db Digital feedthrough Q CS = 1, fclk = 1 MHz -55 C to +125 C 01 0.6 typical nvsec Total harmonic distortion THD VREFx = 5 Vpp, data = 0xFFFF, f = 1 khz -55 C to +125 C 01-98 typical db Output spot noise voltage en f = 1 khz, BW = 1 Hz -55 C to +125 C 01 7 typical nv / Hz 1/ Testing and other quality control techniques are used to the extent deemed necessary to assure product performance over the specified temperature range. Product may not necessarily be tested across the full temperature range and all parameters may not necessarily be tested. In the absence of specific parametric testing, product performance is assured by characterization and/or design. 2/ Unless otherwise specified, VDD = 2.7 V to 5.5 V, VSS = 0 V, IOUTx = virtual GND, GNDx = 0 V, VREF = VREFB = VREFC = VREFD =10 V, and T = full temperature range. 3/ ll static performance tests (except IOUTx) are performed in a closed loop system using an external precision OP177 current to voltage amplifier. The device RFB terminal is tied to the amplifier output. Typical values represent average readings measured at 25 C. 4/ These parameters are guaranteed by design and are not subject to production testing. 5/ ll input control signals are specified with tr = tf = 2.5 ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V. 6/ ll ac characteristic tests are performed in a closed loop system using an D8038 current to voltage converter amplifier. DL LND ND MRITIME REV PGE 7

Case X FIGURE 1. Case outline. DL LND ND MRITIME REV PGE 8

Case X Dimensions Symbol Inches Millimeters Minimum Nominal Maximum Minimum Nominal Maximum --- ---.078 --- --- 2.00 1.064.068.072 1.65 1.75 1.85 2.001 ---.003 0.05 --- 0.10 b.008 ---.014 0.22 --- 0.38 c.003 ---.009 0.09 --- 0.25 D.389.401.413 9.90 10.20 10.50 E.196.208.220 5.00 5.30 5.60 E1.291.307.322 7.40 7.80 8.20 e.025 BSC 0.65 BSC L.021.029.037 0.55 0.75 0.95 NOTES: 1. Controlling dimensions are inch, millimeter dimensions are given for reference only. 2. Falls within reference to JEDEC MO-150-H. FIGURE 1. Case outline - Continued. DL LND ND MRITIME REV PGE 9

Device type 01 Case outline X Terminal number Terminal symbol Description 1 GND DC analog ground. 2 IOUT DC current output. 3 VREF DC reference voltage input terminal. Establishes DC full scale output voltage. This pin can be tied to the VDD pin. 4 RFB Establish the voltage output for DC by connecting to an external amplifier output. 5 MSB Most significant bit (MSB) pin. Set pin during a reset pulse ( RS ) or at system power on if tied to ground or VDD. 6 RS Reset pin, active low input. Input register and DC registers are set to all 0 s or half scale code, determined by the voltage on the MSB pin. Register data = 0x0000 when MSB = 0. 7 VDD Positive power supply input. Specified range of operation: 5 V ± 10 %. 8 CS Chip select, active low input. Disable shift register loading when high. Transfers serial register data to the input register when CS / LDC returns high. Does not affect LDC operation. 9 CLK Clock input. Positive edge clocks data into the shift register. 10 SDI Serial data input. Input data loads directly into the shift register. 11 RFBB Establish the voltage output for DC B by connecting to an external amplifier output. 12 VREFB DC B reference voltage input terminal. Establishes DC B full scale 13 IOUTB DC B current output. 14 GNDB DC B analog ground. output voltage. This pin can be tied to the VDD pin. FIGURE 2. Terminal connections. DL LND ND MRITIME REV PGE 10

Device type 01 Case outline X Terminal number Terminal symbol Description 15 GNDC DC C analog ground. 16 IOUTC DC C current output. 17 VREFC DC C reference voltage input terminal. Establishes DC C full scale output voltage. This pin can be tied to the VDD pin. 18 RFBC Establish the voltage output for the DC C by connecting to an external amplifier output. 19 NC No connect. Do not connect to this pin. 20 SDO Serial data output. Input data loads directly into the shift register. Data appears at SDO at 19 clock pulses for the device after input at the SDI pin. 21 LDC Load DC register strobe, level sensitive active low. Transfer all input register data to DC registers. synchronous active low input. 22 GNDF High current analog force ground. 23 VSS Negative bias power supply input. Specified range of operation: -5.5 V to +0.3 V. 24 DGND Digital ground pin. 25 RFBD Establish the voltage output for DC D by connecting to an external amplifier output. 26 VREFD DC D reference voltage input terminal. Establishes DC D full scale 27 IOUTD DC D current output. 28 GNDD DCD analog ground. output voltage. This pin can be tied to the VDD pin. FIGURE 2. Terminal connections - continued. DL LND ND MRITIME REV PGE 11

FIGURE 3. Timing waveforms. DL LND ND MRITIME REV PGE 12

4. VERIFICTION 4.1 Product assurance requirements. The manufacturer is responsible for performing all inspection and test requirements as indicated in their internal documentation. Such procedures should include proper handling of electrostatic sensitive devices, classification, packaging, and labeling of moisture sensitive devices, as applicable. 5. PREPRTION FOR DELIVERY 5.1 Packaging. Preservation, packaging, labeling, and marking shall be in accordance with the manufacturer s standard commercial practices for electrostatic discharge sensitive devices. 6. NOTES 6.1 ESDS. Devices are electrostatic discharge sensitive and are classified as ESDS class 1 minimum. 6.2 Configuration control. The data contained herein is based on the salient characteristics of the device manufacturer s data book. The device manufacturer reserves the right to make changes without notice. This drawing will be modified as changes are provided. 6.3 Suggested source(s) of supply. Identification of the suggested source(s) of supply herein is not to be construed as a guarantee of present or continued availability as a source of supply for the item. DL Land and Maritime maintains an online database of all current sources of supply at https://landandmaritimeapps.dla.mil/programs/smcr/. Vendor item drawing administrative control number 1/ Device manufacturer CGE code Mode of transportation and quantity Vendor part number -01XB 24355 Tube, 47 units D5544SRS-EP 1/ The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation. CGE code Source of supply 24355 nalog Devices Route 1 Industrial Park P.O. Box 9106 Norwood, M 02062 Point of contact: Raheen Business Park Limerick, Ireland DL LND ND MRITIME REV PGE 13