Packaging Fault Isolation Using Lock-in Thermography

Similar documents
Advances in X-Ray Technology for Semicon Applications Keith Bryant and Thorsten Rother

When Failure Analysis Meets Side-Channel Attacks

High Resolution Backside Imaging and Thermography using a Numerical Aperture Increasing Lens

Fault Isolation of Heat Source Chip using Infrared Microscope

EOTPR Customer Case Studies. EUFANET Workshop: Findings OPEN?

SIL for improved sensitivity and spatial resolution

Optical Characterization and Defect Inspection for 3D Stacked IC Technology

Capabilities of Flip Chip Defects Inspection Method by Using Laser Techniques

Lock-in thermal IR imaging using a solid immersion lens

Characterization of Flip Chip Interconnect Failure Modes Using High Frequency Acoustic Micro Imaging With Correlative Analysis

450mm patterning out of darkness Backend Process Exposure Tool SOKUDO Lithography Breakfast Forum July 10, 2013 Doug Shelton Canon USA Inc.

Christian Boit TUB Berlin University of Technology Sect. Semiconductor Devices. 1

IGBT Module Manufacturing & Failure Analysis Process. Seon Kenny (IFKOR QM IPC) Sep

Component Package Decapsulation Process with Analogue Signature Analysis Support

Silicon Interposers enable high performance capacitors

ACOUSTIC MICRO IMAGING ANALYSIS METHODS FOR 3D PACKAGES

450mm and Moore s Law Advanced Packaging Challenges and the Impact of 3D

Failure Analysis Report

TSI, or through-silicon insulation, is the

CHARACTERIZATION OF FLIP CHIP BUMP FAILURE MODES USING HIGH FREQUENCY ACOUSTIC MICRO IMAGING

Toshiba HEK3 0.3 Mp VGA CMOS Image Sensor 0.13 µm Toshiba Process

Introduction of New Products

Extending Acoustic Microscopy for Comprehensive Failure Analysis Applications

Evaluation of laser-based active thermography for the inspection of optoelectronic devices

Design Guide for High-Speed Controlled Impedance Circuit Boards

Sematech 3D Interconnect Metrology. 3D Magnetic Field Imaging Applied to a 2-Die Through-Silicon-Via Device

Current Imaging using Magnetic Field Sensors

Basic Functional Analysis. Sample Report Richmond Road, Suite 500, Ottawa, ON K2H 5B7 Canada Tel:

Fully depleted, thick, monolithic CMOS pixels with high quantum efficiency

Microprobe-enabled Terahertz sensing applications

Correlation of Wafer Backside Defects to Photolithography Hot Spots Using Advanced Macro Inspection

Wafer-scale 3D integration of silicon-on-insulator RF amplifiers

Low Thermal Resistance Flip-Chip Bonding of 850nm 2-D VCSEL Arrays Capable of 10 Gbit/s/ch Operation

Robustness Study of SiC MOSFET Under Harsh Electrical and Thermal Constraints

Through Glass Via (TGV) Technology for RF Applications

Advanced High-Density Interconnection Technology

A NEW TECHNIQUE TO RAPIDLY IDENTIFY LOW LEVEL GATE OXIDE LEAKAGE IN FIELD EFFECT SEMICONDUCTORS USING A SCANNING ELECTRON MICROSCOPE.

Measurement of Microscopic Three-dimensional Profiles with High Accuracy and Simple Operation

Comparison of actinic and non-actinic inspection of programmed defect masks

Electronic Package Failure Analysis Using TDR

The End of Thresholds: Subwavelength Optical Linewidth Measurement Using the Flux-Area Technique

3D TSV Micro Cu Column Chip-to-Substrate/Chip Assmbly/Packaging Technology

MagnaChip MC511DB 1.3 Megapixel CMOS Image Sensor 0.18 µm Process

CHAPTER 5 FINE-TUNING OF AN ECDL WITH AN INTRACAVITY LIQUID CRYSTAL ELEMENT

2.5D & 3D Package Signal Integrity A Paradigm Shift

Failure Analysis Report

Laser tests of Wide Band Gap power devices. Using Two photon absorption process

True Three-Dimensional Interconnections

Magnetic current imaging with magnetic tunnel junction sensors: case study and analysis

LASER GENERATION AND DETECTION OF SURFACE ACOUSTIC WAVES

Monolithic Pixel Sensors in SOI technology R&D activities at LBNL

Optical Microlithography XXVIII

More Info at Open Access Database by S. Dutta and T. Schmidt

Fraunhofer IZM - ASSID

Laminate Based Fan-Out Embedded Die Technologies: The Other Option

Picosecond Laser Stimulation status, applications & challenges

MINIATURE X-RAY SOURCES AND THE EFFECTS OF SPOT SIZE ON SYSTEM PERFORMANCE

Signal Integrity Design of TSV-Based 3D IC

Vixar High Power Array Technology

Photolithography I ( Part 1 )

Sensors and Metrology - 2 Optical Microscopy and Overlay Measurements

Recent Activities of the Actinic Mask Inspection using the EUV microscope at Center for EUVL

Ultra-thin Die Characterization for Stack-die Packaging

Non-destructive Electrical Test Detection on Copper Wire Micro-crack Weld Defect in Semiconductor Device

Review and Adjudication Information. Group: Inspection & Metrology Task Force North America 3DS-IC Committee Date: April 2, 2013 April 2, 2013

Lecture 20: Optical Tools for MEMS Imaging

High Resolution 640 x um Pitch InSb Detector

Highly Miniaturised Radiation Monitor (HMRM) Status Report. Yulia Bogdanova, Nicola Guerrini, Ben Marsh, Simon Woodward, Rain Irshad

Supporting Information 1. Experimental

Material analysis by infrared mapping: A case study using a multilayer

Introduction. Stefano Ferrari. Università degli Studi di Milano Methods for Image Processing. academic year

Panasonic DMC-GH Mp, 4.4 µm Pixel Size LiveMOS Image Sensor from Panasonic LUMIX DMC-GH1 Micro Four Thirds Digital Interchangeable Lens Camera

Through-Silicon-Via Inductor: Is it Real or Just A Fantasy?

Market and technology trends in advanced packaging

Image sensor combining the best of different worlds

z t h l g 2009 John Wiley & Sons, Inc. Published 2009 by John Wiley & Sons, Inc.

SUPPLEMENTARY INFORMATION

Standoff Height Measurement of Flip Chip Assemblies by Scanning Acoustic Microscopy

Acoustic microscopy for 3D-SiP failure analysis

Advanced Embedded Packaging for Power Devices

InvenSense IDG-300 Dual-Axis Angular Rate Gyroscope Sensor

Stereolithography System Using Multiple Spot Exposure

Recent Technological Developments on LGAD and ilgad Detectors for Tracking and Timing Applications

Panasonic DMC-GH Mp, 4.4 µm Pixel Size LiveMOS Image Sensor from Panasonic LUMIX DMC-GH1 Micro Four Thirds Digital Interchangeable Lens Camera

Measuring the Light Output (Power) of UVC LEDs. Biofouling Control Using UVC LEDs

Lecture: Integration of silicon photonics with electronics. Prepared by Jean-Marc FEDELI CEA-LETI

Scanning Electron Microscopy

EFFECTS OF USG CURRENT AND BONDING LOAD ON BONDING FORMATION IN QFN STACKED DIE PACKAGE. A. Jalar, S.A. Radzi and M.A.A. Hamid

MICROBUMP LITHOGRAPHY FOR 3D STACKING APPLICATIONS

FinFET vs. FD-SOI Key Advantages & Disadvantages

Lecture Notes 5 CMOS Image Sensor Device and Fabrication

POSSUM TM Die Design as a Low Cost 3D Packaging Alternative

Copyright -International Centre for Diffraction Data 2010 ISSN

Managing Within Budget

Instruction manual and data sheet ipca h

A Miniaturized Multi-Channel TR Module Design Based on Silicon Substrate

Chromatic X-Ray imaging with a fine pitch CdTe sensor coupled to a large area photon counting pixel ASIC

Properties of a Detector

!"#$"%&' ()#*+,-+.&/0(

Yield-Oriented Logic Failure Characterization for FA Prioritization

Transcription:

Packaging Fault Isolation Using Lock-in Thermography Edmund Wright 1, Tony DiBiase 2, Ted Lundquist 2, and Lawrence Wagner 3 1 Intersil Corporation; 2 DCG Systems, Inc.; 3 LWSN Consulting, Inc. Addressing the challenges of modern package failure analysis Performing accurate package failure analysis has become a greater challenge than ever before, due to the increasing complexity of packaging and module technology. Board space reductions and tighter integration have led to smaller pitches and increased complexity at interconnect levels in interposers and substrates. In order to address this increasingly complex and challenging package environment, FA groups need to take a new approach that allows them to simply and effectively identify the source of package failures. This is where lock-in thermography (LIT) can help. Lock-in thermography and the ELITE system Lock-in thermography (LIT) is a failure analysis technique that has unique applications to package-related failures. Compared to other failure isolation techniques such as liquid crystal imaging, LIT provides better spatial resolution and 3D analysis capabilities. [1-3] LIT is a logical choice for the first stop in the analysis process. LIT functions by observing temperature increases in a package, in the form of thermal emission at the package surface. LIT generates easily interpreted hotspot images, making it a powerful, high-resolution tool for failure site isolation. [4] The ELITE (Enhanced Lock-In Thermal Emission) system from DCG Systems provides a full range of LIT capabilities, in addition to support for computer automated design (CAD) navigation and alignment to make determination of failure locations more accurate. Existing package failure isolation techniques Today, most package failure analysis is performed using grind and find techniques. These techniques are typically tedious and risk destroying evidence of the fault, unlike LIT. Other techniques, such as time domain reflectometry (TDR) and magnetic imaging, lack some of the benefits offered by LIT, but can still be useful in certain situations. For instance, TDR is particularly effective at determining the location of opens in 1

interconnects that are connected to an external pin. By measuring the time required for an electrical pulse to be reflected at a high resistance or open, the distance into the package can be accurately determined. Unfortunately, this technique cannot be readily applied to interconnections between chips, nor to short-circuit faults. Magnetic imaging [1] relies upon the variation of magnetic field with distance between current path and detector. When the current can be restricted to the failure path, magnetic imaging can be useful for tracing pin-to-pin leakages. However, when multiple current paths are involved, the complexity of analysis rises and accuracy declines, particularly when these paths are close together. Reducing noise with LIT Phase-lock methods are used for many types of measurements, providing significant improvement in sensitivity over traditional detection techniques by reducing noise. In LIT, an electrical stimulus causes heating at the failure site, which is detected when it reaches the surface being inspected. The thermal emissions are measured using a freerunning infrared camera. By observing the signal in phase with the electrical stimulus, noise can effectively be averaged out, because background thermal signals associated with emissivity and static bias heating are out of phase with the stimulus signal (see Figure 1). Fault depth determination There is a delay between the electrical stimulus and detection of the failure-related signal, because the heat generated by the failure takes time to reach the surface of the package. If we understand the thermal conduction properties of the device, the depth of the failure can be calculated from the delay. Figure 1: Lock-in techniques can reduce the impact of noise and enhance detection of smaller signals. 2

By performing the lock-in measurement on a pixel-by-pixel basis (see Figure 2), a map of localized heating can be created to indicate the lateral position of the failure, while the phase delay at that pixel indicates the depth of the failure. Figure 2: Lock-in thermography can provide a pixel-by-pixel analysis of a heat signature caused by a short circuit. Experimental setup In the examples cited below, a DCG Systems ELITE lock-in thermography system was used. The ELITE system has the ability to accept a wide range of electrical stimuli and includes an infrared detector, proprietary infrared objectives, a solid immersion lens (SIL) for high magnification if required, CAD overlay for navigation and precise failure localization, and a data analysis package. Wire-bonding failure localization with ELITE In this example [2], electrical analysis indicated a bond-wire short with a resistance of ~1Ω. TDR indicated a failure site different from the site that was eventually found. Multiple X-ray analysis efforts also failed to accurately locate the failure site. Low-resistance shorts have historically been very difficult to isolate using thermal techniques, because such shorts dissipate very little heat. In this case, about 10mW of heat dissipation was generated at 100mV lock-in voltage, yet ELITE localized the fault in less than 1 minute. 3

The initial localization is shown in Figure 3. Phase-shift analysis was used to determine the depth of the fault in the package. The fault depth (600 m) correlated with the bondwire routing in the package, also shown in Figure 3. Figure 3: Localization of a bonding wire short using lock-in thermography. Based on the location provided by lock-in thermography, the engineer was able to use high resolution X-ray imaging to quickly identify the cause of the failure, as shown in Figure 4. X-ray alone would not have been able to isolate the defect within a practical measurement time. Figure 4: High-resolution 3D X-ray images of the defect location found using LIT. 4

LIT for small packages Smaller packages can have printed circuit board (PCB) substrates rather than traditional lead frames. Since these substrates have multiple interconnect levels where faults can be hidden, they add another level of complexity to the package failure analysis process. An internal PCB-based device, shown in Figure 5, had a 2 short from Pin 2 to Pin 3. ELITE successfully isolated the short to a tin filament, shown in Figure 6. Since decapsulation can destroy evidence of the short, it is critical to understand the precise location of a short before attempting decapsulation or delayering. Identifying root cause using cross-section analysis is also more successful when the location of the short is well known beforehand. Low magnification image of fault High magnification image of fault Figure 5: Image of package and LIT results. Top left image is optical image of entire part and lower images show higher magnification images with thermal fault overlaid. 5

Figure 6: 2D X-ray and 3D X-ray tomography images showing the tin filament that was found to cause the electrical short. LIT for redistribution layer failure isolation Redistribution layer (RDL) plating is added to the top of a finished die to allow denser connections to the completed chip. It is also useful for resistance reduction for interconnects, as in the case below. This case study illustrates how LIT can isolate a failure at a leakage level that would be below the sensitivity limit of techniques like optical beam induced resistance change OBIRCH and liquid crystal imaging. The 5 short in the redistribution plating was successfully isolated to a small area by the ELITE system, as shown in Figure 7. The device was partially decapsulated to expose the redistribution layers and cross sectioned to find the defect: a copper filament (see Figure 8). Without first determining the precise location of the filament, cross-section analysis would have been unsuccessful. 6

Figure 7: The green box indicates the isolated area for the short in the RDL level. Figure 8: Optical and scanning electron microscopy (SEM) images of the cross section of the failed area identified by the ELITE system, showing a copper filament. LIT for stacked die The 3D fault localization capability of the ELITE system was illustrated by using an FIB (focused ion beam) to create a thermally active defect at the substrate level. [3] Die were sequentially stacked on the defect (see Figure 9) and the phase delays in the LIT signal were measured as a function of lock-in frequency (see Figure 10) as each die was added. 7

Figure 9: A defect in the substrate was generated with an FIB before stacking. Figure 10: Phase shift versus lock-in frequency for example shown in Figure 9, with three die stacked on a substrate containing a thermally active defect. The theoretical curve for the two-die stack, based on knowledge of the thermal properties and thicknesses of both die, shows good agreement with experimental data. Figure 10 clearly shows that the depth of a thermal defect can be determined, given knowledge of the thermal conductivity of the materials and thicknesses of each layer. 8

LIT applications for advanced interconnections Interconnections within a package have drastically changed with the rapid rise of multichip packages. Through-silicon vias (TSVs) are one of the common advanced interconnect structures, and the ELITE system can localize the depth of TSV failures to ±20 µm. In the case illustrated below, [6] electrical measurements indicated a fault between the copper TSV and silicon substrate, with a diode characteristic. Standard backside LIT localized the fault. Figure 11 shows the defect observed at the predicted location on the TSV: a hole in the glass liner between the TSV and substrate. Figure 11: SEM images of the defective TSV (left) and the TSV sidewall defect (right) after deprocessing. Conclusion The increased complexity of microelectronics packaging has made lock-in thermography a critical part of the failure isolation toolkit. The examples provided in this article have shown that lock-in thermography is an effective tool for 3D isolation of electrical faults in both small and large packages, within wire-bonding, chip-scale packaging, redistribution lines, stacked die and advanced intra-chip interconnections. Previous work has established the value of LIT for high-resolution electrical fault isolation in the die [4], and for PCB failure isolation. [7] DCG s ELITE system supports initial determination of whether a failure is packagerelated or die-related. It also supports further isolation of the failure at both the package and die level. 9

References [1] Schmidt, C., et al., Non-destructive defect depth determination at fully packaged and stacked die devices using Lock-in Thermography, 17th IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA), 1. (2013) [2] Schlangen, R., et al., Use of Lock-In Thermography for Non-Destructive 3D Defect Localization on System in Package and Stacked-Die Technology, International Symposium for Testing and Failure Analysis (2011) 68. [3] Schmidt, C., et al., Lock-in-Thermography for 3- dimensional localization of electrical defects inside complex packaged devices, International Symposium for Testing and Failure Analysis (2008) 102. [4] Foril, L., et al., Scan Chain Debug using Lock-In Thermography, International Symposium for Testing and Failure Analysis (2011) 153. [5] Vallett, D., A Comparison of Lock-in Thermography and Magnetic Current Imaging for Localizing Buried Short-Circuits, International Symposium for Testing and Failure Analysis, 2011, 146. [6] Krause, M. et al., Characterization and Failure Analysis of TSV Interconnects: From Non-destructive Defect Localization to Materials Analysis with Nanometer Resolution, IEEE Electronic Components and Technology Conference, 2011, 1452. [7] R. Schlangen et al., Through Package Defect Localization by Lock-In Thermography, proceeding of International Microelectronics and Packaging Society, 2010, p 312-316 Contact Information Edmund Wright Intersil Corporation ewright@intersil.com Tony DiBiase DCG Systems, Inc. tony_dibiase@dcgsystems.com Ted Lundquist DCG Systems, Inc. ted_ludquist@dcgsystems.com Lawrence Wagner LWSN Consulting Inc. lwagner@lwsnconsulting.com 10