DESCRIPTION DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

Similar documents
DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS65C256AL IS62C256AL

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS65C256AL IS62C256AL

DESCRIPTION DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DESCRIPTION DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS61C1024AL IS64C1024AL

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

64K x 16 HIGH-SPEED CMOS STATIC RAM JUNE 2005

IS62C5128BL, IS65C5128BL

IS61WV10248ALL IS61WV10248BLL IS64WV10248BLL

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS65LV256AL IS62LV256AL

IS61C25616AL IS61C25616AS IS64C25616AL IS64C25616AS

IS61WV10248EDBLL IS64WV10248EDBLL

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS61WV102416ALL IS61WV102416BLL IS64WV102416BLL

IS61WV25616ALL/ALS IS61WV25616BLL/BLS IS64WV25616BLL/BLS

IS62WV102416ALL IS62WV102416BLL IS65WV102416BLL

IS63LV1024 IS63LV1024L 128K x 8 HIGH-SPEED CMOS STATIC RAM 3.3V REVOLUTIONARY PINOUT

IS61WV3216DALL/DALS IS61WV3216DBLL/DBLS IS64WV3216DBLL/DBLS

IS61WV2568EDBLL IS64WV2568EDBLL

IS64WV3216BLL IS61WV3216BLL

IS61WV51216ALL IS61WV51216BLL IS64WV51216BLL

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CONTROL CIRCUIT

IS62WV2568ALL IS62WV2568BLL

IS62/65WV2568DALL IS62/65WV2568DBLL

IS62C51216AL IS65C51216AL

IS61WV6416DALL/DALS IS61WV6416DBLL/DBLS IS64WV6416DBLL/DBLS

IS61WV25616ALL/ALS IS61WV25616BLL/BLS IS64WV25616BLL/BLS

IS62C10248AL IS65C10248AL

IS62WV20488ALL IS62WV20488BLL

IS62WV2568ALL IS62WV2568BLL

IS61WV25616ALL/ALS IS61WV25616BLL/BLS IS64WV25616BLL/BLS

IS62WV6416ALL IS62WV6416BLL

IS62WV25616DALL/DBLL, IS65WV25616DBLL 256K x 16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC SRAM

IS61WV25632ALL/ALS IS61WV25632BLL/BLS IS64WV25632BLL/BLS

IS62WV20488ALL IS62WV20488BLL

IS62WV25616ALL IS62WV25616BLL

IS66WV51216DALL IS66/67WV51216DBLL

IS61WV20488FALL IS61/64WV20488FBLL. 2Mx8 HIGH-SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V/1.8V SUPPLY FUNCTIONAL BLOCK DIAGRAM

IS61/64WV5128EFALL IS61/64WV5128EFBLL. 512Kx8 HIGH SPEED AYNCHRONOUS CMOS STATIC RAM with ECC FUNCTIONAL BLOCK DIAGRAM APRIL 2018 KEY FEATURES

IS61WV102416FALL IS61/64WV102416FBLL. 1Mx16 HIGH-SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V/1.8V SUPPLY FUNCTIONAL BLOCK DIAGRAM

FUNCTIONAL BLOCK DIAGRAM

CMOS STATIC RAM 1 MEG (128K x 8-BIT)

IS62WV5128EALL/EBLL/ECLL IS65WV5128EBLL/ECLL. 512Kx8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM APRIL 2017

IDT CMOS Static RAM 1 Meg (256K x 4-Bit)

IS61/64WV12816EFALL IS61/64WV12816EFBLL. 128Kx16 HIGH SPEED AYNCHRONOUS CMOS STATIC RAM with ECC FUNCTIONAL BLOCK DIAGRAM APRIL 2018 KEY FEATURES

IS61/64WV25616FALL IS61/64WV25616FBLL. 256Kx16 HIGH SPEED AYNCHRONOUS CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM APRIL 2018 KEY FEATURES DESCRIPTION

IS62WV20488FALL/BLL IS65WV20488FALL/BLL. 2Mx8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM NOVEMBER 2018

IS61WV10248EEALL IS61/64WV10248EEBLL. 1Mx8 HIGH SPEED AYNCHRONOUS CMOS STATIC RAM with ECC FUNCTIONAL BLOCK DIAGRAM OCTOBER 2018

IS62C25616EL, IS65C25616EL

IS62WV102416GALL/BLL IS65WV102416GALL/BLL. 1024Kx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM. FUNCTIONAL Block Diagram NOVEMBER 2017

IS62WV5128EHALL/BLL IS65WV5128EHALL/BLL. 512Kx8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM JULY 2018 DESCRIPTION

IS62WV25616EALL/EBLL/ECLL IS65WV25616EBLL/ECLL. 256Kx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM JANUARY 2018

CMOS Static RAM 1 Meg (128K x 8-Bit) IDT71024S

IS62WV102416FALL/BLL IS65WV102416FALL/BLL. 1Mx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM MARCH 2018

3.3V CMOS Static RAM 1 Meg (64K x 16-Bit) Description OBSOLESCENCE ORDER 71V016SA. Row / Column Decoders. Sense Amps and Write Drivers

Rev. No. History Issue Date Remark

IDT71V424S/YS/VS IDT71V424L/YL/VL

Rev. No. History Issue Date Remark

CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM

IS62WV10248EALL/BLL IS65WV10248EALL/BLL. 1Mx8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM

IS62/65WV102416EALL IS62/65WV102416EBLL. 1Mx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM

IS62WV51216EFALL/BLL IS65WV51216EFALL/BLL. 512Kx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM with ECC FUNCTIONAL BLOCK DIAGRAM AUGUST 2017

LY62L K X 8 BIT LOW POWER CMOS SRAM

UM61512A Series 64K X 8 BIT HIGH SPEED CMOS SRAM. Features. General Description. Pin Configurations UM61512AV UM61512A

IS62WV25616EHALL/BLL IS65WV25616EHALL/BLL. 256Kx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM with ECC FUNCTIONAL BLOCK DIAGRAM

DESCRIPTION ECC. Array 1Mx5

3.3V CMOS Static RAM 4 Meg (256K x 16-Bit)

IS61WV25616LEBLL IS64WV25616LEBLL. 256Kx16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM with LATCHED ADDRESS & ECC FUNCTIONAL BLOCK DIAGRAM

LY K X 8 BIT LOW POWER CMOS SRAM

IDT71V016SA/HSA. 3.3V CMOS Static RAM 1 Meg (64K x 16-Bit)

A23W9308. Document Title 524,288 X 8 BIT CMOS MASK ROM. Revision History. Rev. No. History Issue Date Remark

PRELIMINARY PRELIMINARY

10/February/07, v.1.0 Alliance Memory Inc. Page 1 of 13

PRELIMINARY C106A 1. 7C106A 12 7C106A 15 7C106A 20 7C106A 25 7C106A 35 Maximum Access Time (ns) Maximum Operating


LY K X 8 BIT LOW POWER CMOS SRAM

I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 A 16 I/O 7

SENSE AMPS POWER DOWN

8K x 8 Static RAM CY6264. Features. Functional Description

Very Low Power/Voltage CMOS SRAM 1M X 16 bit DESCRIPTION. SPEED (ns) 55ns : 3.0~3.6V 70ns : 2.7~3.6V BLOCK DIAGRAM

Document Title. Revision History. 32Kx8 bit Low Power CMOS Static RAM. Remark. History. Revision No. Draft Data. Design target. Initial draft 0.

Revision No History Draft Date Remark. 10 Initial Revision History Insert Jul Final

I/O1 ~ I/O8 I/O9 ~ I/O16 I/O9 ~ I/O16 I/O1 ~ I/O8

Very Low Power/Voltage CMOS SRAM 512K X 16 bit DESCRIPTION. SPEED ( ns ) STANDBY. ( ICCSB1, Max ) 55ns : 3.0~5.5V 70ns : 2.7~5.5V

LY62L K X 8 BIT LOW POWER CMOS SRAM

HY62256A Series 32Kx8bit CMOS SRAM

Rev. No. History Issue Date Remark

IS61WV25616MEBLL IS64WV25616MEBLL. 256Kx16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM with ADMUX & ECC FUNCTIONAL BLOCK DIAGRAM

HY62WT08081E Series 32Kx8bit CMOS SRAM

Functional Block Diagram. Row Decoder. 512 x 512 Memory Array. Column I/O. Input Data Circuit. Column Decoder A 9 A 14. Control Circuit

CMOS SRAM. KM684000B Family. Document Title. Revision History. 512Kx8 bit Low Power CMOS Static RAM. Revision No. History. Remark. Draft Date 0.

Transcription:

IS62C1024 128K x 8 HIGH-SPEED CMOS STATIC RAM FEATURES High-speed access time: 35, 45, 55, 70 ns Low active power: 450 mw (typical) Low standby power: 500 µw (typical) CMOS standby Output Enable () and two Chip Enable (CE1 and CE2) inputs for ease in applications Fully static operation: no clock or refresh required TTL compatible inputs and outputs Single 5V (±10%) power supply DESCRIPTION The ICSI IS62C1024 is a low power,131,072-word by 8-bit CMOS static RAM. It is fabricated using ICSI's highperformance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields higher performance and low power consumption devices. When CE1 is HIGH or CE2 is LOW (deselected), the device assumes a standby mode at which the power dissipation can be reduced by using CMOS input levels. Easy memory expansion is provided by using two Chip Enable inputs, CE1 and CE2. The active LOW Write Enable () controls both writing and reading of the memory. The IS62C1024 is available in 32-pin 600mil DIP, 450mil SOP and 8*20mm TSOP-1 packages. FUNCTIONAL BLOCK DIAGRAM A0-A16 DECODER 512 x 2048 MEMORY ARRAY VCC GND I/O0-I/O7 I/O DATA CIRCUIT COLUMN I/O CE1 CE2 CONTROL CIRCUIT ICSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors which may appear in this publication. Copyright 2000, Integrated Circuit Solution Inc. Integrated Circuit Solution Inc. 1

PIN CONFIGURATION 32-Pin SOP and DIP PIN CONFIGURATION 32-Pin 8x20mm TSOP-1 NC A16 A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 I/O0 I/O1 I/O2 GND 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 VCC A15 CE2 A13 A8 A9 A11 A10 CE1 I/O7 I/O6 I/O5 I/O4 I/O3 A11 A9 A8 A13 CE2 A15 VCC NC A16 A14 A12 A7 A6 A5 A4 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 A10 CE1 I/O7 I/O6 I/O5 I/O4 I/O3 GND I/O2 I/O1 I/O0 A0 A1 A2 A3 PIN DESCRIPTIONS A0-A16 CE1 CE2 I/O0-I/O7 Vcc GND Address Inputs Chip Enable 1 Input Chip Enable 2 Input Output Enable Input Write Enable Input Input/Output Power Ground OPERATING RANGE Range Ambient Temperature VCC Commercial 0 C to +70 C 5V ± 10% Industrial 40 C to +85 C 5V ± 10% TRUTH TABLE Mode CE1 CE2 I/O Operation Vcc Current Not Selected X H X X High-Z ISB1, ISB2 (Power-down) X X L X High-Z ISB1, ISB2 Output Disabled H L H H High-Z ICC Read H L H L DOUT ICC Write L L H X DIN ICC 2 Integrated Circuit Solution Inc.

ABSOLUTE MAXIMUM RATINGS (1) Symbol Parameter Value Unit VTERM Terminal Voltage with Respect to GND 0.5 to +7.0 V TBIAS Temperature Under Bias 10 to +85 C TSTG Storage Temperature 65 to +150 C PT Power Dissipation 1.5 W IOUT DC Output Current (LOW) 20 ma 1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. CAPACITANCE (1,2) Symbol Parameter Conditions Max. Unit CIN Input Capacitance VIN = 0V 6 pf COUT Output Capacitance VOUT = 0V 8 pf 1. Tested initially and after any design or process changes that may affect these parameters. 2. Test conditions: TA = 25 C, f = 1 MHz, Vcc = 5.0V. DC ELECTRICAL CHARACTERISTICS (Over Operating Range) Symbol Parameter Test Conditions Min. Max. Unit VOH Output HIGH Voltage VCC = Min., IOH = 1.0 ma 2.4 V VOL Output LOW Voltage VCC = Min., IOL = 2.1 ma 0.4 V VIH Input HIGH Voltage 2.2 VCC + 0.5 V VIL Input LOW Voltage (1) 0.3 0.8 V ILI Input Leakage GND VIN VCC Com. 5 5 µa Ind. 10 10 ILO Output Leakage GND VOUT VCC Com. 5 5 µa Ind. 10 10 1. VIL = 3.0V for pulse width less than 10 ns. POR SUPPLY CHARACTERISTICS (1) (Over Operating Range) -35 ns -45 ns -55 ns -70 ns Symbol Parameter Test Conditions Min. Max. Min. Max. Min. Max. Min. Max. Unit ICC Vcc Dynamic Operating VCC = Max., CE = VIL Com. 150 135 120 90 ma Supply Current IOUT = 0 ma, f = fmax Ind. 160 145 130 100 ISB1 TTL Standby Current VCC = Max., Com. 40 40 40 40 ma (TTL Inputs) VIN = VIH or VIL, CE1 VIH, Ind. 60 60 60 60 or CE2 VIL, f = 0 ISB2 CMOS Standby VCC = Max., Com. 30 30 30 30 ma Current (CMOS Inputs) CE1 VCC 0.2V, Ind. 40 40 40 40 CE2 0.2V, VIN > VCC 0.2V, or VIN 0.2V, f = 0 1. At f = fmax, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change. Integrated Circuit Solution Inc. 3

READ CYCLE SWITCHING CHARACTERISTICS (1) (Over Operating Range) -35-45 -55-70 Symbol Parameter Min. Max. Min. Max. Min. Max. Min. Max. Unit trc Read Cycle Time 35 45 55 70 ns taa Address Access Time 35 45 55 70 ns toha Output Hold Time 3 3 3 3 ns tace1 CE1 Access Time 35 45 55 70 ns tace2 CE2 Access Time 35 45 55 70 ns td Access Time 10 20 25 35 ns tlz (2) to Low-Z Output 0 0 0 0 ns thz (2) to High-Z Output 0 10 0 15 0 20 0 25 ns tlzce1 (2) CE1 to Low-Z Output 3 5 7 10 ns tlzce2 (2) CE2 to Low-Z Output 3 5 7 10 ns thzce (2) CE1 or CE2 to High-Z Output 0 10 0 15 0 20 0 25 ns 1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V and output loading specified in Figure 1a. 2. Tested with the load in Figure 1b. Transition is measured ±500 mv from steady-state voltage. Not 100% tested. AC TEST CONDITIONS Parameter Unit Input Pulse Level 0V to 3.0V Input Rise and Fall Times 5 ns Input and Output Timing 1.5V and Reference Level Output Load See Figures 1a and 1b AC TEST LOADS 480 Ω 480 Ω 5V 5V OUTPUT OUTPUT 100 pf Including jig and scope 255 Ω 5 pf Including jig and scope 255 Ω Figure 1a. Figure 1b. 4 Integrated Circuit Solution Inc.

AC WAVEFORMS READ CYCLE NO. 1 (1,2) t RC ADDRESS t OHA t AA t OHA DOUT PREVIOUS DATA VALID DATA VALID READ CYCLE NO. 2 (1,3) t RC ADDRESS t AA t OHA t D t HZ CE t LZ t LZCE t ACE t HZCE DOUT HIGH-Z DATA VALID 1. is HIGH for a Read Cycle. 2. The device is continuously selected., CE1 = VIL, CE2 = VIH. 3. Address is valid prior to or coincident with CE1 LOW and CE2 HIGH transitions. Integrated Circuit Solution Inc. 5

WRITE CYCLE SWITCHING CHARACTERISTICS (1,3) (Over Operating Range, Standard and Low Power) -35-45 -55-70 Symbol Parameter Min. Max. Min. Max. Min. Max. Min. Max. Unit twc Write Cycle Time 35 45 55 70 ns tsce1 CE1 to Write End 25 35 50 60 ns tsce2 CE2 to Write End 25 35 50 60 ns taw Address Setup Time to Write End 25 35 45 60 ns tha Address Hold from Write End 0 0 0 0 ns tsa Address Setup Time 0 0 0 0 ns tp (4) Pulse Width 25 35 40 50 ns tsd Data Setup to Write End 20 25 25 30 ns thd Data Hold from Write End 0 0 0 0 ns thz (2) LOW to High-Z Output 10 15 20 25 ns tlz (2) HIGH to Low-Z Output 3 5 5 5 ns 1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V and output loading specified in Figure 1a. 2. Tested with the load in Figure 1b. Transition is measured ±500 mv from steady-state voltage. Not 100% tested. 3. The internal write time is defined by the overlap of CE1 LOW, CE2 HIGH and LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the Write. 4. Tested with HIGH. AC WAVEFORMS WRITE CYCLE NO. 1 ( Controlled) (1,2) t WC ADDRESS VALID ADDRESS t SA t SCE t HA CE DOUT DATA UNDEFINED t AW t P1 t P2 t HZ HIGH-Z t LZ t SD t HD DIN DATAIN VALID 6 Integrated Circuit Solution Inc.

WRITE CYCLE NO. 2 (CE1 CE1, CE2 Controlled) (1,2) t WC ADDRESS VALID ADDRESS t HA CE LOW t AW t P1 DOUT t SA DATA UNDEFINED t HZ HIGH-Z t LZ t SD t HD DIN DATAIN VALID 1. The internal write time is defined by the overlap of CE1 LOW, CE2 HIGH and LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the Write. 2. I/O will assume the High-Z state if = VIH. Integrated Circuit Solution Inc. 7

ORDERING INFORMATION Commercial Range: 0 C to +70 C Speed (ns) Order Part No. Package 35 IS62C1024-35W 600mil DIP 35 IS62C1024-35Q 450mil SOP 35 IS62C1024-35T 8*20mm TSOP-1 45 IS62C1024-45W 600mil DIP 45 IS62C1024-45Q 450mil SOP 45 IS62C1024-45T 8*20mm TSOP-1 55 IS62C1024-55W 600mil DIP 55 IS62C1024-55Q 450mil SOP 55 IS62C1024-55T 8*20mm TSOP-1 70 IS62C1024-70W 6600mil DIP 70 IS62C1024-70Q 450mil SOP 70 IS62C1024-70T 8*20mm TSOP-1 ORDERING INFORMATION Industrial Range: 40 C to +85 C Speed (ns) Order Part No. Package 35 IS62C1024-35WI 600mil DIP 35 IS62C1024-35QI 450mil SOP 35 IS62C1024-35TI 8*20mm TSOP-1 45 IS62C1024-45WI 600mil DIP 45 IS62C1024-45QI 450mil SOP 45 IS62C1024-45TI 8*20mm TSOP-1 55 IS62C1024-55WI 600mil DIP 55 IS62C1024-55QI 450mil SOP 55 IS62C1024-55TI 8*20mm TSOP-1 70 IS62C1024-70WI 600mil DIP 70 IS62C1024-70QI 450mil SOP 70 IS62C1024-70TI 8*20mm TSOP-1 Integrated Circuit Solution Inc. HEADQUARTER: NO.2, TECHNOLOGY RD. V, SCIENCE-BASED INDUSTRIAL PARK, HSIN-CHU, TAIWAN, R.O.C. TEL: 886-3-5780333 Fax: 886-3-5783000 BRANCH OFFICE: 7F, NO. 106, SEC. 1, HSIN-TAI 5 TH ROAD, HSICHIH TAIPEI COUNTY, TAIWAN, R.O.C. TEL: 886-2-26962140 FAX: 886-2-26962252 http://www.icsi.com.tw 8 Integrated Circuit Solution Inc.