4M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr.15,2014

Similar documents
2M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr..15,2014

1M Async Fast SRAM. Revision History CS16FS1024(3/5/W) Rev. No. History Issue Date

16M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr. 15,2014

32M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr. 26,2017

1M Words By 8 bit. Rev. No. History Issue Date Remark 1.0 Initial issue Aug.17,2016

High Speed Super Low Power SRAM CS16LV K-Word By 16 Bit. Revision History

A4 A3 A2 A1 A0 DQ0 DQ15. DQ2 DQ3 Vcc GND DQ4 DQ5 DQ6 DQ7 WE A16 A15 A14 A13 A12

P4C1041 HIGH SPEED 256K x 16 (4 MEG) STATIC CMOS RAM

Ultra Low Power/High Speed CMOS SRAM 512K X 16 bit. Pb-Free and Green package materials are compliant to RoHS. STANDBY (ICCSB1, Max) V CC=3.

P4C164LL. VERY LOW POWER 8Kx8 STATIC CMOS RAM FEATURES DESCRIPTION V CC. Current (Commercial/Industrial) Operating: 55 ma CMOS Standby: 3 µa

Very Low Power CMOS SRAM 64K X 16 bit. Pb-Free and Green package materials are compliant to RoHS. STANDBY (ICCSB1, Max) V CC=3.0V

32K Word x 8 Bit. Rev. No. History Issue Date Remark 2.0 Initial issue with new naming rule Dec.27,2004

P4C1299/P4C1299L. ULTRA HIGH SPEED 64K x 4 STATIC CMOS RAM FEATURES DESCRIPTION. Full CMOS, 6T Cell. Data Retention with 2.0V Supply (P4C1299L)

32K-Word By 8 Bit. May. 26, 2005 Jul. 04, 2005 Oct. 06, 2005 May. 16, Revise DC characteristics Dec. 13, 2006

BSI BH62UV8000. Ultra Low Power/High Speed CMOS SRAM 1M X 8 bit

P4C1257/P4C1257L. ULTRA HIGH SPEED 256K x 1 STATIC CMOS RAMS FEATURES DESCRIPTION. Full CMOS. Separate Data I/O

High Speed Super Low Power SRAM CS18LV Revision History. 8K-Word By 8 Bit

2 Mbit ROM + 1 Mbit / 2Mbit / 256 Kbit SRAM ROM/RAM Combo SST30VR021 / SST30VR022 / SST30VR023

Very Low Power CMOS SRAM 2M X 8 bit. Pb-Free and Green package materials are compliant to RoHS. STANDBY (ICCSB1, Max) V CC=3.0V

P4C1256L LOW POWER 32K X 8 STATIC CMOS RAM FEATURES DESCRIPTION V CC. Current (Commercial/Industrial) Operating: 70mA/85mA CMOS Standby: 100µA/100µA

Very Low Power/Voltage CMOS SRAM 128K x 16 or 256K x 8 bit switchable DESCRIPTION. SPEED ( ns ) STANDBY. ( ICCSB1, Max ) BLOCK DIAGRAM

89LV Megabit (512K x 32-Bit) Low Voltage MCM SRAM 89LV1632 FEATURES: DESCRIPTION: Logic Diagram. 16 Megabit (512k x 32-bit) SRAM MCM

A13 A12 A11 A10 ROW DECODER DQ0 INPUT DATA CONTROL WE OE DESCRIPTION: DDC s 32C408B high-speed 4 Megabit SRAM

SRAM AS5C K x 8 SRAM Ultra Low Power SRAM. PIN ASSIGNMENT (Top View) AVAILABLE AS MILITARY SPECIFICATION FEATURES GENERAL DESCRIPTION

Very Low Power/Voltage CMOS SRAM 512K X 16 bit DESCRIPTION. SPEED ( ns ) STANDBY. ( ICCSB1, Max ) 55ns : 3.0~5.5V 70ns : 2.7~5.5V

Functional Block Diagram. Row Decoder. 512 x 512 Memory Array. Column I/O. Input Data Circuit. Column Decoder A 9 A 14. Control Circuit

4Mb Ultra-Low Power Asynchronous CMOS SRAM. Features. Power Supply (Vcc) Operating Temperature A 0 -A 17 I/O 0 -I/O 15 V CC V SS

UTRON UT K X 8 BIT LOW POWER CMOS SRAM

Very Low Power/Voltage CMOS SRAM 1M X 16 bit DESCRIPTION. SPEED (ns) 55ns : 3.0~3.6V 70ns : 2.7~3.6V BLOCK DIAGRAM

I/O1 ~ I/O8 I/O9 ~ I/O16 I/O9 ~ I/O16 I/O1 ~ I/O8

5V 128K X 8 HIGH SPEED CMOS SRAM

R1RP0416D Series. 4M High Speed SRAM (256-kword 16-bit) Description. Features. Ordering Information. REJ03C Z Rev Mar.12.

1Mb Ultra-Low Power Asynchronous CMOS SRAM. Features. Power Supply (Vcc) Operating Temperature A 0 -A 16 I/O 0 -I/O 7

I/O1 ~ I/O8 I/O9 ~ I/O16 I/O9 ~ I/O16 I/O1 ~ I/O8

2Mb Ultra-Low Power Asynchronous CMOS SRAM. Features. Power Supply (Vcc) Operating Temperature


P4C147 ULTRA HIGH SPEED 4K x 1 STATIC CMOS RAM

A 4 A 3 A 2 ROW DECODER 64K x 16 RAM Array I/O 1 I/O X 2048 I/O 9 I/O 16

128K x 8 Static RAM CY7C1019B CY7C10191B. Features. Functional Description. Logic Block Diagram. Pin Configurations

256K (32K x 8) Paged Parallel EEPROM AT28C256

DS1270W 3.3V 16Mb Nonvolatile SRAM

IS62WV20488ALL IS62WV20488BLL

IS62WV10248EALL/BLL IS65WV10248EALL/BLL. 1Mx8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM

PRELIMINARY PRELIMINARY

I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 A 16 I/O 7

IS62WV20488ALL IS62WV20488BLL

TC55VBM316AFTN/ASTN40,55

TOSHIBA MOS MEMORY PRODUCTS TC5565APL-10, TC5565APL-12, TC5565APL-15 TC5565AFL-10, TC5565AFL-12, TC5565AFL-15

SRM2B256SLMX55/70/10

TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

PRELIMINARY C106A 1. 7C106A 12 7C106A 15 7C106A 20 7C106A 25 7C106A 35 Maximum Access Time (ns) Maximum Operating

IS62WV25616EALL/EBLL/ECLL IS65WV25616EBLL/ECLL. 256Kx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM JANUARY 2018

HY62WT08081E Series 32Kx8bit CMOS SRAM

64K x 16 HIGH-SPEED CMOS STATIC RAM JUNE 2005

64K x V Static RAM Module

Rev. No. History Issue Date Remark

DESCRIPTION ECC. Array 1Mx5

Rev. No. History Issue Date Remark

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

Pin Connection (Top View)

I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7

256K x 8 Static RAM Module

IS62/65WV102416EALL IS62/65WV102416EBLL. 1Mx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM

IS62WV102416ALL IS62WV102416BLL IS65WV102416BLL

Revision No History Draft Date Remark. 10 Initial Revision History Insert Jul Final

TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

Item Previous Current 8ns 110mA 80mA. 10ns 90mA 65mA 12ns 80mA 55mA 15ns 70mA 45mA 8ns 130mA 100mA

IS61C25616AL IS61C25616AS IS64C25616AL IS64C25616AS

IS65C256AL IS62C256AL

IS65C256AL IS62C256AL

FUNCTIONAL BLOCK DIAGRAM

IS61WV25632ALL/ALS IS61WV25632BLL/BLS IS64WV25632BLL/BLS

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

4-megabit (512K x 8) Single 2.7-volt Battery-Voltage Flash Memory AT29BV040A

IS61WV51216ALL IS61WV51216BLL IS64WV51216BLL

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS61/64WV25616FALL IS61/64WV25616FBLL. 256Kx16 HIGH SPEED AYNCHRONOUS CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM APRIL 2018 KEY FEATURES DESCRIPTION

IS63LV1024 IS63LV1024L 128K x 8 HIGH-SPEED CMOS STATIC RAM 3.3V REVOLUTIONARY PINOUT

1 Mbit (128K x 8) Static RAM

I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 A 16 I/O 7 A 15 7

CMOS STATIC RAM 1 MEG (128K x 8-BIT)

16 Meg FPM DRAM AS4LC4M4. 4M x 4 CMOS DRAM WITH FAST PAGE MODE, 3.3V PIN ASSIGNMENT ACTIVE POWER DISSIPATION PERFORMANCE RANGE

IS64WV3216BLL IS61WV3216BLL

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS61/64WV12816EFALL IS61/64WV12816EFBLL. 128Kx16 HIGH SPEED AYNCHRONOUS CMOS STATIC RAM with ECC FUNCTIONAL BLOCK DIAGRAM APRIL 2018 KEY FEATURES

IS62C5128BL, IS65C5128BL

power and 32,786 x 8-bits and outputs -2.0V(min.) data fabricated using

IS62WV102416FALL/BLL IS65WV102416FALL/BLL. 1Mx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM MARCH 2018

CY Features. Logic Block Diagram

IS62WV5128EHALL/BLL IS65WV5128EHALL/BLL. 512Kx8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM JULY 2018 DESCRIPTION

IS61WV20488FALL IS61/64WV20488FBLL. 2Mx8 HIGH-SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V/1.8V SUPPLY FUNCTIONAL BLOCK DIAGRAM

IS61WV2568EDBLL IS64WV2568EDBLL

IS61/64WV5128EFALL IS61/64WV5128EFBLL. 512Kx8 HIGH SPEED AYNCHRONOUS CMOS STATIC RAM with ECC FUNCTIONAL BLOCK DIAGRAM APRIL 2018 KEY FEATURES

I/O 1 I/O 2 I/O 3 A 10 6

LY61L25616A 256K X 16 BIT HIGH SPEED CMOS SRAM

IS62WV5128EALL/EBLL/ECLL IS65WV5128EBLL/ECLL. 512Kx8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM APRIL 2017

IS62C51216AL IS65C51216AL

UM61512A Series 64K X 8 BIT HIGH SPEED CMOS SRAM. Features. General Description. Pin Configurations UM61512AV UM61512A

Transcription:

Revision History Rev. No. History Issue Date 1.0 Initial issue Apr.15,2014 1 Rev. 1.0

GENERAL DESCRIPTION The and are a 4,194,304-bit high-speed Static Random Access Memory organized as 256K(512) words by 16(8) bits. The () uses 16(8) common input and output lines and have an output enable pin which operates faster than address access time at read cycle, And allows that lower and upper byte access by data byte control(ub, LB ).The device is fabricated using advanced CMOS process,6-tr based cell technology and designed for high-speed circuit technology. It is particularly well suited for use in high-density high-speed system applications. The is packaged in a 400mil 44-pin TSOP2 and 48FBGA. The is packaged in a 400mil 44-pin TSOP2 and 36FBGA. FEATURES Fast Access Time 8,10,12,15ns(Max) CMOS Low Power Dissipation Standby (TTL): 10mA (Max.) (CMOS): 6mA (Max.) Operating: 35mA (8ns, Max..) : 30mA(10ns,Max.) Single 3.3±0.3V or 5.0±0.5V Power Supply Wide range (1.65V~3.6V) of Power Supply TTL Compatible inputs and Outputs Fully Static Operation, No Clock or Refresh required Three State Outputs Data Byte Control(x16 Mode) LB : I/O 0 ~I/O 7,UB : I/O 8 ~I/O 15 Standard 44TSOP2 and 36FBGA Package Pin Configuration for 512k x 8 Standard 44TSOP2 and 48FBGA Package Pin Configuration for 256k x 16 Operating in Commercial and Industrial Temperature range. 2 Rev. 1.0

Order Information Speed Density Org. Part Number V CC (V) t AA (ns) t OE (ns) Package CS16FS40963GC(I)-08 3.3 8 4 44 TSOP2 CS16FS4096WGC(I)-08 3.3 8 4 44 TSOP2 CS16FS4096WGC(I)-10 2.5 10 5 44 TSOP2 CS16FS4096WGC(I)-12 1.8 12 6 44 TSOP2 CS16FS40963HC(I)-08 3.3 8 4 48 FBGA CS16FS4096WHC(I)-08 3.3 8 4 48 FBGA CS16FS4096WHC(I)-10 2.5 10 5 48 FBGA CS16FS4096WHC(I)-12 1.8 12 6 48 FBGA 4Mb 256Kx16 CS16FS40965GC(I)-10 5 10 5 44 TSOP2 CS16FS40963GC(I)-10 3.3 10 5 44 TSOP2 CS16FS4096WGC(I)-10 3.3 10 5 44 TSOP2 CS16FS4096WGC(I)-10 2.5 10 5 44 TSOP2 CS16FS4096WGC(I)-15 1.8 15 7 44 TSOP2 CS16FS40963HC(I)-10 3.3 10 5 48 FBGA CS16FS4096WHC(I)-10 3.3 10 5 48 FBGA CS16FS4096WHC(I)-10 2.5 10 5 48 FBGA CS16FS4096WHC(I)-15 1.8 15 7 48 FBGA Temp. C : Commercial I : Industrial Speed Density Org. Part Number V CC (V) t AA (ns) t OE (ns) Package CS18FS40963GC(I)-08 3.3 8 4 44 TSOP2 CS18FS4096WGC(I)-08 3.3 8 4 44 TSOP2 CS18FS4096WGC(I)-10 2.5 10 5 44 TSOP2 4Mb CS18FS4096WGC(I)-12 1.8 12 6 44 TSOP2 512Kx8 CS18FS40963YC(I)-08 3.3 8 4 36 FBGA CS18FS4096WYC(I)-08 3.3 8 4 36 FBGA CS18FS4096WYC(I)-10 2.5 10 5 36 FBGA CS18FS4096WYC(I)-12 1.8 12 6 36 FBGA Temp. C : Commercial I : Industrial 3 Rev. 1.0

CS18FS40965GC(I)-10 5 10 5 44 TSOP2 CS18FS40963GC(I)-10 3.3 10 5 44 TSOP2 CS18FS4096WGC(I)-10 3.3 10 5 44 TSOP2 CS18FS4096WGC(I)-10 2.5 10 5 44 TSOP2 CS18FS4096WGC(I)-15 1.8 15 7 44 TSOP2 CS18FS40963YC(I)-10 3.3 10 5 36 FBGA CS18FS4096WYC(I)-10 3.3 10 5 36 FBGA CS18FS4096WYC(I)-10 2.5 10 5 36 FBGA CS18FS4096WYC(I)-15 1.8 15 7 36 FBGA PIN CONFIGURATIONS 44TSOP2-400mil 4 Rev. 1.0

6x8mm mini-bga with ball pitch 0.75mm (512k x 8) (256k x 16) 36 ball mini-bga 48ball mini-bga FUNCTIONAL BLOCK DIAGRAM (512k x 8) (256k x 16) 5 Rev. 1.0

Absolute Maximum Ratings* Voltage on Any Pin Relative to V SS Parameter Symbol Rating Unit 3.3V Product 5.0V Product Wide V CC ** Product V in, V OUT -0.5 to V CC +0.5V V Voltage on V CC 3.3V Product -0.5 to 4.6 Supply Relative to 5.0V Product V in, V OUT -0.5 to 7.0 V V SS Wide V CC ** Product -0.5 to 4.6 Power Dissipation P D 1.0 W Storage Temperature T STG -65 to 150 C Operating Temperature Commercial T A 0 to 70 C Industrial T A -40 to 85 C *Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. **Wide VCC Range is 1.65V~3.6V Recommended DC Operating Conditions*(T A =0 to 70 ) Parameter Operating V CC (V) Symbol Min. Typ. Max. Unit 5.0 V CC 4.5 5.0 5.5 Supply Voltage 3.3 V CC 3.0 3.3 3.6 Wide 2.4~3.6 V CC 2.4 2.5/3.3 3.6 V Wide 1.65~2.2 V CC 1.65 1.8 2.2 Ground V SS 0 0 0 V 5.0 V IH 2.2 - V CC +0.5 Input High Voltage 3.3 V IH 2.0 - V CC +0.5 V Wide 2.4~3.6 V IH 2.0 - V CC +0.3 Wide 1.65~2.2 V IH 1.4 - V CC +0.2 5.0 V IL -0.3-0.8 Input Low Voltage 3.3 V IL -0.3-0.8 V Wide 2.4~3.6 V IL -0.3-0.7 6 Rev. 1.0

Wide 1.65~2.2 V IL -0.2-0.4 *The above parameters are also guaranteed for industrial temperature range. DC and Operating Characteristics*(T A =0 to 70 ) Parameter Symbol Test Conditions Min Max Unit Input Leakage Current Output Leakage Current** Operating Current** Standby Current Output Low Voltage Level I LI V IN =V SS to V CC -2 2 ua I LO I CC CS =V IH or OE =V IH or WE =V IL V OUT =V SS to V CC Min.Cycle,100% Duty CS =V IL, V IN =V IH or V IL,I OUT = 0mA -2 2 ua 8ns 35 10ns 12ns - - 30 28 15ns 25 I SB Min. Cycle, CS =V IH - 10 I SB1 V OL f=0mhz, CS V CC -0.2V V IN V CC -0.2V or V in 0.2V - 6 V CC =4.5V, I OL =8mA, 5.0V Product - 0.4 V CC =3.0V, I OL =8mA, 3.3V Product & Wide V CC ** Product - 0.4 V CC =2.4V, I OL =1mA, Wide V CC ** Product - 0.4 V CC =1.65V, I OL =0.1mA, Wide V CC ** Product - 0.2 V CC =4.5V, I OH = -4mA, 5.0V Product 2.4 - ma ma V Output High Voltage Level V OH V CC =3.0V, I OH = -4mA, 3.3V Product & Wide V CC ** Product 2.4 - V CC =2.4V, I OH = -1mA, Wide V CC ** Product 1.8 - V CC =1.65V, I OH = -0.1mA, Wide V CC ** Product 1.4 - *The above parameters are also guarantee for industrial temperature range. V **Wide V CC Range is 1.65V ~ 3.6V 7 Rev. 1.0

Capacitance*(T A = 25, f= 1.0MHz) Item Symbol Test Conditions TYP Max Unit Input/ Output Capacitance C I/O V I/O =0V - 8 pf Input Capacitance C IN V IN =0V - 6 pf *Capacitance is sampled and not 100% tested. Test Conditions* Parameter Value 0 to 3.0V (V CC =3.3V or 5.0V) Input/ Output Capacitance 0 to 2.5V (V CC =2.5V) 0 to 1.8V (V CC =1.8V) Input Rise and Fall Time 1V/1ns Input and Output Timing Reference Levels 1.5V (V CC =3.3V or 5.0V) 1/2V CC (V CC = 1.8V or 2.5V) Output Load See Fig. 1 *The above parameters are also guaranteed for industrial temperature range. 8 Rev. 1.0

Functional Description (x8 Mode) CS WE OE Mode I/O Pin Supply Current H X X* Not Select High-Z I SB,I SB1 L H H Output Disable High-Z I CC L H L Read D OUT I CC L L X Write D IN I CC *X means don t care Functional Description (x16 Mode) CS WE OE LB ** UB ** Mode I/O Pin I/O 0 ~I/O 7 I/O 8 ~I/O 15 Supply Current H X X* X X Not Select High-Z High-Z I SB, I SB1 L H H X X Output High-Z High-Z I CC L X X H H Disable L H D OUT High-Z L H L H L Read High-Z D OUT I CC L L X L L D OUT D OUT L H D IN High-Z H L Write High-Z D IN L L D IN D IN I CC *X means don t care 9 Rev. 1.0

Data Retention Characteristics*(T A =0 to 70 ) Parameter V CC for Data Retention Data Retention Current Product 5.0V Product 3.3V Product Wide 2.4V~3.6V Wide 1.65V~2.2V 5.0V Product 3.3V Product Wide 2.4V~3.6V Wide 1.65V~2.2V Operating V CC (V) 5.0 Symbol Test Condition Min. Typ. Max. Unit 2.0-5.5 3.3 2.0-3.6 V DR CS V CC - 0.2V 2.5/3.3 2.0-3.6 1.8 1.5-3.6 5.0 V CC =2.0V - - 5 3.3 CS V CC - 0.2V V IN V CC - 0.2V or - - 5 2.5/3.3 I DR V IN 0.2V - - 6 1.8 V CC =1.5V,CS V CC - 0.2V, V IN V CC - 0.2V or V IN 0.2V - - 6 Data Retention Set-Up Time t SDR See Data 0 - - ns Recovery Time t RDR Retention Wave form (below) 5 - - ms V ma Data Retention Wave form 10 Rev. 1.0

Read Cycle* Parameter Symbol 8ns 10ns 12ns 15ns Min Max Min Max Min Max Min Max Unit Read Cycle Time t RC 8-10 - 12-15 - ns Address Access Time t AA - 8-10 - 12-15 ns Chip Select to Output t CO - 8-10 - 12-15 ns Output Enable to Valid Output t OE - 4-5 - 6-7 ns UB, LB Access Time** t BA - 4-5 - 6-7 ns Chip Enable to Low-Z Output t LZ 3-3 - 3-3 - ns Output Enable to Low-Z Output t OLZ 0-0 - 0-0 - ns UB, LB Enable to Low-Z Output** Chip Disable to High-Z Output Output Disable to High-Z Output UB, LB Disable to High-Z Output** Output Hold from Address Change Chip Selection Power Up Time Chip Selection Power Down Time t BLZ 0-0 - 0-0 - ns t HZ 0 4 0 5 0 6 0 7 ns t OHZ 0 4 0 5 0 6 0 7 ns t BHZ 0 4 0 5 0 6 0 7 ns t OH 3-3 - 3-3 - ns t PU 0-0 - 0-0 - ns t PD - 8-10 - 12-15 ns *The above parameters are also guaranteed for industrial temperature range. 11 Rev. 1.0

Write Cycle* Parameter Symbol 8ns 10ns 12ns 15ns Min Max Min Max Min Max Min Max Write Cycle Time t WC 8-10 - 12-15 - ns Chip Select to End of Write Unit t CW 6-7 - 9-12 - ns Address Set-up Time t AS 0-0 - 0-0 - ns Address Valid to End of Write Write Pulse Width( OE High) Write Pulse Width( OE Low) UB, LB Valid to End of Write** t AW 6-7 - 9-12 - ns t WP 6-7 - 9-12 - ns t WP1 8-10 - 12-15 - ns t BW 6-7 - 9-12 - ns Write Recovery Time t WR 0-0 - 0-0 - ns Write to Output High-Z Data to Write Time Overlap Data Hold from Write Time End of Write to Output Low-Z t WHZ 0 4 0 5 0 6 0 7 ns t DW 4-5 - 7 8 - ns t DH 0-0 - 0-0 - ns t OW 3-3 - 3-3 - ns *The above parameters are also guaranteed for industrial temperature range. 12 Rev. 1.0

Timing Diagram Timing Waveform of Read Cycle (1) (Address Controlled, CS =OE =V IL, WE =V IH,UB, LB =V IL **) ** Those parameters are applied for x16 mode only. Timing Waveform of Read Cycle (2) (WE =VIH) NOTES (Read Cycle) 1. WE is high for read cycle 2. All read cycle timing is referenced from the last valid address to the first transition address. 3. t HZ and t OHZ are defined as the time at which the outputs achieve the open circuit condition and are not referenced to V OH or V OL levels. 4. At any given temperature and voltage condition, t HZ (Max.) is less than t LZ (Min.) both for a given device and from 13 Rev. 1.0

device to device. 5. Transition is measured ±200mV from steady state voltage with Load (B). This parameter is sampled and not 100% tested. 6. Device is continuously selected with CS =V IL. 7. Address valid prior to coincident with CS transition low. 8. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle. ** Those parameters are applied for x16 mode only. Timing Waveform of Write Cycle (1) ( OE Clock) ** Those parameters are applied for x16 mode only. 14 Rev. 1.0

Timing Waveform of Write Cycle (2) ( OE =Low fixed) ** Those parameters are applied for x16 mode only. Timing Waveform of Write Cycle (3) ( CS =Controlled) ** Those parameters are applied for x16 mode only. 15 Rev. 1.0

Timing Waveform of Write Cycle (4) (UB, LB Controlled) NOTES (Write Cycle) 1. All write cycle timing is referenced from the last valid address to the first transition address. 2. A write occurs during the overlap of a low CS, WE, LB and UB. A write begins at the latest transition CS going low and WE going low ; A write ends at the earliest transition CS going high or WE going high. t WP is measured from the beginning of write to the end of write. 3. t CW is measured from the later of CS going low to end of write. 4. t AS is measured from the address valid to the beginning of write. 5. WE is measured from the end of write to the address change. t WR applied in case a write ends as CS or WE going high. 6. IfOE, CS and WE are in the Read Mode during this period, the I/O pins are in the output low-z state. Inputs of opposite phase of the output must not be applied because bus contention can occur. 7. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle. 8. If CS goes low simultaneously with WE going or after WE going low, the outputs remain high impedance state. 9. D OUT is the read data of the new address. 10. When CS is low : I/O pins are in the output state. The input signals in the opposite phase leading to the output should not be applied. ** Those parameters are applied for x16 mode only 16 Rev. 1.0

Package outline dimensions 44L-TSOP2-400mil 17 Rev. 1.0

36ball mini-bga-6x8mm (ball pitch: 0.75mm) 18 Rev. 1.0

48ball mini-bga-6x8mm (ball pitch: 0.75mm) 19 Rev. 1.0