PI6C49X0208. High Performance 1:8 Multi-Voltage CMOS Buffer

Similar documents
PI6LC4830. HiFlex TM Network Clock Generator. Features. Description. Pin Configuration. Block Diagram

PI6LC48P0201A 2-Output LVPECL Networking Clock Generator

PI6C B. 3.3V Low Jitter 1-to-4 Crystal/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Diagram

PI6C V/3.3V 1.5GHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux /Q4 /Q5 /Q6 /Q3

2.5V/3.3V 500MHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux

PI6LC48P03A 3-Output LVPECL Networking Clock Generator

PI6C High Performance LVPECL Fanout Buffer. Features. Description. Applications. Pin Configuration (20-Pin TSSOP) Block Diagram

PI6LC48S25A Next Generation HiFlex TM Ethernet Network Clock Generator

PI6CL V/1.5V, 200MHz, 1:4 Networking Clock Buffer. Features. Description. Pin Description

PI6LC48P Output LVPECL Networking Clock Generator

Description. Applications

PI6LC48P0301A 3-Output LVPECL Networking Clock Generator

PI6LC48P03 3-Output LVPECL Networking Clock Generator

PI6C :4 24MHz Clock Buffer. Description. Features. Applications. Block Diagram. Pin Configuration (16-Pin TSSOP) 16-pin (173 mil) TSSOP

PI6LC48P Output LVPECL Networking Clock Generator

PI6C V Low Skew 1-to-4 LVTTL/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Configuration

PI2DBS GHz, Differential Broadband Signal Switch, 2-Differential Channel, 2:1 Mux/DeMux Switch

Description Q0+ Q0- Q1+ Q1- Q2+ Q2- VDD Q3+ Q3- Q4+ Q4- CLK_SEL CLK0. nclk0 Q5+ Q5- SYNC_OE Q6+ Q6- CLK1. nclk1 Q7+ Q7- VEE Q8+ Q8- Q9+ Q9-

PI2PCIE V, PCI Express Gen2 Compliant, 4-Differential Channel, 2:1 Mux/DeMux Switch

PI6LC48P25104 Single Output LVPECL Clock Generator

PI3USB10LP-A. USB 2.0 High-Speed (480 Mbps) Signal Switch Targeted for Battery Powered Applications. Description. Features.

PI6C49X0204B Low Skew, 1-TO-4 LVCMOS/LVTTL Fanout Buffer Features Description Block Diagram Pin Assignment

PI2PCIE2422. PCI Express Gen II Compliant, 8-Differential Channel Switch with 8:4 Mux/DeMux Option. Features. Description. Truth Table.

PI3PCIE V, PCI Express Lane, (4-Channel), Differential Mux/Demux with Bypass. Features. Description. Truth Table

PI6CX201A. 25MHz Jitter Attenuator. Features

PI6C4511. PLL Clock Multiplier. Features. Description. Block Diagram. PLL Clock Synthesis and Control Circuit. Output Buffer. Crystal Oscillator

PI6C V Low Skew 1-to-4 Differential/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Diagram

Crystal or Differential to LVCMOS/ LVTTL Clock Buffer

PI6C V/3.3V, 500 MHz Twelve 2-to-1 Differential LVPECL Clock Multiplexer. Description. Features. Block Diagram.

PI6C49X0204A. Low Skew 1 TO 4 Clock Buffer. Features. Description. Block Diagram. Pin Assignment

PI3USB V USB 3.0 SuperSpeed Dual 2:1 Mux/DeMux Switch with Enable. Description. Features. Application Routing USB 3.0 SuperSpeed signals.

PI3USB223. USB 2.0 High-Speed and Audio Switches with Negative Signal Capability D+/R D-/L V DD ASEL GND VBUS. Description. Features.

PI5C Bit Bus Switch with Individual Enables A 1 B 1 GND. Features. Description. Pin Configuration. Block Diagram.

SM Features. General Description. Applications. Block Diagram

SM General Description. ClockWorks. Features. Applications. Block Diagram

PI6C557-03AQ. PCIe 2.0 Clock Generator with 2 HCSL Outputs for Automotive Applications. Description. Features. Pin Configuration (16-Pin TSSOP)

PI3HDMI412FT. 4-Differential Channel, 2:1 Mux/DeMux, DVI/HDMI Compliant Signal Switch with Flow-through Pin Out

PI2EQX Gbps, 1:2 Port Switch, SATA2/SAS ReDriver. Description. Features. Pin Description (Top Side View)

Features. Applications

SM Features. General Description. Applications. Block Diagram. ClockWorks GbE (125MHz) Ultra-Low Jitter, LVPECL Frequency Synthesizer

PI6C557-03B. PCIe 3.0 Clock Generator with 2 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TSSOP) Block Diagram

Features. Applications

Low Skew, 1-to-6, Crystal-to-LVDS Fanout Buffer ICS DATA SHEET. General Description. Features. Block Diagram. Pin Assignment ICS

Description IA 3 IA 2 IA 1 GND. Truth Table (1) H X X Hi-Z Disable S 0-1. L L L I0 S1-0 = 0 L L H I1 S1-0 = 1 Y A to Y B

Description D2+A D2-A D3+A D3-A D0+B D0-B D1+B D1-B D2+B D2-B D3+B D3-B AUX+ A AUX- A HPD A CAB_DETA/LEDA AUX+ B AUX- B HPD B CAB_DETB/LEDB

Description. This Clock Multiplier is the most cost-effective way to Input crystal frequency of 5-40 MHz

SM Features. General Description. Applications. Block Diagram. ClockWorks PCI-e Quad 100MHz Ultra-Low Jitter, HCSL Frequency Synthesizer

FemtoClock Crystal-to-LVCMOS/LVTTL Clock Generator ICS840022I-02 DATA SHEET. General Description. Features. Block Diagram.

Features. Applications. Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

NOT RECOMMENDED FOR NEW DESIGNS

PI3V312. Low On-Resistance, 3.3V High-Bandwidth 4-Port, 2:1 Mux/DeMux VideoSwitch. Features. Description. Block Diagram. Pin Configuration S 1 Y A 4

Low Phase Noise, LVPECL VCXO (for 150MHz to 160MHz Fundamental Crystals) FEATURES. * Internal 60KΩ pull-up resistor

PL600-27T CLK0 XIN/FIN 1. Xtal Osc CLK1 XOUT CLK2. Low Power 3 Output XO PIN ASSIGNMENT FEATURES DESCRIPTION CLK2 GND VDD FIN CLK0 SOT23-6L

Description. Applications. ÎÎNetworking systems ÎÎEmbedded systems ÎÎOther systems

PI2EQX3232A. 3.2Gbps, 2-Port, SATA/SAS, Serial Re-Driver. Features. Description. Block Diagram. Pin Description

ICS2510C. 3.3V Phase-Lock Loop Clock Driver. Integrated Circuit Systems, Inc. General Description. Pin Configuration.

CLK_EN CLK_SEL. Q3 THIN QFN-EP** (4mm x 4mm) Maxim Integrated Products 1

ICS660 DIGITAL VIDEO CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PI3VDP411LSR. Dual Mode DisplayPort to DVI/HDMI Electrical Bridge (Level Shifter) Description. Features. Pin Configuration (48-Pin TQFN) GND

ICS83056I-01. General Description. Features. Block Diagram. Pin Assignment 6-BIT, 2:1, SINGLE-ENDED LVCMOS MULTIPLEXER ICS83056I-01

PI6C PCI Express Clock. Product Features. Description. Block Diagram. Pin Configuration

PI5V330S. Low On-Resistance Wideband/Video Quad 2-Channel Mux/DeMux. Features. Description. Block Diagram. Pin Configuration.

PT7C4502 PLL Clock Multiplier

Low-Jitter, 8kHz Reference Clock Synthesizer Outputs MHz

PI3V314. Low On-Resistance, 3.3V High-Bandwidth 3-Port, 4:1 Mux/DeMux VideoSwitch. Features. Description. Pin Configuration.

PT7C4511. PLL Clock Multiplier. Features. Description. Pin Configuration. Pin Description

PI3CH360. Low Voltage, High-Bandwidth, 3-Channel 2:1 Mux/DeMux, NanoSwitch. Features. Description. Block Diagram. Pin Configuration.

PI2EQX4432D 2.5 Gbps x2 Lane PCI Express Repeater/Equalizer with Signal Detect and Flow-Through Pinout

ICS MHZ, CRYSTAL-TO-LVCMOS / LVTTL FREQUENCY SYNTHESIZER 260MHZ, CRYSTAL-TO-LVCMOS ICS84021

Storage Telecom Industrial Servers Backplane clock distribution

PI3PCIE V, PCI Express 3.0, 1-Lane, 2-Channel, 8Gbps, 2:1 Mux/DeMux Switch w/ Single Enable

Features. Applications. Markets

Low Skew, 1-To-4, Crystal Oscillator/LVCMOS-To-3.3V LVPECL Fanout Buffer

FEATURES 2:1 single-ended multiplexer Q nominal output impedance: 15Ω (V DDO BLOCK DIAGRAM PIN ASSIGNMENT 2:1, SINGLE-ENDED MULTIPLEXER ICS83052I

2 TO 4 DIFFERENTIAL CLOCK MUX ICS Features

RoHS compliant, Pb-free Industrial temperature range: 40 to +85 C Footprint-compatible with CDCLVC , 2.5, or 3.3 V operation 16-TSSOP

PI3B V, Synchronous 16-Bit to 32-Bit FET Mux/DeMux NanoSwitch. Description. Features. Pin Configuration. Block Diagram.

Features. Applications. Markets

PI3USB V, USB 2.0 High-Speed Signal Switch w/ Low THD Channels for Audio Signals. Features. Pin Description. Truth Table

Features. Applications

PI3V514. Low On-Resistance, 3.3V High-Bandwidth 5-port, 4:1 Mux/DeMux VideoSwitch. Description. Features. Pin Configuration.

Features. EXTERNAL PULLABLE CRYSTAL (external loop filter) FREQUENCY MULTIPLYING PLL 2

PI3VeDP212 2-lane DisplayPort Switch/Mux for DP Driven Panels with Triple Control Pins

PI5C32X384/32X384C. 20-Bit, 2-Port Bus Switch. Features. Description. Pin Configuration. Block Diagram. Pin Description

FemtoClock Crystal-to-LVDS Frequency Synthesizer w/integrated Fanout Buffer

PI74STX2G Bit Level Shifting Buffer/Transceiver with Configurable Dual Supply Voltage. Features. Description. Block Diagram

ICS NETWORKING AND PCI CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

MK2705 AUDIO CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PI3L V Quad, 2:1 Mux/DeMux Fast Ethernet LAN Switch w/ Single Enable. Description. Features. Applications. Pin Configuration.

A product Line of Diodes Incorporated. Description. Applications. Truth Table. Note: 1. IEC

PI5C3253. Dual 4:1 Mux/DeMux Bus Switch

Programmable Low Voltage 1:10 LVDS Clock Driver ADN4670

Features. Applications

A product Line of Diodes Incorporated. Description EN S 1 IA 3 IA 2 IA 1 GND. Note: 1. N.C. = No internal connection.

Features. Applications. Markets

PCI-EXPRESS CLOCK SOURCE. Features

Low-Power, 1.62V to 3.63V, 1MHz To 150MHz, 1:2 Fanout Buffer IC OE CLK1. DFN-6L (2.0 x 1.3 x 0.6mm) FIN CLK1

PI3C V/3.3V, High Bandwidth, Hot Insertion 8-Bit, 2-Port, Bus Switch. Description. Features. Pin Configuration. Block Diagram.

ICS CLOCK SYNTHESIZER FOR PORTABLE SYSTEMS. Description. Features. Block Diagram PRELIMINARY DATASHEET

Phase Detector. Charge Pump. F out = F VCO / (4*P)

Transcription:

Features 8 single-ended outputs Fanout Buffer Up to 200MHz output frequency Ultra low output additive jitter = 0.01ps (typ.) Selectable reference inputs support Xtal (10~50MHz), singleended and differential Low output skew ~ 50ps (typ.) 2.5V / 3.3V operation User configurable output VDDO in different banks: Mixed 3.3V core, 2.5V, 1.8V or 1.5V output operating supply Mixed 2.5V core, 1.8V, 1.5V or 1.2V output operating supply Industrial temperature range: 40 C to +85 C Packaging (Pb-free & Green available): 32-pin TQFN (ZH) Applications Networking systems including switches and Routers High frequency backplane based computing and telecom platforms Description The PI6C49X0208 is a high performance multi-voltage 8-outputs CMOS Fanout Buffer with internal Crystal Oscillator. The XTAL range is from 10MHz to 50MHz. The device has a wide range of operating voltages of 2.5V and 3.3V. The device also provides user selectable output VDD option, which provides excellent flexibilities to users. This device is ideal for systems that need to distribute low jitter clock signals to multiple destinations. Pin Configuration Block Diagram IN_SEL0 IN_SEL1 ENABLE VDDO CLK0 V DDO CLK1 GNDO CLK2 V DDO CLK3 NC 1 2 3 4 5 6 7 8 9 32 31 30 29 28 27 26 25 GNDO ENABLE IN_SEL0 IN_SEL1 IN1 IN1# GND GNDO 24 23 22 21 20 19 18 17 CLK7 V DDO CLK6 GNDO CLK5 V DDO CLK4 NC XIN XOUT IN0 IN0# IN1 Crystal Oscillator Clock Input Control Circuit Sync 8 CLK0~7 10 11 12 13 14 15 16 IN1# GNDO VDD XIN XOUT IN0 IN0# GND GNDO *IN0 can be single end ref clock0 and IN0# internal bias as Vdd/2 *IN1 can be single end ref clock1 and IN1# internal bias as Vdd/2 *IN-SEL[0:1] select XTAL, IN1/1# and IN0/0# input 1

Pin Description Pin# Pin Name Type Description 1, 3, 5, 7, 18, 20, 22, 24 CLK0~7 Output Clock Outputs 2, 6, 19, 23 V DDO Power Output Power Supplier 4, 9, 16, 21, 25, 32 GNDO Power Core Ground 8, 17 NC - No Connect 15, 26 GND Power Output Ground 10 V DD Power Core Power Supplier 11 XIN Input Crystal interface 12 XOUT Output Crystal interface 13 IN0 Input Pull-down Diff or Single End 14 IN0# Input 27 IN1# Input Pull-up/ Pulldown Pull-up/ Pulldown When IN0 is single end IN0# internal bias as Vdd/2 When IN1 is single end IN1# internal bias as Vdd/2 28 IN1 Input Pull-down REF1 Diff or Single End 30, 29 IN_SEL[0:1] Input Pull-down IN-SEL[0:1] select XTAL, IN1/1# and IN0/ IN0# input Synchronous active high Output Enable, 31 ENABLE Input LVCMOS/TTL Input Mode Selection Logic IN_SEL0 IN_SEL1 Selected Input 1 1 XTAL 0 1 XTAL 1 0 IN1/1# Diff or Single End 0 0 IN0/0# Diff or Single End Input/Output Operation State Input State IN[0:1], IN[0:1]# open IN[0:1], IN[0:1]# both to ground IN[0:1]=High, IN[0:1]# =Low IN[0:1]=Low, IN[0:1]# =High Output Mode Selection ENABLE GND VDD Output State Logic Low Logic Low Logic High Logic Low Output CLK0~7 High-impedance Enabled 2

Power Supply DC Characteristics (V DD /V DDO = 3.3V ± 5%, T A = -40 C to 85 C) V DD Core Supply Voltage 3.135 3.3 3.465 V V DDO Output Supply Voltage 3.135 3.3 3.465 V I DD Power Supply Current ENABLE = '0' 32 ma I DDO Output Supply Current ENABLE = '0' 1 ma Power Supply DC Characteristics (V DD /V DDO = 2.5V ± 5%, T A = -40 C to 85 C) V DD Core Supply Voltage 2.375 2.5 2.625 V V DDO Output Supply Voltage 2.375 2.5 2.625 V I DD Power Supply Current ENABLE = '0' 15 ma I DDO Output Supply Current ENABLE = '0' 0.7 ma Power Supply DC Characteristics (V DD = 3.3V ± 5%, V DDO = 2.5V ± 5%, T A = -40 C to 85 C) V DD Core Supply Voltage 3.135 3.3 3.465 V V DDO Output Supply Voltage 2.375 2.5 2.625 V I DD Power Supply Current ENABLE = '0' 29 ma I DDO Output Supply Current ENABLE = '0' 0.6 ma Power Supply DC Characteristics (V DD = 3.3V ± 5%, V DDO = 1.8V ± 0.2V, T A = -40 C to 85 C) V DD Core Supply Voltage 3.135 3.3 3.465 V V DDO Output Supply Voltage 1.6 1.8 2.0 V I DD Power Supply Current ENABLE = '0' 29 ma I DDO Output Supply Current ENABLE = '0' 0.4 ma Power Supply DC Characteristics (V DD = 3.3V ± 5%, V DDO = 1.5V ± 0.15V, T A = -40 C to 85 C) V DD Core Supply Voltage 3.135 3.3 3.465 V V DDO Output Supply Voltage 1.35 1.5 1.65 V I DD Power Supply Current ENABLE = '0' 29 ma I DDO Output Supply Current ENABLE = '0' 0.3 ma 3

Power Supply DC Characteristics (V DD = 2.5V ± 5%, V DDO = 1.8V ± 0.2V, T A = -40 C to 85 C) V DD Core Supply Voltage 2.375 2.5 2.625 V V DDO Output Supply Voltage 1.6 1.8 2.0 V I DD Power Supply Current ENABLE = '0' 13 ma I DDO Output Supply Current ENABLE = '0' 0.4 ma Power Supply DC Characteristics (V DD = 2.5V ± 5%, V DDO = 1.5V ± 0.15V, T A = -40 C to 85 C) V DD Core Supply Voltage 2.375 2.5 2.625 V V DDO Output Supply Voltage 1.35 1.5 1.65 V I DD Power Supply Current ENABLE = '0' 13 ma I DDO Output Supply Current ENABLE = '0' 0.3 ma Power Supply DC Characteristics (V DD = 2.5V ± 5%, V DDO = 1.2V ± 0.06V, T A = -40 C to 85 C) V DD Core Supply Voltage 2.375 2.5 2.625 V V DDO Output Supply Voltage 1.14 1.2 1.26 V I DD Power Supply Current ENABLE = '0' 13 ma I DDO Output Supply Current ENABLE = '0' 0.3 ma Single-Ended input DC Characteristics (T A = -40 C to 85 C) V IH V IL V OH V OL Input High Voltage Input Low Voltage Output High Voltage (I OH = -8mA) Output High Voltage (I OH = -1mA) Output Low Voltage (I OL = 8mA) V DD = 3.3V ± 5% 2 V DD + 0.3 V V DD = 2.5V ± 5% 1.7 V DD + 0.3 V V DD = 3.3V ± 5% -0.3 0.8 V V DD = 2.5V ± 5% -0.3 0.7 V V DDO = 3.3V ± 5% (1) 2.6 V V DDO = 2.5V ± 5% 2 V V DDO = 2.5V ± 5% (1) 1.8 V V DDO = 1.8V ± 0.2V (1) 1.5 V V DDO = 1.5V ± 0.15V (1) 1.0 V V DDO = 1.2V ± 0.06V 0.7 V V DDO = 3.3V ± 5% (1) 2.6 V V DDO = 2.5V ± 5% 0.5 V V DDO = 1.8V ± 0.2V (1) 0.4 V V DDO = 1.5V ± 0.15V (1) 0.35 V Output Low Voltage V (I OH = 1mA) DDO = 1.2V ± 0.06V 0.2 V 1. Outputs terminated with 50Ω to V DDO /2. See Parameter Measurement section, "Load Test Circuit" diagrams. 4

Differential input DC Characteristics (T A = -40 C to 85 C) I IH I IL Input High Current Input Low Current IN[0:1], IN[0:1]# IN[0:1] IN[0:1]# V DD = V IN =3.465V or 2.625V V DD = 3.465V or 2.625V V IN = 0V V DD = 3.465V or 2.625V V IN = 0V 100 ua -1 ua -50 ua V PP Peak-to-Peak Input Voltage (1) V DD = 3.3V 0.25 1.3 V DD = 2.5V 0.25 1.3 Common Mode Input Voltage V DD = 3.3V 0.5 V DD -1.35V V CMR (1,2) V DD = 2.5V 0.5 V DD -0.85V 1. V IL should not be less than -0.3V. 2. Common mode voltage is defined as 1/2(V IH- V IL). V V 5

3.3V Absolute Maximum Ratings (Above which the useful life may be impaired. For user guidelines only, not tested.) Storage Temperature... 65 C to +150 C V DD, V DDO Voltage... 0.5V to +3.6V Output Voltage... 0.5V to V DD +0.5V Input Voltage... 0.5V to V DD +0.5V AC Characteristics (Over Operating Range: V DD /V DDO = 3.3V ± 5%, T A = -40 to 85 C) Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Parameters Description Test Conditions (1) Min. Typ Max. Units f MAX Output Frequency Using External Crystal 10 50 Using External Clock Source (2) DC 200 odc Output Duty Cycle 125MHz 45 55 % t sk(o) Output Skew (3) 80 ps t jit(ø) t jit(additive) RMS Phase Jitter (Random) Additive RMS Phase Jitter (Random) 25MHz crystal @ (Integration Range: 100Hz-1MHz) 125MHz reference input @ (Integration Range: 12kHz- 20MHz) MHz 0.05 ps 0.01 ps t R /t F Output Rise/Fall Time 20% to 80% 200 800 ps t EN Output Enable Time (4) 5 cycles t DIS Output Disable Time (4) 5 cycles MUX isolation MUX Isolation 155.52MHz 64 db 1. Unless noted otherwise, all parameters are tested with xtal @ f <= Fxtal_max,; outputs are terminated @ 50Ω to V DDO /2, see waveforms. 2. Diff external clock source is driving IN0/IN0# and IN1/IN1# input. IN0/IN1 can be single end ref clock when IN0# /IN1# set as V DD /2 3. Identical conditions: loading, transitions, supply voltage, temperature, package type and speed grade. 4. These parameters are guaranteed, but not tested. Max delay is 5 cycles. Min. setup time = 3ns. 6

2.5V Absolute Maximum Ratings (Above which the useful life may be impaired. For user guidelines only, not tested.) Storage Temperature... 65 C to +150 C V DD, V DDO Voltage... 0.5V to +3.6V Output Voltage... 0.5V to V DD +0.5V Input Voltage... 0.5V to V DD +0.5V AC Characteristics (Over Operating Range: V DD /V DDO = 2.5V ± 5%, T A = -40 to 85 C) Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Parameters Description Test Conditions (1) Min. Typ Max. Units f MAX Output Frequency Using External Crystal 10 50 Using External Clock Source (2) DC 200 odc Output Duty Cycle 125MHz 45 55 % t sk(o) Output Skew (3) 80 ps t jit(ø) t jit(additive) RMS Phase Jitter (Random) Additive RMS Phase Jitter (Random) 25MHz @ (Integration Range: 100Hz- 1MHz) 125MHz @ (Integration Range: 12kHz- 20MHz) MHz 0.06 ps 0.01 ps t R /t F Output Rise/Fall Time 20% to 80% 200 800 ps t EN Output Enable Time (4) 5 cycles t DIS Output Disable Time (4) 5 cycles MUX isolation MUX Isolation 155.52MHz 63 db 1. Unless noted otherwise, all parameters are tested with xtal @ f <= Fxtal_max,; outputs are terminated @ 50Ω to V DDO /2, see waveforms. 2. Diff external clock source is driving IN0/IN0# and IN1/IN1# input. IN0/IN1 can be single end ref clock when IN0# /IN1# set as V DD /2 3. Identical conditions: loading, transitions, supply voltage, temperature, package type and speed grade. 4. These parameters are guaranteed, but not tested. Max delay is 5 cycles. Min. setup time = 3ns. 7

AC Characteristics (Over Operating Range: V DD = 3.3V ± 5%, V DDO = 2.5V ± 5%, T A = -40 to 85 C) Parameters Description Test Conditions (1) Min. Typ Max. Units f MAX Output Frequency Using External Crystal 10 50 Using External Clock Source (2) DC 200 odc Output Duty Cycle 125MHz 45 55 % t sk(o) Output Skew (3) 80 ps t jit(ø) t jit(additive) RMS Phase Jitter (Random) Additive RMS Phase Jitter (Random) 25MHz @ (Integration Range: 100Hz- 1MHz) 125MHz @ (Integration Range: 12kHz- 20MHz) MHz 0.05 ps 0.01 ps t R /t F Output Rise/Fall Time 20% to 80% 200 800 ps t EN Output Enable Time (4) 5 cycles t DIS Output Disable Time (4) 5 cycles MUX isolation MUX Isolation 155.52MHz 62 db 1. Unless noted otherwise, all parameters are tested with xtal @ f <= Fxtal_max,; outputs are terminated @ 50Ω to V DDO /2, see waveforms. 2. Diff external clock source is driving IN0/IN0# and IN1/IN1# input. IN0/IN1 can be single end ref clock when IN0# /IN1# set as V DD /2 3. Identical conditions: loading, transitions, supply voltage, temperature, package type and speed grade. 4. These parameters are guaranteed, but not tested. Max delay is 5 cycles. Min. setup time = 3ns. 8

AC Characteristics (Over Operating Range: V DD = 3.3V ± 5%, V DDO = 1.8V ± 0.2V, T A = -40 to 85 C) Parameters Description Test Conditions (1) Min. Typ Max. Units f MAX Output Frequency Using External Crystal 10 50 Using External Clock Source (2) DC 200 odc Output Duty Cycle 125MHz 45 55 % t sk(o) Output Skew (3) 80 ps t jit(ø) t jit(additive) RMS Phase Jitter (Random) Additive RMS Phase Jitter (Random) 25MHz @ (Integration Range: 100Hz- 1MHz) 125MHz @ (Integration Range: 12kHz- 20MHz) MHz 0.06 ps 0.01 ps t R /t F Output Rise/Fall Time 20% to 80% 200 900 ps t EN Output Enable Time (4) 5 cycles t DIS Output Disable Time (4) 5 cycles MUX isolation MUX Isolation 155.52MHz 58 db 1. Unless noted otherwise, all parameters are tested with xtal @ f <= Fxtal_max,; outputs are terminated @ 50Ω to V DDO /2, see waveforms. 2. Diff external clock source is driving IN0/IN0# and IN1/IN1# input. IN0/IN1 can be single end ref clock when IN0# /IN1# set as V DD /2 3. Identical conditions: loading, transitions, supply voltage, temperature, package type and speed grade. 4. These parameters are guaranteed, but not tested. Max delay is 5 cycles. Min. setup time = 3ns. 9

AC Characteristics (Over Operating Range: V DD = 3.3V ± 5%, V DDO = 1.5V ± 0.15V, T A = -40 to 85 C) Parameters Description Test Conditions (1) Min. Typ Max. Units f MAX Output Frequency Using External Crystal 10 50 Using External Clock Source (2) DC 200 odc Output Duty Cycle 125MHz 45 55 % t sk(o) Output Skew (3) 80 ps t jit(ø) t jit(additive) RMS Phase Jitter (Random) Additive RMS Phase Jitter (Random) 25MHz @ (Integration Range: 100Hz- 1MHz) 125MHz @ (Integration Range: 12kHz- 20MHz) MHz 0.07 ps 0.01 ps t R /t F Output Rise/Fall Time 20% to 80% 200 900 ps t EN Output Enable Time (4) 5 cycles t DIS Output Disable Time (4) 5 cycles MUX isolation MUX Isolation 155.52MHz 53 db 1. Unless noted otherwise, all parameters are tested with xtal @ f <= Fxtal_max,; outputs are terminated @ 50Ω to V DDO /2, see waveforms. 2. Diff external clock source is driving IN0/IN0# and IN1/IN1# input. IN0/IN1 can be single end ref clock when IN0# /IN1# set as V DD /2 3. Identical conditions: loading, transitions, supply voltage, temperature, package type and speed grade. 4. These parameters are guaranteed, but not tested. Max delay is 5 cycles. Min. setup time = 3ns. 10

AC Characteristics (Over Operating Range: V DD = 2.5V ± 5%, V DDO = 1.8V ± 0.2V, T A = -40 to 85 C) Parameters Description Test Conditions (1) Min. Typ Max. Units f MAX Output Frequency Using External Crystal 10 50 Using External Clock Source (2) DC 200 odc Output Duty Cycle 125MHz 45 55 % t sk(o) Output Skew (3) 80 ps t jit(ø) t jit(additive) RMS Phase Jitter (Random) Additive RMS Phase Jitter (Random) 25MHz @ (Integration Range: 100Hz- 1MHz) 125MHz @ (Integration Range: 12kHz- 20MHz) MHz 0.06 ps 0.01 ps t R /t F Output Rise/Fall Time 20% to 80% 200 900 ps t EN Output Enable Time (4) 5 cycles t DIS Output Disable Time (4) 5 cycles MUX isolation MUX Isolation 155.52MHz 59 db 1. Unless noted otherwise, all parameters are tested with xtal @ f <= Fxtal_max,; outputs are terminated @ 50Ω to V DDO /2, see waveforms. 2. Diff external clock source is driving IN0/IN0# and IN1/IN1# input. IN0/IN1 can be single end ref clock when IN0# /IN1# set as V DD /2 3. Identical conditions: loading, transitions, supply voltage, temperature, package type and speed grade. 4. These parameters are guaranteed, but not tested. Max delay is 5 cycles. Min. setup time = 3ns. 11

AC Characteristics (Over Operating Range: V DD = 2.5V ± 5%, V DDO = 1.5V ± 0.15V, T A = -40 to 85 C) Parameters Description Test Conditions (1) Min. Typ Max. Units f MAX Output Frequency Using External Crystal 10 50 Using External Clock Source (2) DC 200 odc Output Duty Cycle 125MHz 45 55 % t sk(o) Output Skew (3) 80 ps t jit(ø) t jit(additive) RMS Phase Jitter (Random) Additive RMS Phase Jitter (Random) 25MHz @ (Integration Range: 100Hz- 1MHz) 125MHz @ (Integration Range: 12kHz- 20MHz) MHz 0.08 ps 0.01 ps t R /t F Output Rise/Fall Time 20% to 80% 200 900 ps t EN Output Enable Time (4) 5 cycles t DIS Output Disable Time (4) 5 cycles MUX isolation MUX Isolation 155.52MHz 55 db 1. Unless noted otherwise, all parameters are tested with xtal @ f <= Fxtal_max,; outputs are terminated @ 50Ω to V DDO /2, see waveforms. 2. Diff external clock source is driving IN0/IN0# and IN1/IN1# input. IN0/IN1 can be single end ref clock when IN0# /IN1# set as V DD /2 3. Identical conditions: loading, transitions, supply voltage, temperature, package type and speed grade. 4. These parameters are guaranteed, but not tested. Max delay is 5 cycles. Min. setup time = 3ns. 12

AC Characteristics (Over Operating Range: V DD = 2.5V ± 5%, V DDO = 1.2V ± 0.06V, T A = -40 to 85 C) Parameters Description Test Conditions (1) Min. Typ Max. Units f MAX Output Frequency Using External Crystal 10 50 Using External Clock Source (2) DC 125 odc Output Duty Cycle 125MHz, 5pF load 40 60 % t sk(o) Output Skew (3) 60 ps t jit(ø) t jit(additive) RMS Phase Jitter (Random) Additive RMS Phase Jitter (Random) 25MHz @ (Integration Range: 100Hz- 1MHz) 125MHz @ (Integration Range: 12kHz- 20MHz) MHz 0.13 ps 0.01 ps t R /t F Output Rise/Fall Time 20% to 80% 1000 1900 ps t EN Output Enable Time (4) 6 cycles t DIS Output Disable Time (4) 6 cycles MUX isolation MUX Isolation 150MHz 72 db 1. Unless noted otherwise, all parameters are tested with xtal @ f <= Fxtal_max,; outputs are terminated @ 50Ω to V DDO /2, see waveforms. 2. Diff external clock source is driving IN0/IN0# and IN1/IN1# input. IN0/IN1 can be single end ref clock when IN0# /IN1# set as V DD /2 3. Identical conditions: loading, transitions, supply voltage, temperature, package type and speed grade. 4. These parameters are guaranteed, but not tested. Max delay is 6 cycles. Min. setup time = 3ns. 13

Waveforms Output to Output Skew tsk(o) Duty Cycle tdc tpw CLKx VOH VDDO/2 VOH 50% tsk(o) VOL tsk(o) VOH VOL tperiod CLKy ENABLE Timing Diagram VDDO/2 VOL tdc = (tpw / tperiod ) x 100% IN ENABLE CLK[0:7] AC Test Circuit Load [VDD - VDDO/2] [+VDDO/2] VDD VDDO GND Z = 50-Ohm Scope 50- Ohm [-VDDO/2] Crystal Characteristic (link to "http://www.pericom.com/products/timing/crystals/index.php" for more detailed and different size crystal specifications) Parameters Description Min Typ Max. Units OSCmode Mode of Oscillation Fundamental FREQ Frequency 10 25 50 MHz ESR (1) Equivalent Series Resistance 30 50 Ohm Cload Load Capacitance 18 pf Cshunt Shunt Capacitance 7 pf DRIVE level 1 mw Note: 1. ESR value is dependent upon frequency of oscillation 14

Application Notes Crystal circuit connection The following diagram shows PI6C49X0208 crystal circuit connection with a parallel crystal. For the C L =18pF crystal, it is suggested to use C1=18pF, C2=18pF. C1 and C2 can be adjusted to fine tune to the target ppm of crystal oscillator according to different board layouts. R1 is not recommended. Crystal Oscillator Circuit C1 18pF XTAL_IN Crystal (C L = 18pF) 0Ω C2 18pF R1 XTAL_OUT 15

1. All dimensions are in mm. Angles in degrees. 2. Coplanarity applies to the exposed pad as well as the terminals. 3. Refer JEDEC MO-220 4. Recommended land pattern is for reference only. 5. Thermal pad soldering area (mesh stencile design is recommended) DESCRIPTION: 32-contact, Thin Quad Flat No-Lead (TQFN) PACKAGE CODE: ZH32 DOCUMENT CONTROL #: PD-2070 DATE: 06/30/11 REVISION: B 11-0147 Note: For latest package info, please check: http://www.pericom.com/products/packaging/mechanicals.php Ordering Information (1,2,3) Ordering Code Package Code Package Description PI6C49X0208ZHIE ZH Pb-Free and Green 32-pin TQFN 1. Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ 2. E = Pb-free and Green 3. X suffix = Tape/Reel Pericom Semiconductor Corporation 1-800-435-2336 www.pericom.com 16