Design and Analysis of High Gain Differential Amplifier Using Various Topologies

Similar documents
Chapter 5. Operational Amplifiers and Source Followers. 5.1 Operational Amplifier

Low Power High Speed Differential Current Comparator

Design and Analysis of Low Power Two Stage CMOS Op- Amp with 50nm Technology

ECEN 474/704 Lab 6: Differential Pairs

Operational Amplifiers

Design and Performance Analysis of Low Power RF Operational Amplifier using CMOS and BiCMOS Technology

Design and implementation of two stage operational amplifier

ECEN 474/704 Lab 5: Frequency Response of Inverting Amplifiers

[Kumar, 2(9): September, 2013] ISSN: Impact Factor: 1.852

Design Analysis and Performance Comparison of Low Power High Gain 2nd Stage Differential Amplifier Along with 1st Stage

Design of a low voltage,low drop-out (LDO) voltage cmos regulator

IJSRD - International Journal for Scientific Research & Development Vol. 4, Issue 02, 2016 ISSN (online):

A PSEUDO-CLASS-AB TELESCOPIC-CASCODE OPERATIONAL AMPLIFIER

Analog CMOS Interface Circuits for UMSI Chip of Environmental Monitoring Microsystem

The Differential Amplifier. BJT Differential Pair

CHAPTER 3. Instrumentation Amplifier (IA) Background. 3.1 Introduction. 3.2 Instrumentation Amplifier Architecture and Configurations

Design of Rail-to-Rail Op-Amp in 90nm Technology

Advanced Operational Amplifiers

Applied Electronics II

Differential Amplifiers/Demo

Low Power Op-Amp Based on Weak Inversion with Miller-Cascoded Frequency Compensation

Chapter 13: Introduction to Switched- Capacitor Circuits

A New Design Technique of CMOS Current Feed Back Operational Amplifier (CFOA)

Design of High Gain Two stage Op-Amp using 90nm Technology

ECE315 / ECE515 Lecture 9 Date:

Keywords - Analog Multiplier, Four-Quadrant, FVF Differential Structure, Source Follower.

Design and Implementation of less quiescent current, less dropout LDO Regulator in 90nm Technology Madhukumar A S #1, M.

Full Paper ACEEE Int. J. on Control System and Instrumentation, Vol. 4, No. 2, June 2013

Implementation of Current Reuse Structure in LNAUsing 90nm VLSI Technology for ISM Radio Frequency System

Low voltage, low power, bulk-driven amplifier

Chapter 8 Differential and Multistage Amplifiers

A 16Ω Audio Amplifier with 93.8 mw Peak loadpower and 1.43 quiscent power consumption

Chapter 12 Opertational Amplifier Circuits

ECE 546 Lecture 12 Integrated Circuits

DESIGN OF A FULLY DIFFERENTIAL HIGH-SPEED HIGH-PRECISION AMPLIFIER

Rail-To-Rail Output Op-Amp Design with Negative Miller Capacitance Compensation

@IJMTER-2016, All rights Reserved 333

Design of Low Voltage Low Power CMOS OP-AMP

An Improved Recycling Folded Cascode OTA with positive feedback

Low-voltage high dynamic range CMOS exponential function generator

Designing a 960 MHz CMOS LNA and Mixer using ADS. EE 5390 RFIC Design Michelle Montoya Alfredo Perez. April 15, 2004

Cascode Bulk Driven Operational Amplifier with Improved Gain

Chapter 4: Differential Amplifiers

ANALYSIS AND DESIGN OF HIGH CMRR INSTRUMENTATION AMPLIFIER FOR ECG SIGNAL ACQUISITION SYSTEM USING 180nm CMOS TECHNOLOGY

A Novel Design of Low Voltage,Wilson Current Mirror based Wideband Operational Transconductance Amplifier

Topology Selection: Input

Effect of Current Feedback Operational Amplifiers using BJT and CMOS

TWO AND ONE STAGES OTA

CHAPTER 3 CMOS LOW NOISE AMPLIFIERS

A new class AB folded-cascode operational amplifier

Sensors & Transducers Published by IFSA Publishing, S. L.,

Design and Simulation of Low Dropout Regulator

High Speed CMOS Comparator Design with 5mV Resolution

QUESTION BANK for Analog Electronics 4EC111 *

Chapter 4. CMOS Cascode Amplifiers. 4.1 Introduction. 4.2 CMOS Cascode Amplifiers

Basic OpAmp Design and Compensation. Chapter 6

Enhancing the Slew rate and Gain Bandwidth of Single ended CMOS Operational Transconductance Amplifier using LCMFB Technique

CHAPTER 4 ULTRA WIDE BAND LOW NOISE AMPLIFIER DESIGN

ISSN: [Tahseen* et al., 6(7): July, 2017] Impact Factor: 4.116

Design of Operational Amplifier in 45nm Technology

DESIGN ANALYSIS AND COMPARATIVE STUDY OF RF RECEIVER FRONT-ENDS IN 0.18-µM CMOS

LOW VOLTAGE ANALOG IC DESIGN PROJECT 1. CONSTANT Gm RAIL TO RAIL INPUT STAGE DESIGN. Prof. Dr. Ali ZEKĐ. Umut YILMAZER

Integrated Circuit Amplifiers. Comparison of MOSFETs and BJTs

DESIGN OF A NOVEL CURRENT MIRROR BASED DIFFERENTIAL AMPLIFIER DESIGN WITH LATCH NETWORK. Thota Keerthi* 1, Ch. Anil Kumar 2

Comparative Analysis of Compensation Techniques for improving PSRR of an OPAMP

Pankaj Naik Electronic and Instrumentation Deptt. SGSITS, Indore, India. Priyanka Sharma Electronic and. SGSITS, Indore, India

University of Michigan, EECS413 Final project. A High Speed Operational Amplifier. 1. A High Speed Operational Amplifier

Microelectronics Exercises of Topic 5 ICT Systems Engineering EPSEM - UPC

Quadrature GPS Receiver Front-End in 0.13μm CMOS: The QLMV cell

Basic Circuits. Current Mirror, Gain stage, Source Follower, Cascode, Differential Pair,

Design of Miller Compensated Two-Stage Operational Amplifier for Data Converter Applications

Design of High Gain Low Voltage CMOS Comparator

Design and Analysis of Linear Voltage to current converters using CMOS Technology

Design of A Low Voltage Low Power CMOS Current Mirror with Enhanced Dynamic Range

Solid State Devices & Circuits. 18. Advanced Techniques

Design of a Low Power 5GHz CMOS Radio Frequency Low Noise Amplifier Rakshith Venkatesh

Design of a Capacitor-less Low Dropout Voltage Regulator

Class-AB Low-Voltage CMOS Unity-Gain Buffers

CAPACITORLESS LDO FOR HIGH FREQUENCY APPLICATIONS

CMOS Operational Amplifier

A Unity Gain Fully-Differential 10bit and 40MSps Sample-And-Hold Amplifier in 0.18μm CMOS

A Comparative Analysis of Various Methods for CMOS Based Integrator Design

Preliminary Exam, Fall 2013 Department of Electrical and Computer Engineering University of California, Irvine EECS 170B

Efficient Current Feedback Operational Amplifier for Wireless Communication

F9 Differential and Multistage Amplifiers

An Ultra Low-Voltage and Low-Power OTA Using Bulk-Input Technique and Its Application in Active-RC Filters

A Compact 2.4V Power-efficient Rail-to-rail Operational Amplifier. Strong inversion operation stops a proposed compact 3V power-efficient

Design of Robust CMOS Amplifiers Combining Advanced Low-Voltage and Feedback Techniques

LOW POWER FOLDED CASCODE OTA

Microelectronic Circuits II. Ch 10 : Operational-Amplifier Circuits

CMOS Instrumentation Amplifier with Offset Cancellation Circuitry for Biomedical Application

High Voltage Operational Amplifiers in SOI Technology

Design and Analysis of a Continuous-Time Common-Mode Feedback Circuit Based on Differential-Difference Amplifier

D n ox GS THN DS GS THN DS GS THN. D n ox GS THN DS GS THN DS GS THN

Design and Simulation of Low Voltage Operational Amplifier

EE4902 C Lab 7

Introduction to MOSFET MOSFET (Metal Oxide Semiconductor Field Effect Transistor)

INTRODUCTION TO ELECTRONICS EHB 222E

Low-Voltage Wide Linear Range Tunable Operational Transconductance Amplifier

444 Index. F Fermi potential, 146 FGMOS transistor, 20 23, 57, 83, 84, 98, 205, 208, 213, 215, 216, 241, 242, 251, 280, 311, 318, 332, 354, 407

Transcription:

Design and Analysis of High Gain Amplifier Using Various Topologies SAMARLA.SHILPA 1, J SRILATHA 2 1Assistant Professor, Dept of Electronics and Communication Engineering, NNRG, Ghatkesar, Hyderabad, India. 2 Dept of Electronics and Instrumentation Engineering, CVRCE, Ibrahimpatnam, Hyderabad, India. ---------------------------------------------------------------------***--------------------------------------------------------------------- Abstract - The objective of this paper is to design a differential amplifier using different topologies. amplifiers are the basic building block in the analog circuit design. The characteristics of the differential amplifier are measured by Gain, Common mode Rejection Ratio, and Gain- Bandwidth product. In this paper a high performance differential amplifiers are designed using different approaches and a comparison is made between them. A low pass filter is designed using a differential amplifier. This work presents the optimized architecture of a differential amplifier. The simulation results are verified by using virtuoso 6.1, 0.18um technology at supply voltage 1.8v. The design is implemented using cadenceeda environment and simulated using Analog design environment. Key Words: Amplifier, Low Voltage and High Gain, CMRR. 1. INTRODUCTION Over the past few years, the electronics industry has made tremendous changes in the in the era of VLSI technology. The major changes came through in the market are due to the invention of MOS transistors. Integration of IC s from small scale, medium scale, large scale to over ultra large scale integration has lead many changes in the electronic industry. It consists of mainly memory, small or micro and logic sales, has contributed a worldwide sales of approximately 75% with the MOS transistors, which enhances the strength of CMOS technology. CMOS technology involves in mainly satisfying all the design constraints like power, area, and speed by minimizing the feature size and using the optimization techniques by lowering the supply voltage, using VTCMOS and MTCMOS etc. CMOS technology has more advantage than an NMOS technology design due to the design flexibility and easily configurable. Hence CMOS has got a rapid acceptance in the upcoming technology in the area of analog, digital and mixed integrated circuits, like RF communication field, signal processing and biomedical applications etc. 1.1 Amplifier The differential amplifier is the most important block in designing any analog circuit. The differential amplifiers are designed using bipolar transistors and MOS transistors. An amplifier is a circuit that amplifies any weak signal and strengthens it which is used mainly in communication to transmit a signal over long distance and the signal may be analog or digital. A differential amplifier circuit amplifies the difference of any two input signals and rejects any two common signals. The ideal characteristics of an amplifier are infinite gain, infinite bandwidth and infinite common mode rejection ratio, high input impedance and low output admittance, less distortion, sensitivity. Also it has less harmonic distortion and increased output voltage swing and the performance of the circuit is measured by its characteristics. amplifiers are widely used due to less distortion in the output and are widely used in linear amplification circuits. A differential amplifier can be designed in many ways where the output may be single ended or double ended. The most commonly used amplifier is double ended means which has two inputs and which gives two outputs and is commonly known as fully differential amplifier. The advantages of fully differential amplifier over single ended are simple biasing, high immunity to noise, and high linearity. But the disadvantage is large area. The fully differential amplifier amplifies the difference of two input signals which are out of phase and rejects the signals which have common phase due to any noise induced. This is measured or termed as common mode rejection ratio (CMRR) and its offset voltage. An ideal amplifier circuit has infinite CMRR. A feedback circuit like common mode feedback circuit is used at the output of the amplifier which is used to adjust the bias current and hence rejects the common mode signals. Two types of offset voltages input offset voltage and output offset voltage, the output offset voltage is defined as the difference between the final output voltage to the ideal output voltage when a common signal is applied at both the ends of inputs, similarly when the output offset voltage is divided by the differential voltage gain then it is termed as input offset voltage. 2017, IRJET Impact Factor value: 5.181 ISO 9001:2008 Certified Journal Page 636

1.1.1 Amplifier with Passive Load: Different types of differential amplifiers are studied, designed and analyzed in terms of its performance. A comparison is made to analyze the circuit by varying the design parameters. Fig2: Amplifier with Current Source. Fig 1.Basic differential amplifier with passive load. The basic differential amplifier is shown in fig 1, it i s designed by using two n-channel MOSFETs M1 and M2 to form a differential pair. The resistors R D are used as load to drive the transistors into saturation. The two input voltages V in1 and V in2 are applied at the gate terminal of the MOS transistors, which are equal in magnitude and opposite in phase. The output voltage is measured across two nodes X and Y. The differential signal is measured between these nodes which have equal magnitude and opposite phase to the inputs. The major advantage of this circuit is it has greater output voltage swing. When two inputs Vin1 and Vin2 are applied with same magnitude and same phase i.e V in,cm does the effect on the trans conductance of the MOS transistors and which in turn effects the bias current and leads to change the output voltage gain and also further decreases the output voltage swing. If suppose the value of V in,cm is low then it may turn off M1 and M2, hence no amplification but the output will be clipped off. Hence a minimum bias current is required to maintain the common mode level. 1.1.2 Amplifier with Passive Load and Ideal Current Source: The problem of biasing is overcome by using a constant current source I ss in the circuit. The circuit shown in fig 2 uses a constant current source which is used to maintain a minimum bias current and also to avoid the effects of the common mode level changes in the output. In this circuit the ideal current source is replaced by a transistor driven a constant voltage source and operated in saturation region and hence it acts as a constant current source. When V in1=v in2 then V in,cm will be zero, then both M1 and M2 will be in OFF. To study the characteristics and the behavior of the circuit change V in,cm from 0 to VDD. 1.1.3 Amplifier with Active Load: Here the circuit is designed by using different load using active components and they can be like diode-connected or current source loads. The diode connected load has an advantage of overcoming the problem of lowering the voltage swing and effect on gain due to common mode. In this circuit we use PMOS transistors as load by selecting proper dimensions and proper bias current. To achieve high gain, the aspect ratio W/L of PMOS must decrease, and V GS- V TH of PMOS must be increased to compensate the common mode level at X and Y nodes. Fig3: amplifier with active load In this circuit we replace the resistors by active devices (NMOS) M3 and M4 and driven by external source to be in saturation. The external bias affects the trans conductance of M1 and M2, so to avoid this effect the tail current by I ss is set properly. If Vin1=Vin2=Vin,CM then I D1=I D2=0 so, both M1 and M2 are OFF and at the same time M3 will be in triode region, hence there will be no amplification and leads to V out1=v out2=v DD. If V in,cm is increased positively then M1 and M2 will be ON only if V in,cm V TH. Further I D1 and I D2 proceed to increment and V P additionally rises. One might say, M1 and M2 constitute a source follower, driving V P to tract V in, CM for an adequately high V in,cm, the V DS of M3 surpasses V GS3-V TH3, enabling the transistor to work in saturation. Almost there is 2017, IRJET Impact Factor value: 5.181 ISO 9001:2008 Certified Journal Page 637

a constant current through M1 and M2. We conclude that for proper operation, V in, CM V GS1 + (V GS3 V TH3). If V in,cm is further increased then output voltages will remain constant but at some point M1 and M2 enters into triode region when V in, CM > V out1 + V TH = V DD R DI ss/2+v TH. 1.1.4 Amplifier with Active Load (Current mirror): Fig 5: Basic amplifier Circuit with passive load. Fig 4: Amplifier with Active Current Mirror Configuration. In this circuit the external biasing is removed and a differential pair with current mirror is configured as active load. The main purpose of this configuration is it converts a fully differential input to single-ended output. Here the transistors T3 and T4 are similar to each other. The transistor T3 is used to enhance the gain, for example if V GS at T1 is increased by a little amount, the I D1 increases by I D1 and I D2 decreases by I D2. Fig 6: Transient Response of the basic Amplifier. Similarly I D3 and I D4 and also increases by I, thereby increasing the output voltage and leads to high gain. This is done due to the reduced drain current of T2 and increased drain current of T4. The T4 and T2 are paired such that T4 helps T2 for a change in output voltage. 1.2 Simulation Results: The frequency response of the basic differential amplifier and other circuits are presented. The magnitude and phase response are shown, and single side output voltage gain is measured. The design was implemented using cadence EDA tool, 180nm technology. A detailed analysis like DC, transient and AC analysis are done and a comparison is made for all the circuits. Fig 7: Magnitude and Phase response of basic differential amplifier with passive load. 2017, IRJET Impact Factor value: 5.181 ISO 9001:2008 Certified Journal Page 638

Fig 8: Amplifier with Current Source. Fig 11: AC response of the Amplifier with MOS Load. Fig 9: AC response of the Amplifier with Current Source. Fig 12: Amplifier with Diode Connected topology. Fig 10: Amplifier with Active (MOS) Load. Fig 13: AC response of the Amplifier in Diode Connected Topology. 2017, IRJET Impact Factor value: 5.181 ISO 9001:2008 Certified Journal Page 639

Table 1 show the results which are obtained by simulating the circuits using virtuoso 6.1. Specifications Technology Table-1: Design specifications Proposed Value 180nm Supply Voltage 1.8V Gain Gain band width 30Db Phase margin 45 40MHz Output swing 0.9v Power dissipation 2mw REFERENCES [1] Zhang, N. and Hungchi Lee, 2004. Design of a Fully Transconductance Amplifier for A/D Converters. EE240 Term Project Report. [2] Crawlev, P.J. and G.W. Roberts, 1999. Designing Operational Transconductance Amplifier For Low Voltage Operation. Montreal, Pq, Canada H3A 2A7. [3] E.Sackinger andw.guggenbuhl, Design of Fully CMOS Amplifier for Clipping Control Circuit World Applied Science Journal 3(1), pp. 110-113, 2008. [4] A.D. Grasso and S. Pennisi, High-Performance CMOS Pseudo- Amplifier, Circuits and Systems, ISCAS 2005. IEEE International Symposium on, pp. 1569 1572, 23-26 May 2005. [5] Zihong Liu, Chao Bian and Zhihua Wang Full Custom Design of a Two- Stage Fully CMOS Amplifier with High Unity-Gain Bandwidth and Large Dynamic Range at Output, 48th IEEE International Midwest Symposium on Circuits and Systems, Cincinnati, Ohio, U.S.A., 7-10 August,2005. The comparison between all the different topologies is given below. Topology Amplifier Passive Load with Voltage Gain (db) 3dB Bandwidth (GHz) Power Dissipation (mw) 16.01 7.67 6.04 BIOGRAPHIES S.SHILPA, is an Assistant Professor in the department of Electronics and Communication Engineering in NNRG college. She acquired her Master of engineering degree in VLSI System Design in 2012, Her area of research interest includes Low power VLSI Design, Amplifier with ideal Current Source Amplifier Active Load with Amplifier with Diode Connected topology 14.22 7.99 5.72 21.19 7.5 2.13 35.43 7.98 1.83 J. Srilatha, from Electronics and Instrumentatin engineering working in CVR College of Engineering. She completed her Master of engineering in Embedded System Design in 2015. Her area of research interest includes Instrumentation and Embedded System Design. 1.3 CONCUSION: In this paper, the different topologies of differential amplifiers have been designed and analyzed in terms of gain, gain bandwidth product, and CMRR. The designs are operated at 1.8 V using 0.18µm technologies. 2017, IRJET Impact Factor value: 5.181 ISO 9001:2008 Certified Journal Page 640