LINEARITY IMPROVEMENT OF CASCODE CMOS LNA USING A DIODE CONNECTED NMOS TRANSISTOR WITH A PARALLEL RC CIRCUIT

Similar documents
A low noise amplifier with improved linearity and high gain

A High Gain and Improved Linearity 5.7GHz CMOS LNA with Inductive Source Degeneration Topology

Highly linear common-gate mixer employing intrinsic second and third order distortion cancellation

CHAPTER 4 ULTRA WIDE BAND LOW NOISE AMPLIFIER DESIGN

A COMPACT WIDEBAND MATCHING 0.18-µM CMOS UWB LOW-NOISE AMPLIFIER USING ACTIVE FEED- BACK TECHNIQUE

Post-Linearization of Differential CMOS Low Noise Amplifier Using Cross-Coupled FETs

Design technique of broadband CMOS LNA for DC 11 GHz SDR

A Low Power Single Ended Inductorless Wideband CMOS LNA with G m Enhancement and Noise Cancellation

A Volterra Series Approach for the Design of Low-Voltage CG-CS Active Baluns

High Gain Low Noise Amplifier Design Using Active Feedback

A 6 : 1 UNEQUAL WILKINSON POWER DIVIDER WITH EBG CPW

DESIGN OF 3 TO 5 GHz CMOS LOW NOISE AMPLIFIER FOR ULTRA-WIDEBAND (UWB) SYSTEM

A CMOS GHz UWB LNA Employing Modified Derivative Superposition Method

Low-Power RF Integrated Circuit Design Techniques for Short-Range Wireless Connectivity

A 3 5 GHz CMOS High Linearity Ultra Wideband Low Noise Amplifier in 0.18µ CMOS

A Compact GHz Ultra-Wideband Low-Noise Amplifier in 0.13-m CMOS Po-Yu Chang and Shawn S. H. Hsu, Member, IEEE

Designing a 960 MHz CMOS LNA and Mixer using ADS. EE 5390 RFIC Design Michelle Montoya Alfredo Perez. April 15, 2004

1-13GHz Wideband LNA utilizing a Transformer as a Compact Inter-stage Network in 65nm CMOS

Design of a Low Power 5GHz CMOS Radio Frequency Low Noise Amplifier Rakshith Venkatesh

A 3 8 GHz Broadband Low Power Mixer

WIDE-BAND HIGH ISOLATION SUBHARMONICALLY PUMPED RESISTIVE MIXER WITH ACTIVE QUASI- CIRCULATOR

Quadrature GPS Receiver Front-End in 0.13μm CMOS: The QLMV cell

THE INTERNATIONAL JOURNAL OF SCIENCE & TECHNOLEDGE

Linearity Enhancement of Folded Cascode LNA for Narrow Band Receiver

CHAPTER 3 CMOS LOW NOISE AMPLIFIERS

Int. J. Electron. Commun. (AEU)

A 7-GHz 1.8-dB NF CMOS Low-Noise Amplifier

An up-conversion TV receiver front-end with noise canceling body-driven pmos common gate LNA and LC-loaded passive mixer

ISSCC 2006 / SESSION 11 / RF BUILDING BLOCKS AND PLLS / 11.9

Due to the absence of internal nodes, inverter-based Gm-C filters [1,2] allow achieving bandwidths beyond what is possible

An Asymmetrical Bulk CMOS Switch for 2.4 GHz Application

760 IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 37, NO. 6, JUNE A 0.8-dB NF ESD-Protected 9-mW CMOS LNA Operating at 1.23 GHz

Design of a Low Noise Amplifier using 0.18µm CMOS technology

HIGHLY INTEGRATED MINIATURE-SIZED SINGLE SIDEBAND SUBHARMONIC KA-BAND UP-CONVERTER

2.Circuits Design 2.1 Proposed balun LNA topology

A 2 GHz 20 dbm IIP3 Low-Power CMOS LNA with Modified DS Linearization Technique

2005 IEEE. Reprinted with permission.

POSTECH Activities on CMOS based Linear Power Amplifiers

RF CMOS 0.5 µm Low Noise Amplifier and Mixer Design

High-Linearity CMOS. RF Front-End Circuits

Linearization Method Using Variable Capacitance in Inter-Stage Matching Networks for CMOS Power Amplifier

Chapter 5. Operational Amplifiers and Source Followers. 5.1 Operational Amplifier

Low Flicker Noise Current-Folded Mixer

Performance Analysis of a Low Power Low Noise 4 13 GHz Ultra Wideband LNA

Design and Simulation of 5GHz Down-Conversion Self-Oscillating Mixer

DESIGN OF LOW POWER CMOS LOW NOISE AMPLIFIER USING CURRENT REUSE METHOD-A REVIEW

A COMPACT DUAL-BAND POWER DIVIDER USING PLANAR ARTIFICIAL TRANSMISSION LINES FOR GSM/DCS APPLICATIONS

HIGH-GAIN CMOS LOW NOISE AMPLIFIER FOR ULTRA WIDE-BAND WIRELESS RECEIVER

A GSM Band Low-Power LNA 1. LNA Schematic

SP 22.3: A 12mW Wide Dynamic Range CMOS Front-End for a Portable GPS Receiver

Noise Analysis for low-voltage low-power CMOS RF low noise amplifier. Mai M. Goda, Mohammed K. Salama, Ahmed M. Soliman

Chapter 6. Case Study: 2.4-GHz Direct Conversion Receiver. 6.1 Receiver Front-End Design

Simulation and Design Analysis of Integrated Receiver System for Millimeter Wave Applications

Dual-band LNA Design for Wireless LAN Applications. 2.4 GHz LNA 5 GHz LNA Min Typ Max Min Typ Max

Reduced Current Class AB Radio Receiver Stages Using Novel Superlinear Transistors with Parallel NMOS and PMOS Transistors at One GHz

International Journal of Pure and Applied Mathematics

THE rapid evolution of wireless communications has resulted

A 2.4-Ghz Differential Low-noise Amplifiers using 0.18um CMOS Technology

Design and Implementation of a 1-5 GHz UWB Low Noise Amplifier in 0.18 um CMOS

High Gain CMOS UWB LNA Employing Thermal Noise Cancellation

Application Note 1299

A 5.2GHz RF Front-End

Performance Comparison of RF CMOS Low Noise Amplifiers in 0.18-µm technology scale

A Triple-Band Voltage-Controlled Oscillator Using Two Shunt Right-Handed 4 th -Order Resonators

High linear low noise amplifier based on self- biasing multiple gated transistors

Design of High Gain and Low Noise CMOS Gilbert Cell Mixer for Receiver Front End Design

T he noise figure of a

THE rapid growth of portable wireless communication

DESIGN OF 2.4 GHZ LOW POWER CMOS TRANSMITTER FRONT END

Low Noise Amplifier Design

AS THE feature size of MOSFETs continues to shrink, a

CMOS Dual Band Receiver GSM 900-Mhz / DSS-GSM1800-GHz

K-BAND HARMONIC DIELECTRIC RESONATOR OS- CILLATOR USING PARALLEL FEEDBACK STRUC- TURE

WITH the rapid proliferation of numerous multimedia

INVENTION DISCLOSURE- ELECTRONICS SUBJECT MATTER IMPEDANCE MATCHING ANTENNA-INTEGRATED HIGH-EFFICIENCY ENERGY HARVESTING CIRCUIT

AS WITH other active RF circuits, the intermodulation distortion

Analysis and design of a V-band low-noise amplifier in 90 nm CMOS for 60 GHz applications

Aspemyr, Lars; Jacobsson, Harald; Bao, Mingquan; Sjöland, Henrik; Ferndal, Mattias; Carchon, G

WITH advancements in submicrometer CMOS technology,

Design of A Wideband Active Differential Balun by HMIC

Ground-Adjustable Inductor for Wide-Tuning VCO Design Wu-Shiung Feng, Chin-I Yeh, Ho-Hsin Li, and Cheng-Ming Tsao

Cascode Current Mirror for a Variable Gain Stage in a 1.8 GHz Low Noise Amplifier (LNA)

Volume 3, Number 1, 2017 Pages Jordan Journal of Electrical Engineering ISSN (Print): , ISSN (Online):

An 8mA, 3.8dB NF, 40dB Gain CMOS Front-End for GPS Applications

A 2.4 GHZ CMOS LNA INPUT MATCHING DESIGN USING RESISTIVE FEEDBACK TOPOLOGY IN 0.13µm TECHNOLOGY

H.-W. Wu Department of Computer and Communication Kun Shan University No. 949, Dawan Road, Yongkang City, Tainan County 710, Taiwan

Texas A&M University Electrical Engineering Department ECEN 665. Laboratory #3: Analysis and Simulation of a CMOS LNA

Effect of Baseband Impedance on FET Intermodulation

ALTHOUGH zero-if and low-if architectures have been

Fully integrated CMOS transmitter design considerations

Design of low phase noise InGaP/GaAs HBT-based differential Colpitts VCOs for interference cancellation system

Wide-Band Two-Stage GaAs LNA for Radio Astronomy

2862 IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, VOL. 57, NO. 12, DECEMBER /$ IEEE

CMOS Design of Wideband Inductor-Less LNA

Quiz2: Mixer and VCO Design

Design of a Magnetically Tunable Low Noise Amplifier in 0.13 um CMOS Technology

Design of a Wideband LNA for Human Body Communication

DESIGN ANALYSIS AND COMPARATIVE STUDY OF RF RECEIVER FRONT-ENDS IN 0.18-µM CMOS

ACMOS RF up/down converter would allow a considerable

Evaluating and Optimizing Tradeoffs in CMOS RFIC Upconversion Mixer Design. by Dr. Stephen Long University of California, Santa Barbara

Transcription:

Progress In Electromagnetics Research C, Vol. 17, 29 38, 2010 LINEARITY IMPROVEMENT OF CASCODE CMOS LNA USING A DIODE CONNECTED NMOS TRANSISTOR WITH A PARALLEL RC CIRCUIT C.-P. Chang, W.-C. Chien, C.-C. Su, and Y.-H. Wang Department of Electrical Engineering Institute of Microelectronics, National Cheng-Kung University No. 1, University Road, Tainan City 701, Taiwan, R.O.C. J.-H. Chen Department of Electrical Engineering, Tunghai University No. 181, Sec. 3, Taichung Port Rd., Situn District Taichung City 407, Taiwan, R.O.C. Abstract A fully integrated 5.5 GHz high-linearity low noise amplifier (LNA) using post-linearization technique, implemented in a 0.18 µm RF CMOS technology, is demonstrated. The proposed technique adopts an additional folded diode with a parallel RC circuit as an intermodulation distortion (IMD) sinker. The proposed LNA not only achieves high linearity, but also minimizes the degradation of gain, noise figure (NF) and power consumption. The LNA achieves an input third-order intercept point (IIP3) of +8.33 dbm, a power gain of 10.02 db, and a NF of 3.05 db at 5.5 GHz biased at 6 ma from a 1.8 V power supply. 1. INTRODUCTION Recently, telecommunication systems require high performance, low noise, low power, and highly linear RF integrated circuits [1]. Since the digital modulation scheme requires highly linear RF front-end circuits, the linearity requirement of the LNA becomes more stringent. Owing to possible large interference signal tones at the receiver end along with the carrier, the LNA is expected to provide high linearity, thus preventing the intermodulation tones created by the interference signal from corrupting the carrier signal. Moreover, the high linearity should Received 24 August 2010, Accepted 22 October 2010, Scheduled 29 October 2010 Corresponding author: Yeong-Her Wang (YHW@eembox.ncku.edu.tw).

30 Chang et al. be achieved in combination with a high gain, low NF and low current consumption. In a common source (CS) circuit, the cascode topology is often employed to provide high gain, low NF and high reverse isolation. However, its poor linearity limits its usage to high-jammer applications. To improve the linearity of the cascode LNA, several linearization methods have been proposed [2 4], which are usually evaluated with the IIP3. To suppress the nonlinearity of the amplifier, the third-order derivative coefficient has to be close to zero. The multiple gated transistors (MGTR) technique [2], which falls under the category of feed forward, uses two transistors connected in parallel and biased in weak and strong inversion region, respectively. The auxiliary transistor generates a positive third-order derivative of the dc transfer characteristic (gm3) to cancel the negative third-order derivative of the gm3 generated by the main transistor. However, the penalty of using this method is that the weak inversion transistor connected to the input of the LNA inducing the input impedance mismatch and the NF degradation. To eliminate this drawback, the folded cascode PMOS topology has been proposed [3]. Moreover, this topology has the advantages of low transconductance and low current consumption. Another linearization method, post-linearization technique, is introduced in [4]. This linearization technique uses a diode connected NMOS transistor to apply to a cascode common gate (CG) LNA, and the linearity performance looks good. However, by applying this technique to a cascode CS LNA, the linearity improvement is needed at the penalty of degrading the gain, NF and current consumption. This is apparent in the simulated results presented later. In this paper, we present a post-linearization technique for the cascode CS LNA with the concept of IMD sinking. In the proposed method, the IMD3 can be partially canceled by the additional folded diode with a parallel RC circuit. In addition, it will be not at the expense of gain, NF and current consumption, which is suitable for the high-frequency and high-linearity cascode CS LNAs. 2. DESIGN OF CMOS LNA The schematic diagram of the proposed LNA is shown in Fig. 1. The inductive source degeneration structure provides simultaneous input matching and low NF. For this LNA, the input impedance can be simplified to Equation (1), where g m1 and C gs1 are the transconductance and gate-to-source capacitance of M1. Z in jω(lg + Ls) + 1 jωc gs1 + g m1ls C gs1 (1)

Progress In Electromagnetics Research C, Vol. 17, 2010 31 Figure 1. Schematic diagram of the proposed LNA. The real part of the input impedance is adjusted using the source inductor Ls, while the imaginary part is removed at the resonant frequency using the inductor Lg. C DEC and C PAD are the bypass capacitance and parasitic capacitance of the pads, respectively. The output matching network has been designed to match 50 Ω by Ld and Cd. The concept of the proposed linearization technique is illustrated in Fig. 2. The voltage (v y ) can be expanded as a function of v x : v y (v x ) g 1a v x + g 2a v 2 x + g 3a v 3 x (2) where g i is the ith-order expanded coefficient. The voltage and currents of M1 and Ma can be expressed as follows up to third order: i a = v y g z 1av x + g 2av x 2 + g 3av x 3 R1 (3) i d1 (v gs ) g m v gs + g m2 vgs 2 + g m3 vgs 3 (4) v x b 1 v gs + b 2 v 2 gs + b 3 v 3 gs (5) where b i is the ith-order expanded coefficient. Since the currents at the drain node (v x ) of M1 have to satisfy the KCL equations, yielding the output current i x : i x = i d1 + i a ( g m + b 1 g 1a) vgs + ( g m2 + b 2 g 1a + b 2 1g 2a) v 2 gs + ( g m3 + b 3 g 1a + 2b 1 b 2 g 2a + b 3 1g 3a) v 3 gs (6) The proposed linearization technique can introduce the degree of freedom g 1a, g 2a, and g 3a for linearity optimization, which partially cancels the second-order and third-order distortion terms. It is

32 Chang et al. Figure 2. Conceptual view of the proposed linearization technique. apparent from the above equation that the linearity can be improved. However, at higher frequencies, the device capacitances, such as gateto-source, gate-to-drain, drain-to-substrate and source-to-substrate capacitances, significantly affected the current-voltage relationship. Besides, the dc nonlinearity coefficients cannot capture memory effects in the transistors. To address these issues, the newly extracted Volterra coefficients are introduced [5]. The output current i x can be reexpressed as follows: i x,hb g 1,HB (s) v gs + g 2,HB (s 1, s 2 ) v 2 gs + g 3,HB (s 1, s 2, s 3 ) v 3 gs (7) where the extracted Volterra coefficients of g 1,HB, g 2,HB, and g 3,HB are defined as the ratio of the ac current to the ac gate-to-source voltage at each output frequency. The subscripts HB indicate the coefficients are derived using Harmonic Balance (HB) simulation. The mechanism of distortion cancellation can be demonstrated in Fig. 3, where the extended Volterra coefficients are extracted for the transistors. It is observed that the proposed linearization technique can introduce the degree of freedom g 2,Ma,HB and g 3,Ma,HB, which partially cancels the second-order and third-order distortion terms. Besides, the second-order nonlinearity also contributes to third-order intermodulation (IM3) product [5, 6]. Thus, the proposed technique uses the diode (Ma) and resistor (R1) to decide the magnitude and phase of second- and third-order nonlinearity contribution to IM3 product. The composite 2nd-order coefficient has the opposite phase with respect to the composite 3th-order coefficient. It can partially cancel the contribution from 2nd-order nonlinearity to IM3 product, resulting in a small IM3 product at the output. Thus, the linearity can be effectively improved. Since g 1a is smaller than the transconductance of M2, the input impedance seen from RF in of LNA is the same with and without the linearization circuit (L.C.) [4]. Besides, the degradation in gain, NF and current consumption is not severe because

Progress In Electromagnetics Research C, Vol. 17, 2010 33 the transconductance and bias current of the linearization circuit are much smaller than those of the cascode stage. These will be confirmed in the simulated and measured results. In this work, the goal focuses on designing a novel LNA to achieve high linearity without sacrificing any of its specifications of gain, noise figure and power consumption. We utilize the diode (Ma) and resistor (R1) as shown in Fig. 1 to generate the i a, and choose the appropriate size of the diode and resistor for linearity optimization. It should be noted that the IIP3 is independent of varying capacitance (C1), because the C1 is for ac ground [6]. To further investigate the influence of the proposed linearization circuit on the gain, NF, I DC, and IIP3 performances of the LNA, the simulated values for the different diode and resistor size are demonstrated in Fig. 4, which provides the design guidelines of the LNAs. The frequency and C1 are fixed at 5.5 GHz and 4.3 pf, respectively. It is observed that proper choice of the diode and resistor size can increase the linearity of LNA. Based on the analysis results (see Fig. 4), the optimal dimensions of the linearization circuit are Ma with gate width of 25 µm, R1 of 9 kω and C1 of 4.3 pf. Moreover, the corresponding vector diagram is shown in Fig. 3. It should be noted that the resistor (R1) provides the voltage drop required to control the voltage across the diode. As can be seen from the analyzed results shown in Fig. 5, the size of R1 affects the magnitude and phase of the composite second- and thirdorder nonlinearity contribution. In order to have the opposite phase of composite 2nd-order nonlinearity contribution with respect to the composite 3th-order nonlinearity contribution, the optimal dimension of R1 is chosen to be 9 kω. (a) (b) Figure 3. products. Vector diagram of the proposed method for the IM3

34 Chang et al. Figure 4. Simulated gain, NF, I DC, and IIP3 performances of LNA sweeping the size of the linearization circuit. (a) (b) Figure 5. Vector diagram for the IM3 product. Figure 6. Simulated gain, NF, I DC, and IIP3 performances of LNA without R1-C1 circuit for the different diode size. Figure 7. S-parameter and noise figure performances of the LNAs.

Progress In Electromagnetics Research C, Vol. 17, 2010 35 It is worth to note that R1 and C1 play an important role for the optimization of LNA performance. To further investigate the influence of the parallel R1-C1 circuit, the simulated gain, NF, I DC and IIP3 performances of LNA without R1-C1 circuit are illustrated in Fig. 6. With the increase of diode size, the IIP3 of LNA can be improved. However, it will appreciably degrade the gain, NF and current consumption of LNA. Thus, the diode with a parallel R1-C1 circuit can improve the linearity performance, minimizing the degradation of gain, NF and current consumption. 3. EXPERIMENTAL RESULTS AND DISCUSSION The LNA under this study was fabricated with a standard 0.18 µm mixed-signal/rf CMOS technology on a p-type substrate, provided by the TSMC. The proposed LNAs consume only 10.8 mw DC power with a supply voltage of 1.8 V. For comparison, the LNAs with and without linearization circuit are realized. The LNA without linearization circuit is denoted as a LNA, and the one with linearization circuit is denoted as LNA L. The measured power gain, input/output return losses, and NF of the LNAs are plotted in Fig. 7. With the on-chip matching network, both reflection coefficients are better than 12.9 db and the power gain are approximately 10.32 db and 10.02 db, respectively, at 5.5 GHz. The noise figures of the LNAs are approximately 2.96 db and 3.05 db, respectively, at 5.5 GHz. The measured gain performance of the LNAs is plotted in Fig. 8. The measured input P 1 db with and without linearization circuit is 6.83 dbm and 6.91 dbm, respectively. The two-tone test at 5.5 GHz Figure 8. Measured gain performance of the LNAs as a function of RF power. Figure 9. Two-tone harmonic performance of the LNAs.

36 Chang et al. and 5.501 GHz was performed to measure the IIP3 performance as shown in Fig. 9. The IMD3 reduction is about 12.42 db, which improves IIP3 performance from +2.12 dbm to +8.33 dbm. The slope of intermodulation product increases for higher input power levels, which suggests a higher odd-order contribution to the nonlinearity [7]. For all inputs lower than 25 dbm, the proposed LNA maintains a lower distortion level, which makes it attractive for most high performance communication systems. To evaluate the performance of high-linearity CMOS LNAs, different figures of merit (FOMs) are commonly used in the literature. A first figure of merit (FOM A ) of the LNA is defined as follows: ( [ ] [ ]) Gain [abs] OIP 3 [mw] FOM A = 10 log 100 (8) (F 1) P dc [mw] P dc [mw] Further, it can be extended to include the operating frequency (f o ) as follows [8]: FOM B = 10 log ( [ ] [ ]) Gain [abs] f 2 100 o OIP 3 [mw] (F 1) P dc [mw] P dc [mw] (9) Table 1. Performance comparisons with the recently published LNAs Ref. This Work [2]* [3]* [9]** [10] Tech. (µm) 0.18 0.35 0.18 0.25 0.18 fc (GHz) 5.5 0.9 2 2.4 0.8 L.C. (-) w/o w/i w/o w/i w/o w/i w/o w/i w/i P dc (mw) 10.7 10.8 20.1 21.1 13.14 14.4 20 23.5 15.8 Gain (db) 10.3 10 10 10 14.4 12.8 15.6 14.5 14 NF (db) 2.96 3.05 2.25 2.85 1.2 1.4 3.1 3.1 3 IIP3 (dbm) 2.12 8.33 5.5 15.6 5.3 13.3 1.8 13.9 3.5 FOM A (-) 17.1 22.6 16.1 24.4 29.5 33.5 19 28.1 20.5 FOM B (-) *Input Off-Chip Matching 31.9 37.4 15.2 23.5 35.5 39.6 26.6 35.7 18.6 **Differential Structure

Progress In Electromagnetics Research C, Vol. 17, 2010 37 Here, [abs] denotes the absolute value of the parameters. The comparisons of the circuit performance with the recently published LNAs are summarized in Table 1. Only a higher FOM B value was reported by Kim et al. [3]. The remarkably low noise figure of 1.4 db was reached by employing the off-chip matching components. It should be noted that the proposed LNAs are fully integrated without off-chip components. The proposed technique indeed improves the linearity performance without obvious effects, and usable at higher frequency range. 4. CONCLUSION Based on the proposed linearization technique, a fully integrated 5.5 GHz CMOS LNA for high linearity applications has been demonstrated. The proposed linearization technique adopts an additional folded diode with a resistor and capacitor in parallel as an IMD sinker. The measured results of LNA with linearization circuit shows that it can improve linearity performance with small gain loss, noise figure and current consumption penalty. It can be easily integrated as part of a complete high-linearity transceiver because this design does not use any off-chip components. Hence, the proposed LNA could be potentially used in high-frequency and high-linearity applications. ACKNOWLEDGMENT This work was supported in part by the National Chip Implementation Center, the National Applied Research Laboratories, and the National Science Council of Taiwan under Contracts NSC 95-2221-E-006-428- MY3. and 982C12. REFERENCES 1. Wong, S. K., F. Kung, S. Maisurah, M. N. B. Osman, and S. J. Hui, Design of 3 to 5 GHz CMOS low noise amplifier for ultra-wideband (UWB) system, Progress In Electromagnetics Research C, Vol. 9, 25 34, 2009. 2. Kim, T. W., B. Kim, and K. Lee, Highly linear receiver front-end adopting MOSFET transconductance linearization by multiple gated transistors, IEEE J. Solid-State Circuits, Vol. 39, 223 229, January 2004.

38 Chang et al. 3. Kim, T. S. and B. S. Kim, Post-linearization of cascode CMOS low noise amplifier using folded PMOS IMD sinker, IEEE Microwave and Wireless Components Letters, Vol. 16, 182 184, April 2006. 4. Zang, H., X. Fan, and E. S. Sinencio, A low-power, linearized, ultra-wideband LNA design technique, IEEE J. Solid-State Circuits, Vol. 44, 320 330, February 2009. 5. Choi, K., T. Mukherjee, and J. Paramesh, A linearity-enhanced wideband low-noise amplifier, IEEE RF Integrated Circuits Symp. Dig., 127 130, June 2010. 6. Chang, C. P., J. H. Chen, S. H. Hung, C. C. Su, and Y. H. Wang, A novel post-linearization technique for fully integrated 5.5 GHz high-linearity LNA, IEEE Int. Innovative Computing, Information and Control Conf., 577 580, Kaohsiung, Taiwan, December 2009. 7. Aparin, V. and L. E. Larson, Modified derivative superposition method for linearizing FET low-noise amplifiers, IEEE Trans. Microw. Theory Tech., Vol. 53, 571 581, February 2005. 8. Chandrasekhar, V., C. M. Hung, Y. C. Ho, and K. Mayaram, A packaged 2.4 GHz LNA in a 0.15 µm CMOS process with 2 kv HBM ESD protection, IEEE Int. Solid-State Conf. Dig. Tech. Papers, 347 350, September 2002. 9. Youn, Y. S., J. H. Chang, K. J. Koh, Y. J. Lee, and H. K. Yu, A 2 GHz 16 dbm IIP3 low noise amplifier in 0.25 µm CMOS technology, IEEE Int. Solid-State Circuits Conf., 452 453, San Francisco, CA, February 2003. 10. Im, D., I. Nam, H. Kim, and K. Lee, A wideband CMOS low noise amplifier employing noise and IM2 distortion cancellation for a digital TV tuner, IEEE J. Solid-State Circuits, Vol. 44, 686 698, March 2009.