PI6C High Performance LVPECL Fanout Buffer. Features. Description. Applications. Pin Configuration (20-Pin TSSOP) Block Diagram

Similar documents
Description. Applications

PI6C B. 3.3V Low Jitter 1-to-4 Crystal/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Diagram

PI6C V Low Skew 1-to-4 LVTTL/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Configuration

Description Q0+ Q0- Q1+ Q1- Q2+ Q2- VDD Q3+ Q3- Q4+ Q4- CLK_SEL CLK0. nclk0 Q5+ Q5- SYNC_OE Q6+ Q6- CLK1. nclk1 Q7+ Q7- VEE Q8+ Q8- Q9+ Q9-

PI6C :4 24MHz Clock Buffer. Description. Features. Applications. Block Diagram. Pin Configuration (16-Pin TSSOP) 16-pin (173 mil) TSSOP

PI6C V Low Skew 1-to-4 Differential/LVCMOS to LVPECL Fanout Buffer. Description. Features. Block Diagram. Pin Diagram

2.5V/3.3V 500MHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux

PI6C49X0208. High Performance 1:8 Multi-Voltage CMOS Buffer

PI6LC48P Output LVPECL Networking Clock Generator

PI6C V/3.3V 1.5GHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux /Q4 /Q5 /Q6 /Q3

PI6C V/3.3V, 500 MHz Twelve 2-to-1 Differential LVPECL Clock Multiplexer. Description. Features. Block Diagram.

PI6C4511. PLL Clock Multiplier. Features. Description. Block Diagram. PLL Clock Synthesis and Control Circuit. Output Buffer. Crystal Oscillator

CLK_EN CLK_SEL. Q3 THIN QFN-EP** (4mm x 4mm) Maxim Integrated Products 1

PI6LC48P03 3-Output LVPECL Networking Clock Generator

Low Skew, 1-To-4, Crystal Oscillator/LVCMOS-To-3.3V LVPECL Fanout Buffer

PI6LC48P Output LVPECL Networking Clock Generator

Low Skew, 1-to-6, Crystal-to-LVDS Fanout Buffer ICS DATA SHEET. General Description. Features. Block Diagram. Pin Assignment ICS

PI6LC48P0201A 2-Output LVPECL Networking Clock Generator

NB3N853531E. 3.3 V Xtal or LVTTL/LVCMOS Input 2:1 MUX to 1:4 LVPECL Fanout Buffer

PI6LC4830. HiFlex TM Network Clock Generator. Features. Description. Pin Configuration. Block Diagram

PI6LC48P25104 Single Output LVPECL Clock Generator

PI5C Bit Bus Switch with Individual Enables A 1 B 1 GND. Features. Description. Pin Configuration. Block Diagram.

PL V-3.3V Low-Skew 1-4 Differential PECL Fanout Buffer

PI6CL V/1.5V, 200MHz, 1:4 Networking Clock Buffer. Features. Description. Pin Description

Description. Applications. ÎÎNetworking systems ÎÎEmbedded systems ÎÎOther systems

3.3V LVPECL 1:4. Features. Description. Block Diagram AK8181D

PI6LC48P03A 3-Output LVPECL Networking Clock Generator

PI6C557-03B. PCIe 3.0 Clock Generator with 2 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TSSOP) Block Diagram

PI90LV031A PI90LV027A PI90LV017A. 3V LVDS High-Speed Differential Line Drivers. Description. Features PI90LV027A PI90LV031A PI90LV017A

ICS2510C. 3.3V Phase-Lock Loop Clock Driver. Integrated Circuit Systems, Inc. General Description. Pin Configuration.

PI5C3253. Dual 4:1 Mux/DeMux Bus Switch

PI6C49X0204B Low Skew, 1-TO-4 LVCMOS/LVTTL Fanout Buffer Features Description Block Diagram Pin Assignment

PI6CX201A. 25MHz Jitter Attenuator. Features

Low Skew, 1-to-4 Differential-to-3.3V LVPECL Fanout Buffer

PI6LC48P0301A 3-Output LVPECL Networking Clock Generator

3.3V/5V 2.5GHz PECL/ECL 1:4 FANOUT BUFFER WITH 2:1 INPUT MUX

PRELIMINARY LOW SKEW, 2-TO-4 LVCMOS/LVTTL-TO-LVPECL/ECL CLOCK MULTIPLEXER VCC PIN ASSIGNMENT. Q0 nq0. Q1 nq1. Q3 nq3

PI3C V/3.3V, High Bandwidth, Hot Insertion 10-Bit, 2-Port, Bus Switch

PI6LC48S25A Next Generation HiFlex TM Ethernet Network Clock Generator

XR81112 Universal Clock - High Frequency LVCMOS/LVDS/LVPECL Clock Synthesizer

PI5C Bit, 2-Port Bus Switch. Features. Description. Pin Configuration. Block Diagram. Pin Description. Truth Table (1) Pin Name Description

RoHS compliant, Pb-free Industrial temperature range: 40 to +85 C Footprint-compatible with CDCLVC , 2.5, or 3.3 V operation 16-TSSOP

ICS83056I-01. General Description. Features. Block Diagram. Pin Assignment 6-BIT, 2:1, SINGLE-ENDED LVCMOS MULTIPLEXER ICS83056I-01

PI6C49X0204A. Low Skew 1 TO 4 Clock Buffer. Features. Description. Block Diagram. Pin Assignment

ICS558A-02 LVHSTL TO CMOS CLOCK DIVIDER. Description. Features. Block Diagram DATASHEET

XCO FAST TURNAROUND CLOCK OSCILLATOR HIGH FREQUENCY, LOW JITTER CLOCK OSCILLATOR FEATURES + DESCRIPTION SELECTOR GUIDE LVCMOS LVDS LVPECL

100LVELT22 3.3V Dual LVTTL/LVCMOS to Differential LVPECL Translator

PI3V314. Low On-Resistance, 3.3V High-Bandwidth 3-Port, 4:1 Mux/DeMux VideoSwitch. Features. Description. Pin Configuration.

PI6C :8 Clock Driver for Intel PCI Express Chipsets. Description. Features. Pin Configuration. Block Diagram

3.3V DIFFERENTIAL LVPECL/CML/LVDS-to-LVTTL TRANSLATOR

HIGH FREQUENCY, LOW JITTER CLOCK OSCILLATOR

FEATURES GENERAL DESCRIPTION BLOCK DIAGRAM PIN ASSIGNMENT Data Sheet. Low Skew, 1-to-4 Differential-to-3.3V LVPECL Fanout Buffer

LOW PHASE NOISE CLOCK MULTIPLIER. Features

ICS83021I. Features. General Description. Pin Assignment. Block Diagram 1-TO-1 DIFFERENTIAL- TO-LVCMOS/LVTTL TRANSLATOR

Description. This Clock Multiplier is the most cost-effective way to Input crystal frequency of 5-40 MHz

2.5/3.3V 1:22 HIGH-PERFORMANCE, LOW-VOLTAGE PECL BUS CLOCK DRIVER & TRANSLATOR w/ INTERNAL TERMINATION

3.3V, 1.5GHz 1/ 2 DIFFERENTIAL LVECL/LVPECL PROGRAMMABLE CLOCK GENERATOR AND 1:15 FANOUT BUFFER

ICS843004I-04 FEMTOCLOCKS CRYSTAL/LVCMOS-TO- 3.3V LVPECL FREQUENCY SYNTHESIZER

500MHz TTL/CMOS Potato Chip

Features. Applications. Markets

FemtoClock Crystal-to-LVDS Clock Generator ICS DATA SHEET. Features. General Description. Pin Assignment. Block Diagram

Low Skew, 1-to-6, Differential-to- 2.5V, 3.3V LVPECL/ECL Fanout Buffer

Features. Applications

ICS NETWORKING AND PCI CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PI6C PCI Express Clock. Product Features. Description. Block Diagram. Pin Configuration

NOT RECOMMENDED FOR NEW DESIGNS

Storage Telecom Industrial Servers Backplane clock distribution

PT7C4511. PLL Clock Multiplier. Features. Description. Pin Configuration. Pin Description

Low Skew, 1-to16, Differential-to-2.5V LVPECL Fanout Buffer

ICS571 LOW PHASE NOISE ZERO DELAY BUFFER. Description. Features. Block Diagram DATASHEET

SY58608U. General Description. Features. Functional Block Diagram

PT7C4502 PLL Clock Multiplier

PO74G2308A FEATURES: DESCRIPTION: Description. 700MHz TTL/CMOS Potato Chip. BUF_IN OUTPUT 1 to OUTPUT 8. Outputs. 1.2V - 3.6V 1:8 CMOS Clock Driver

PI3V312. Low On-Resistance, 3.3V High-Bandwidth 4-Port, 2:1 Mux/DeMux VideoSwitch. Features. Description. Block Diagram. Pin Configuration S 1 Y A 4

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

ICS2304NZ-1 LOW SKEW PCI/PCI-X BUFFER. Description. Features. Block Diagram DATASHEET

ICS LOW SKEW 2 INPUT MUX AND 1 TO 8 CLOCK BUFFER. Features. Description. Block Diagram INA INB SELA

PI5C3384 PI5C3384C. 10-Bit, 2-Port Bus Switch

IDT5V60014 LOW PHASE NOISE ZERO DELAY BUFFER. Description. Features. Block Diagram DATASHEET

Features. Applications

PI3CH360. Low Voltage, High-Bandwidth, 3-Channel 2:1 Mux/DeMux, NanoSwitch. Features. Description. Block Diagram. Pin Configuration.

ICS502 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

Features. EXTERNAL PULLABLE CRYSTAL (external loop filter) FREQUENCY MULTIPLYING PLL 2

Features. Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

PI3DBS V High Speed 2 : 4 Differential Mux/Demux

Features. Applications. Markets

ICS FemtoClock Crystal-to-3.3V LVPECL Clock Generator DATA SHEET. General Description. Features. Block Diagram. Pin Assignment.

FemtoClock Crystal-to-LVDS Clock Generator

4/ 5 Differential-to-3.3V LVPECL Clock Generator

PI3C V/3.3V, High Bandwidth, Hot Insertion 8-Bit, 2-Port, Bus Switch. Description. Features. Pin Configuration. Block Diagram.

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

FemtoClock Crystal-to-LVCMOS/LVTTL Clock Generator ICS840022I-02 DATA SHEET. General Description. Features. Block Diagram.

SY89847U. General Description. Functional Block Diagram. Applications. Markets

ICS OSCILLATOR, MULTIPLIER, AND BUFFER WITH 8 OUTPUTS. Description. Features (all) Features (specific) DATASHEET

Features. Applications. Markets

ICS553 LOW SKEW 1 TO 4 CLOCK BUFFER. Description. Features. Block Diagram DATASHEET

A product Line of Diodes Incorporated. Description EN S 1 IA 3 IA 2 IA 1 GND. Note: 1. N.C. = No internal connection.

PI2DBS GHz, Differential Broadband Signal Switch, 2-Differential Channel, 2:1 Mux/DeMux Switch

Description IA 3 IA 2 IA 1 GND. Truth Table (1) H X X Hi-Z Disable S 0-1. L L L I0 S1-0 = 0 L L H I1 S1-0 = 1 Y A to Y B

SM Features. General Description. Applications. Block Diagram. ClockWorks GbE (125MHz) Ultra-Low Jitter, LVPECL Frequency Synthesizer

Transcription:

Features ÎÎ4 LVPECL outputs ÎÎUp to 1.5GHz output frequency ÎÎUltra low additive phase jitter: < 0.03 ps (typ) (differential 156.25MHz, 12KHz to 20MHz integration range) ÎÎTwo selectable inputs ÎÎLow delay from input to output (Tpd typ. 1.5ns) ÎÎ2.5V / 3.3V power supply ÎÎIndustrial temperature support ÎÎTSSOP-20 package Description The PI6C4911504-03 is a high performance fanout buffer device which supports up to 1.5GHz frequency. PI6C4911504-03 features selectable single-ended clock or crystal inputs and translates to four LVPECL outputs. The outputs are synchronized with input clock during asynchronous assertion /deassertion of CLK_EN pin. PI6C4911504-03 is ideal for crystal or LVCMOS/ LVTTL to LVPECL translation. Typical clock translation and distribution applications are data-communications and telecommunications.this device is ideal for systems that need to distribute low jitter clock signals to multiple destinations. Applications ÎÎNetworking systems including switches and Routers ÎÎHigh frequency backplane based computing and telecom platforms Block Diagram Pin Configuration (20-Pin TSSOP) V EE CLK_EN CLK_SEL 1 2 3 20 19 18 CLK 4 17 NC 5 16 Xtal 1 6 15 Xtal 2 7 14 NC 8 13 NC 9 12 V CC 10 11 Q0 NQ0 V CC Q1 NQ1 Q2 NQ2 V CC Q3 NQ3 1

Pinout Table Pin # Pin Name Type Description 1 V EE Power Negative power supply 2 CLK_EN Input Pullup Clock output enable/ disable 3 CLK_SEL Input Pulldown Clock input source selection pin 4 CLK Input Pulldown Clock input 5 NC - No Connect 6 XTAL1 Input Xtal input 7 XTAL2 Output Xtal output 8, 9 NC - No connect 10, 13, 18 V CC Power Power supply 11, 12 nq3 Q3 Output LVPECL output clock 14, 15 nq2 Q2 Output LVPECL output clock 16, 17 nq1 Q1 Output LVPECL output clock 19, 20 nq0 Q0 Output LVPECL output clock Note: Pullup and Pulldown are for internal input resistors Function Table Table 1: Clock source input select function CLK_SEL Function 0 CLK is the selected reference input 1 XTAL is the selected input Table 2: Clock output select function CLK_EN Function 0 All outputs disabled. Qx disabled low, nqx disabled High. 1 All outputs enabled. 2

Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested) Storage temperature...-55 to +150ºC Supply Voltage to Ground Potential (VCC)... -0.5 to +4.65V Inputs (Referenced to GND)... -0.5 to Vcc+0.5V Clock Output (Referenced to GND)... -0.5 to Vcc+0.5V Soldering Temperature (Max of 10 seconds)...+260ºc Latch up...200ma Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Power Supply Characteristics and Operating Conditions Symbol Parameter Test Condition Min. Typ. Max. Units V CC Supply Voltage 3.135 3.465 V 2.375 2.625 V I DD Power Supply Current All outputs unloaded 130 ma T A Ambient Operating Temperature -40 85 C 3

DC Electrical Specifications - LVCMOS Inputs Symbol Parameter Conditions Min. Typ. Max. Units V IH Input high voltage V CC=3.3V 2.0 V CC+0.3 V V IL Input low voltage V CC=3.3V -0.3 0.8 V V IH Input high voltage V CC=2.5V 1.7 V CC+0.3 V V IL Input low voltage V CC=2.5V -0.3 0.7 V I IH Input High current CLK, CLK_SEL 150 ua CLK_EN 10 ua I IL Input Low current CLK, CLK_SEL -10 ua CLK_EN -150 ua C IN Input capacitance 4 pf R PULLUP/ PULLDOWN Input pullup and pulldown resistor 50 kω DC Electrical Specifications- LVPECL Outputs Parameter Description Conditions Min. Typ. Max. Units V OH Output High voltage V CC=3.3V 2.1 2.6 V CC=2.5V 1.3 1.75 V V OL Output Low voltage V CC=3.3V 1.0 1.8 V CC=2.5V 0.4 0.8 V 4

AC Electrical Specifications Differential Outputs Parameter Description Conditions Min. Typ. Max. Units F OUT Clock output frequency LVPECL 1500 MHz T r Output rise time From 20% to 80% 150 ps T f Output fall time From 80% to 20% 150 ps T ODC Output duty cycle 48 52 % V PP Output swing Single-ended LVPECL outputs 400 mv T j Buffer additive jitter RMS 0.03 ps T SK Output Skew 4 outputs devices, outputs in same bank, with same load, at DUT. 25 ps T PD Propagation Delay 1500 ps T OD Valid to HiZ 200 ns T OE HiZ to valid 200 ns Notes: All parameters are measured with CMOS input of 266MHz unless stated otherwise 5

Crystal Characteristics Parameters Test Conditions Min. Typ. Max. Units Mode of Oscillation Fundamental Frequency 12 50 MHz Equivalent Series Resistance (ESR) 50 Ω Shunt Capacitance 7 pf Drive Level 1 mw 6

Propagation Delay Propagation Delay T PD Output Skew Output Skew T SK VOH CLK TPLH TPHL VOH CLK Qn TPLHx TPHLx VOL VOH VOL Qn VOL TSK TSK VOH TR TF Qn+1 VOL TPLHy TPHLy TSK = TPLHy - TPLHx or TSK = TPHLy - TPHLx 7

Configuration Test Load Board Termination for LVPECL 8

Packaging Mechanical: 20-Contact TSSOP (L) DATE: 05/03/12 Notes: 1. Refer JEDEC MO-153F/AC 2. Controlling dimensions in millimeters 3. Package outline exclusive of mold flash and metal burr 12-0373 DESCRIPTION: 20-pin, 173mil Wide TSSOP PACKAGE CODE: L DOCUMENT CONTROL #: PD-1311 REVISION: F Ordering Information Ordering Number Package Code Package Description PI6C4911504-03LIE L Pb-free & Green 20-Contact TSSOP Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ E = Pb-free and Green X suffix = Tape/Reel 9