SiT9102. Benefits. Features. Applications. Block Diagram. Pinout. LVPECL / HCSL / LVDS / CML 1 to 220 MHz High Performance Oscillator

Similar documents
Benefits. Applications. Pinout. Pin1. SiTime Corporation 990 Almanor Avenue, Suite 200 Sunnyvale, CA (408)

SiT9156 LVPECL, LVDS Oscillator (XO) with 0.3 ps Jitter for 10Gb Ethernet

SiT9003 Low Power Spread Spectrum Oscillator

SiT to 725 MHz Ultra-low Jitter Differential Oscillator

DIFFERATIAL LOW POWER SPREAD SPECTRUM

SiT MHz to 725 MHz Ultra-low Jitter Differential VCXO

SiT2002B High Frequency, Single Chip, One-output Clock Generator

SiT3922 Digitally Controlled Differential Oscillator (DCXO)

SiT6722EB Evaluation Board User Manual

Electrical Characteristics

Best Design and Layout Practices for SiTime Oscillators

SiT6911EB Interposer Boards User Manual

SiT1602. Standard Frequency, Low Power Oscillator. Preliminary. Electrical Characteristics

SiT mm 2 µpower, Low-Jitter, 1Hz 2.5 MHz Super-TCXO

LNAˍ024ˍ GHz Low-Noise Amplifier in Silicon Germanium Technology

Features. Applications. Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

PCI-EXPRESS CLOCK SOURCE. Features

LNA_024_04 24 GHz Low-Noise-Amplifier in Silicon Germanium Technology

Programmable Low-Jitter Precision HCSL Oscillator

RXˍ024ˍ GHz Highly Integrated IQ Receiver in Silicon Germanium Technology

SiT ps Jitter Oscillator for Networking

SiT MHz High Performance Differential (VC) TCXO

Features. Applications

ICS PCI-EXPRESS CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

MHz MEMS TCXO and VCTCXO

Low-Jitter Precision LVPECL Oscillator

Programmable Low-Jitter Precision LVDS Oscillator

SiT1532 Smallest Footprint (1.2mm 2 ) CSP 10 ppm Ultra-Low Power khz XTAL Replacement

Definitions of VCXO Specifications

ICS NETWORKING AND PCI CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

NOT RECOMMENDED FOR NEW DESIGNS. Features. Applications. Markets

RX_024_04 24 GHz Highly Integrated IQ Receiver (Silicon Germanium Technology)

SM General Description. ClockWorks. Features. Applications. Block Diagram

LOW POWER PROGRAMMABLE OSCILLATOR

LOW POWER SPREAD SPECTRUM OSCILLATOR

Low-Jitter Precision LVDS Oscillator

Features. Applications. Markets

SiT8924 Automotive AEC-Q100 Oscillator

SM Features. General Description. Applications. Block Diagram

High Performance MEMS Jitter Attenuator

DSC2042. Low-Jitter Configurable HCSL-LVPECL Oscillator. General Description. Features. Block Diagram. Applications

DSC2022. Low-Jitter Configurable Dual LVPECL Oscillator. Features. General Description. Block Diagram. Applications

Features. Applications. Markets

Features. Applications

MK1413 MPEG AUDIO CLOCK SOURCE. Features. Description. Block Diagram DATASHEET

SM Features. General Description. Applications. Block Diagram. ClockWorks GbE (125MHz) Ultra-Low Jitter, LVPECL Frequency Synthesizer

LOW POWER TCXO & VCTCXO OSCILLATOR

Features. Applications

SiT1602 Low Power, Standard Frequency Oscillator

SiT MHz to 220 MHz MEMS VCXO

I 2 C/SPI Programmable Oscillators

Features. Applications

SiT1534 Ultra-Small, Ultra-Low Power 1 Hz khz Programmable Oscillator

TRA_120_002 Radar Front End 120-GHz Highly Integrated IQ Transceiver with Antennas on Chip in Silicon Germanium Technology

SY56216R. General Description. Features. Applications. Functional Block Diagram. Markets

ICS HDTV AUDIO/VIDEO CLOCK SOURCE. Features. Description. Block Diagram DATASHEET

ICS660 DIGITAL VIDEO CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PI6C557-03AQ. PCIe 2.0 Clock Generator with 2 HCSL Outputs for Automotive Applications. Description. Features. Pin Configuration (16-Pin TSSOP)

Features. Applications. Markets

SiT2020B -55 C to +125 C, Single-Chip, One-Output Clock Generator

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

SiT2021B High Frequency, -55 C to +125 C One-Output Clock Generator

DSC400. Configurable Four Output, Low Jitter Crystal-less Clock Generator. General Description. Block Diagram. Applications.

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

Parameters Symbol Min. Typ. Max. Unit Condition Frequency Range. Frequency Stability and Aging ppm ppm ppm ppm

Features. o HCSL, LVPECL, or LVDS o HCSL/LVPECL, HCSL/LVDS, LVPECL/LVDS. o Ext. Industrial: -40 to 105 C. o o. o 30% lower than competing devices

ICS722 LOW COST 27 MHZ 3.3 VOLT VCXO. Description. Features. Block Diagram DATASHEET

SiT2001B Single-Chip, One-Output Clock Generator

SiT1602B Low Power, Standard Frequency Oscillator

ULTRA-LOW POWER OSCILLATOR 1-26MHz

SM Features. General Description. Applications. Block Diagram. ClockWorks PCI-e Quad 100MHz Ultra-Low Jitter, HCSL Frequency Synthesizer

MK3722 VCXO PLUS AUDIO CLOCK FOR STB. Description. Features. Block Diagram DATASHEET

LOW POWER PROGRAMMABLE OSCILLATOR

Features VDD 2. 2 Clock Synthesis and Control Circuitry. Clock Buffer/ Crystal Oscillator GND

Features. Applications

Parameters Symbol Min. Typ. Max. Unit Condition Frequency Range Output Frequency Range f MHz

NOT RECOMMENDED FOR NEW DESIGNS

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

2 TO 4 DIFFERENTIAL CLOCK MUX ICS Features

SiT8918B High Temperature Oscillator

1:2 LVCMOS/LVTTL-to-LVCMOS/LVTTL Zero Delay Buffer for Audio

Features. o HCSL, LVPECL, or LVDS o HCSL/LVPECL, HCSL/LVDS, LVPECL/LVDS. o Ext. Industrial: -40 to 105 C o o. o 30% lower than competing devices

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

ICS NETWORKING CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

Features. Applications. Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

ICS OSCILLATOR, MULTIPLIER, AND BUFFER WITH 8 OUTPUTS. Description. Features (all) Features (specific) DATASHEET

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

TRX_024_ GHz Highly Integrated IQ Transceiver

7GHz, 1:2 CML FANOUT BUFFER/TRANSLATOR WITH INTERNAL I/O TERMINATION

Parameters Symbol Min. Typ. Max. Unit Condition Frequency Range Output Frequency Range f MHz

ICS511 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

Phase Noise Measurement Guide for Oscillators

MK2703 PLL AUDIO CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

NETWORKING CLOCK SYNTHESIZER. Features

SiT5000 Standard Frequency MEMS (VC)TCXO

PI6C557-03B. PCIe 3.0 Clock Generator with 2 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TSSOP) Block Diagram

Features. 1 CE Input Pullup

DSC Q0112. General Description. Features. Applications. Block Diagram. Crystal-less Configurable Clock Generator

ELECTRICAL SPECIFICATIONS PARAMETER SYMBOL CONDITION VALUE UNIT. Supply Voltage Vs Vs=+1.8V±5% is only for CML V

DS4-XO Series Crystal Oscillators DS4125 DS4776

Transcription:

Features Extremely low RMS phase jitter (random) <1 ps (typical) Wide frequency range 1 MHz to 220 MHz 220 MHz to 800 MHz refer to SiT9107 High frequency stability ±10 PPM, ±15 PPM, ±20 PPM ±25 PPM, ±50 PPM Operating voltage 1.8, 2.5 or 3.3 V Other voltages up to 3.63 V (contact SiTime) Operating temperature range Industrial, -40 to 85 C Extended Commercial, -20 to 70 C Commercial, 0 to 70 C Small footprint 5.0 x 3.2 x 0.75 mm 7.0 x 5.0 x 0.90 mm Pb-free and RoHS compliant For Spread Spectrum see SiT9002 Ultra-reliable start up and greater immunity from inter ference Benefits Ultra fast lead time: 2 to 3 weeks No crystal or capacitors required Eliminates crystal qualification time 50% + board saving space More cost effective than quartz oscillators, quartz crystals and clock ICs. Completely quartz-free Applications Server Router RAID controller Gigabit Ethernet 10 Gigabit Ethernet Fiber Channel SATA / SAS PCI-Express Fully Buffered DIMM System clock Networking and computing Block Diagram Pinout VDD ST/OE 1 6 VDD MEMS Resonator High Performance Phase Lock Loop NC GND 2 3 5 4 ST/OE GND SiTime Corporation 990 Almanor Avenue Sunnyvale, CA 94085 (408) 328-4400 www.sitime.com Rev. 1.52 Revised June 23, 2010

Pin Description Pin No. Name Pin Description 1 ST/OE Input Standby or Output Enable pin for and. OE: When High or Open : and = active When Low : and = High Impedance state ST: When High or Open : and = active When Low : and = Output is low (weak pull down), oscillation stops 2 NC NA Do Not connect pin, leave it floating. 3 GND Power VDD power supply ground. Connect to Ground 4 Output 1 to 220 MHz programmable clock output. 5 Output 6 VDD Power Power supply Absolute Maximum Ratings Attempted operation outside the absolute maximum ratings of the part may cause permanent damage to the part. Actual performance of the IC is only guaranteed within the operational specifications, not at absolute maximum ratings. Absolute Maximum Table Parameter Min. Max. Unit Storage Temperature -65 150 C VDD -0.5 4 V Vin GND - 0.5 VDD + 0.5 V Theta JA ( with copper plane on VDD and GND) 5.0 x 3.2 package 68 C/W 7.0 x 5.0 package when center pad is soldered down 38 C/W 7.0 x 5.0 package when center pad is not soldered down 90 C/W Theta JC (with PCB traces of 0.010 inch to all pins) 5.0 x 3.2 package 45 C/W 7.0 x 5.0 package when center pad is soldered down 35 C/W 7.0 x 5.0 package when center pad is not soldered down 48 C/W Soldering Temperature (follow standard Pb free soldering guidelines) 260 C Number of Program Writes 1 NA Program Retention over -40 to 125C, Process, VDD (0 to 3.6V) 1,000+ years Human Body Model (JESD22-A114) 2000 Charged Device Model (JESD22-C101) 750 Machine Model (JESD22-A115) 200 Environmental Compliance Parameter Condition/Test Method Mechanical Shock MIL-ST883F, Method 2002 Mechanical Vibration MIL-ST883F, Method 2007 Temperature Cycle MIL-ST883F, Method 1010-65-150 C (1000 cycle) Solderability MIL-ST883F, Method 2003 Moisture Sensitivity Level MSL1 @ 260 C Rev. 1.52 Page 2 of 13 www.sitime.com

DC Electrical Specifications LVCMOS input, OE or ST pin, 3.3V ±10% or 2.5V ±10% or 1.8V ±5%, V IH Input High Voltage 70 %Vdd V IL Input Low Voltage 30 %Vdd I IH Input High Current OE or ST pin 10 µa I IL Input Low Current OE or ST pin -10 µa T pu Power Up Time Time from minimum to the first cycle (Guaranteed no runt pulses) 10 ms LVPECL, 3.3V ±10% or 2.5V ±10%, V DD Supply Voltage 2.97 3.3 3.63 V 2.25 2.5 2.75 V I DD Supply Current V DD = 3.3, Excluding Load Termination Current 68 74 ma V DD = 2.5, Excluding Load Termination Current 65 71 ma V OH Output High Voltage termination to V DD - 2.0V V DD -1.1 V DD -0.7 V V OL Output Low Voltage See Figure 2, 3. V DD -2.0 V DD -1.4 V V swing Pk-Pk Output Voltage Swing 600 800 1000 mv HCSL, 3.3V ±10% or 2.5V ±10%, V DD Supply Voltage 2.97 3.3 3.63 V 2.25 2.5 2.75 V I DD Supply Current V DD = 3.3, Excluding Load Termination Current 65 70 ma V DD = 2.5, Excluding Load Termination Current 62 67 ma V OH Output High Voltage termination to GND 600 950 mv V OL Output Low Voltage See Figure 4. 0.0 50 mv V swing Pk-Pk Output Voltage Swing 600 950 mv LVDS, 3.3V ±10% or 2.5V ±10%, V DD Supply Voltage 2.97 3.3 3.63 V 2.25 2.5 2.75 V I DD Supply Current V DD = 3.3, Excluding Load Termination Current 73 79 ma V DD = 2.5, Excluding Load Termination Current 70 76 ma V OD1 Differential Output Voltage Swing Mode = Normal 250 350 450 mv ΔV Single load termination. OD1 V OD Magnitude Change 50 mv See Figure 5. V OS1 Offset Voltage 1.2 V ΔV OS1 V OS Magnitude Change 50 mv V OD2 Differential Output Voltage Swing Mode = High 500 700 900 mv ΔV Single load termination. OD2 V OD Magnitude Change 50 mv See Figure 5. V OS2 Offset Voltage 1.2 V ΔV OS2 V OS Magnitude Change 50 mv V OD3 Differential Output Voltage Swing Mode = High 250 350 450 mv ΔV Double load termination. OD3 V OD Magnitude Change 50 mv See Figure 6. V OS3 Offset Voltage 1.2 V ΔV OS3 V OS Magnitude Change 50 mv Rev. 1.52 Page 3 of 13 www.sitime.com

CML, 3.3V ±10% or 2.5V ±10% or 1.8V ±5%, V DD Supply Voltage 2.97 3.3 3.63 V 2.25 2.5 2.75 V 1.71 1.8 1.89 V I DD Supply Current V DD = 3.3V Excluding Load 48 51 ma V Termination DD = 2.5V 47 50 ma Current V DD = 1.8V 38 41 ma V OH1 Output High Voltage Swing Mode = Normal V DD -0.1 V DD V V Single Load Termination OL1 Output Low Voltage V DD -0.55 V DD -0.425 V DD -0.3 V See Figure 7. V swing1 Pk-Pk Output Voltage Swing 300 425 550 mv V OH2 Output High Voltage Swing Mode = High V DD -0.1 V DD V V Single Load Termination OL2 Output Low Voltage V DD -1.1 V DD -0.85 V DD -0.6 V See Figure 7. V swing2 Pk-Pk Output Voltage Swing 600 850 1100 mv V OH3 Output High Voltage Swing Mode = High V DD -0.1 V DD V V Double Load Termination OL3 Output Low Voltage V DD -0.55 V DD -0.425 V DD -0.3 V See Figure 8. V swing3 Pk-Pk Output Voltage Swing 300 425 550 mv AC Electrical Specifications LVPECL, 3.3V ±10%, power supply voltage change, load change t R /t F Output Rise/Fall Time 20% to 80% 100 150 300 ps PH J RMS Phase Jitter (random) F out = 106.25 MHz @ BW: 637 khz to10 MHz 1.6 ps F out = 156.25 MHz @ BW: 1.875 to 20 MHz 0.5 ps F out = 200 MHz @ BW: 1 to 20 MHz 0.7 ps P J RMS Period Jitter F out = 106.25 MHz 1.8 2.3 ps F out = 156.25 MHz 1.3 1.8 ps F out = 200 MHz 1.3 1.8 ps Rev. 1.52 Page 4 of 13 www.sitime.com

LVPECL, 2.5V ±10%, t R /t F Output Rise/Fall Time 20% to 80% 100 150 300 ps PH J RMS Phase Jitter (random) F out = 106.25 MHz @ BW: 637 khz to10 MHz 1.6 ps F out = 156.25 MHz @ BW: 1.875 to 20 MHz 0.5 ps F out = 200 MHz @ BW: 1 to 20 MHz 0.7 ps P J RMS Period Jitter F out = 106.25 MHz 1.8 2.3 ps F out = 156.25 MHz 1.3 1.8 ps F out = 200 MHz 1.3 1.8 ps HCSL, 3.3V ±10%, power supply voltage change, load change t R /t F Output Rise/Fall Time 20% to 80% 200 280 375 ps PH J RMS Phase Jitter (random) F out = 100 MHz @ BW: 1.5 MHz to 22 MHz 0.8 ps F out = 200 MHz @ BW: 1.5 MHz to 22 MHz 0.4 ps P J RMS Period Jitter F out = 100 MHz 1.6 2.2 ps F out = 200 MHz 1.5 1.9 ps Rev. 1.52 Page 5 of 13 www.sitime.com

HCSL, 2.5V ±10%, t R /t F Output Rise/Fall Time 20% to 80% 200 300 400 ps PH J RMS Phase Jitter (random) F out = 100 MHz @ BW: 1.5 MHz to 22 MHz 0.8 ps F out = 200 MHz @ BW: 1.5 MHz to 22 MHz 0.4 ps P J RMS Period Jitter F out = 100 MHz 1.6 2.2 ps F out = 200 MHz 1.5 2.1 ps LVDS, 3.3V ±10%, F out Output Frequency 10 220 MHz t R /t F Output Rise/Fall Time 20% to 80% 100 200 325 ps PH J RMS Phase Jitter (random) F out = 106.25 MHz @ BW: 637 khz to10 MHz 1.7 ps F out = 156.25 MHz @ BW: 1.875 to 20 MHz 0.7 ps F out = 200 MHz @ BW: 1 to 20 MHz 0.7 ps P J RMS Period Jitter F out = 106.25 MHz 2.0 2.7 ps F out = 156.25 MHz 1.8 2.5 ps F out = 200 MHz 1.8 2.5 ps Rev. 1.52 Page 6 of 13 www.sitime.com

LVDS, 2.5V ±10%, t R /t F Output Rise/Fall Time 20% to 80% 100 260 325 ps PH J RMS Phase Jitter (random) F out = 106.25 MHz @ BW: 637 khz to10 MHz 1.7 ps F out = 156.25 MHz @ BW: 1.875 to 20 MHz 0.7 ps F out = 200 MHz @ BW: 1 to 20 MHz 0.7 ps P J RMS Period Jitter F out = 106.25 MHz 2.5 3.3 ps F out = 156.25 MHz 2.4 3.5 ps F out = 200 MHz 2.4 3.5 ps CML, 3.3V ±10%, t R /t F Output Rise/Fall Time 20% to 80% 150 220 300 ps PH J RMS Phase Jitter (random) F out = 106.25 MHz @ BW: 637 khz to10 MHz 1.6 ps F out = 156.25 MHz @ BW: 1.875 to 20 MHz 0.6 ps F out = 200 MHz @ BW: 1 to 20 MHz 0.8 ps P J RMS Period Jitter F out = 106.25 MHz 2 2.5 ps F out = 156.25 MHz 1.9 2.5 ps F out = 200 MHz 1.9 2.4 ps Rev. 1.52 Page 7 of 13 www.sitime.com

CML, 2.5V ± 10%, t R /t F Output Rise/Fall Time 20% to 80% 150 230 300 ps PH J RMS Phase Jitter (random) F out = 106.25 MHz @ BW: 637 khz to10 MHz 1.6 ps F out = 156.25 MHz @ BW: 1.875 to 20 MHz 0.6 ps F out = 200 MHz @ BW: 1 to 20 MHz 0.8 ps P J RMS Period Jitter F out = 106.25 MHz 2.1 2.5 ps F out = 156.25 MHz 1.9 2.5 ps F out = 200 MHz 1.9 2.5 ps CML, 1.8V ± 5%, 0 to 70 C -15 +15 PPM -20 to 70 C t R /t F Output Rise/Fall Time 20% to 80% 150 240 325 ps PH J RMS Phase Jitter (random) F out = 106.25 MHz @ BW: 637 khz to10 MHz 1.7 ps F out = 156.25 MHz @ BW: 1.87 to 20 MHz 0.6 ps F out = 200 MHz @ BW: 1 to 20 MHz 0.8 ps P J RMS Period Jitter F out = 106.25 MHz 2.3 2.9 ps F out = 156.25 MHz 2.1 2.7 ps F out = 200 MHz 2.1 2.7 ps Rev. 1.52 Page 8 of 13 www.sitime.com

Termination Diagrams SiT9102, LVPECL-0 100 nf VDD = 3.3V 100 nf R1 = 1 VDD = 2.5V R1 = 120 Ohm R1 R1 VTT SiT9102, LVPECL-1 Figure 1. LVPECL AC Coupled Typical Termination Z0 = 50Ohm Z0 = 50Ohm 50Ohm 50Ohm VTT = VDD 2.0 V Figure 2. LVPECL DC Coupled Typical Termination with Termination Voltage SiT9102, LVPECL-1 VDD VDD = 3.3V R1 R3 R1 = R3 = 133 Ohm R2 = R4 = 82 Ohm Z0 = 50Ohm VDD = 2.5V R1 = R3 = 2 R2 = R4 = 62.5 Ohm Z0 = 50Ohm R2 R4 Figure 3. LVPECL DC Coupled Typical Termination without Termination Voltage Rev. 1.52 Page 9 of 13 www.sitime.com

SiT9102 RS RS = 10 Ohm to 35 Ohm RS Note: 1. All the tests are done with RS = 20 Ohm (recommended). Figure 4. HCSL Typical Termination SiT9102 100 Ohm Figure 5. LVDS Single Termination (Load Terminated) SiT9102 A B 100 Ohm 100 Ohm A B Note: For AC coupled operation, include/insert decoupling caps at points A or B Figure 6. LVDS Double Termination (Source + Load Terminated) Rev. 1.52 Page 10 of 13 www.sitime.com

SiT9102 VDD < VT < 3.63V Figure 7. CML Single Load Termination SiT9102 A B A 50 Ohm B Receiver Device VDD < VT1 < 3.63V VDD < VT2 < 3.63V Notes: 1. For DC-coupled operation, VT1 = VT2 2. For AC coupled operation, include/insert decoupling caps at points A or B 2. For AC-coupled operation with capacitors placed at point A, VT2 sets the input common mode of and need not to be related to VT1 Figure 8. CML Double Load Termination Rev. 1.52 Page 11 of 13 www.sitime.com

Ordering Information The Part No. Guide is for reference only. For real-time customization and exact part number, use the SiTime Part Number Generator. SiT9102AC - 132N33E123.12345T Part Family SiT9102 Revision Letter A is the revision of Silicon Temperature Range N Commercial, 0 to 70ºC C Extended Commercial, -20 to 70ºC I Industrial, -40 to 85ºC Signalling Type 0 = LVPECL-0 (Figure 1) 1 = LVPECL-1 (Figure 2, 3) 2 = LVDS 3 = CML 4 = HCSL Package Size 3 5.0 x 3.2 mm 4 7.0 x 5.0 mm 8 7.0 x 5.0 mm [1] Packaging T for Tape & Reel (3 Ku Reel) Y for Tape & Reel (1 Ku Reel) Blank for Bulk Frequency 1.00000 to 220.00000 MHz Feature Pin E for Output Enable S for Standby Voltage Supply 18 for 1.8 V ±5% (CML only) 25 for 2.5 V ±10% 33 for 3.3 V ±10% Swing Select N = Normal H = High (LVDS & CML only) Frequency Stability F for ±10 PPM H for ±15 PPM 1 for ±20 PPM 2 for ±25 PPM 3 for ±50 PPM Frequency Stability vs. Temperature Range Options Signaling Type vs. Swing Select Options Frequency Stability (PPM) ±10 ±15 ±20 ±25 ±50 Note: 1. Without Center Pad. Temperature Range Supply Voltage 1.8 V 2.5 V 3.3 V N (0 to +70 C) C (-20 to +70 C) I (-40 to +85 C) N (0 to +70 C) C (-20 to +70 C) I (-40 to +85 C) N (0 to +70 C) C (-20 to +70 C) I (-40 to +85 C) N (0 to +70 C) C (-20 to +70 C) I (-40 to +85 C) N (0 to +70 C) C (-20 to +70 C) I (-40 to +85 C) Signaling Type LVPECL-0 LVPECL-1 LVDS CML HCSL Swing Select Supply Voltage 1.8 V 2.5 V 3.3 V Normal High Normal High Normal High Normal High Normal High Rev. 1.52 Page 12 of 13 www.sitime.com

Package Information [2] Dimension (mm) Land Pattern [3] (recommended) (mm) 5.0 x 3.2 x 0.75mm #6 #5 #4 #4 #5 #6 YXXXX 1.20 #1 #2 #3 #3 #2 #1 0.75±0.05 7.0 x 5.0 x 0.90mm 7.0±0.10 #6 #5 #4 #4 5.08 #5 #6 5.08 2.30 YXXXX 5.0±0.10 2.60 1.47 1.10 3.80 1.47 #1 #2 #3 #3 #2 2.30 #1 1.40 1.60 0.90 ±0.10 No Connect or Connect to GND (recommended)[4] 1.60 Notes: 2. Y denotes manufacturing origin and XXXX denotes manufacturing lot number. The value of Y depend on the assembly location of the device. 3. A capacitor of value 0.1μF between VDD and GND is recommended. 4. The 7050 package with part number designation "-8" has NO center pad. SiTime Corporation 2010. The information contained herein is subject to change at any time without notice. SiTime assumes no responsibility or liability for any loss, damage or defect of a Product which is caused in whole or in part by (i) use of any circuitry other than circuitry embodied in a SiTime product, (ii) misuse or abuse including static discharge, neglect or accident, (iii) unauthorized modification or repairs which have been soldered or altered during assembly and are not capable of being tested by SiTime under its normal test conditions, or (iv) improper installation, storage, handling, warehousing or transportation, or (v) being subjected to unusual physical, thermal, or electrical stress. Disclaimer: SiTime makes no warranty of any kind, express or implied, with regard to this material, and specifically disclaims any and all express or implied warranties, either in fact or by operation of law, statutory or otherwise, including the implied warranties of merchantability and fitness for use or a particular purpose, and any implied warranty arising from course of dealing or usage of trade, as well as any common-law duties relating to accuracy or lack of negligence, with respect to this material, any sitime product and any product documentation. products sold by sitme are not suitable or intended to be used in a life support application or component, to operate nuclear facilities, or in other mission critical applications where human life may be involved or at stake. all sales are made conditioned upon compliance with the critical uses policy set forth below. CRITICAL USE EXCLUSION POLICY BUYER AGREES NOT TO USE SITIME'S PRODUCTS FOR ANY APPLICATION OR IN ANY COMPONENTS USED IN LIFE SUPPORT DEVICES OR TO OPERATE NUCLEAR FACILITIES OR FOR USE IN OTHER MISSION-CRITICAL APPLICATIONS OR COMPONENTS WHERE HUMAN LIFE OR PROPERTY MAY BE AT STAKE. SiTime owns all rights, title and interest to the intellectual property related to SiTime's products, including any software, firmware, copyright, patent, or trademark. The sale of SiTime products does not convey or imply any license under patent or other rights. SiTime retains the copyright and trademark rights in all documents, catalogs and plans supplied pursuant to or ancillary to the sale of products or services by SiTime. Unless otherwise agreed to in writing by SiTime, any reproduction, modification, translation, compilation, or representation of this material shall be strictly prohibited. Rev. 1.52 Page 13 of 13 Revised June 23, 2010