Single-Ended 16-Channel/Differential 8-Channel CMOS ANALOG MULTIPLEXERS

Similar documents
Single-Ended 8-Channel/Differential 4-Channel CMOS ANALOG MULTIPLEXERS

Precision Dual Difet OPERATIONAL AMPLIFIER

Single-Ended 8-Channel/Differential 4-Channel CMOS ANALOG MULTIPLEXERS

High Speed FET-Input INSTRUMENTATION AMPLIFIER

High Speed BUFFER AMPLIFIER

Precision Gain=10 DIFFERENTIAL AMPLIFIER

Low Power, Precision FET-INPUT OPERATIONAL AMPLIFIERS

Ultra-Low Bias Current Difet OPERATIONAL AMPLIFIER

Precision INSTRUMENTATION AMPLIFIER

Monolithic SAMPLE/HOLD AMPLIFIER

High-Voltage, High-Current DUAL OPERATIONAL AMPLIFIER

Dual SPDT CMOS Analog Switch

High Speed FET-INPUT OPERATIONAL AMPLIFIERS

CMOS 12-Bit Multiplying DIGITAL-TO-ANALOG CONVERTER Microprocessor Compatible

SAMPLE/HOLD AMPLIFIER

250mA HIGH-SPEED BUFFER

Quad 12-Bit Digital-to-Analog Converter (Serial Interface)

Programmable Gain AMPLIFIER

Isolated, Unregulated DC/DC CONVERTERS

FET-Input, Low Power INSTRUMENTATION AMPLIFIER

High Power Monolithic OPERATIONAL AMPLIFIER

Precision, Low Power INSTRUMENTATION AMPLIFIER

Dual FET-Input, Low Distortion OPERATIONAL AMPLIFIER

Precision, Low Power INSTRUMENTATION AMPLIFIERS

Precision G = 100 INSTRUMENTATION AMPLIFIER

Voltage-to-Frequency and Frequency-to-Voltage CONVERTER

Precision OPERATIONAL AMPLIFIER

High Current High Power OPERATIONAL AMPLIFIER

Single Supply, MicroPower INSTRUMENTATION AMPLIFIER

QUAD 12-BIT DIGITAL-TO-ANALOG CONVERTER (12-bit port interface)

16-Bit ANALOG-TO-DIGITAL CONVERTER

High Accuracy INSTRUMENTATION AMPLIFIER

Low-Cost, Internally Powered ISOLATION AMPLIFIER

Serial Input 18-Bit Monolithic Audio DIGITAL-TO-ANALOG CONVERTER

Voltage-to-Frequency and Frequency-to-Voltage CONVERTER

Dual 16-Bit DIGITAL-TO-ANALOG CONVERTER

Precision VOLTAGE REFERENCE

High Current, High Power OPERATIONAL AMPLIFIER

Ultra Low Input Bias Current INSTRUMENTATION AMPLIFIER

High-Voltage, Internally Powered ISOLATION AMPLIFIER

Fast-Settling FET-Input INSTRUMENTATION AMPLIFIER

High Power Monolithic OPERATIONAL AMPLIFIER

12-Bit Quad Voltage Output DIGITAL-TO-ANALOG CONVERTER

CMOS 12-Bit Serial Input Multiplying DIGITAL-TO-ANALOG CONVERTER

HI-201HS. High Speed Quad SPST CMOS Analog Switch

High Precision OPERATIONAL AMPLIFIERS

Precision High-Speed Difet OPERATIONAL AMPLIFIERS

Low-Cost, High-Voltage, Internally Powered OUTPUT ISOLATION AMPLIFIER

Precision 4mA to 20mA CURRENT LOOP RECEIVER

SGM4582 High Voltage, CMOS Analog Multiplexer

High Current, High Power OPERATIONAL AMPLIFIER

Quad High-Speed Precision Difet OPERATIONAL AMPLIFIER

Improved Second Source to the EL2020 ADEL2020

Dual FET-Input, Low Distortion OPERATIONAL AMPLIFIER

Precision INSTRUMENTATION AMPLIFIER

Low Noise, Low Distortion INSTRUMENTATION AMPLIFIER

Serial Input 18-Bit Monolithic Audio DIGITAL-TO-ANALOG CONVERTER

Precision 4mA to 20mA CURRENT LOOP RECEIVER

Difet Electrometer-Grade OPERATIONAL AMPLIFIER

Precision, Low Power INSTRUMENTATION AMPLIFIERS

Microprocessor-Compatible ANALOG-TO-DIGITAL CONVERTER

Complete, Dual, 12-Bit Multiplying DACs MX7837/MX7847

DAC7615 FPO DAC7615. Serial Input, 12-Bit, Quad, Voltage Output DIGITAL-TO-ANALOG CONVERTER GND. Input Register A. DAC Register A.

SENSOR DESIGN, SIGNAL CONDITIONING, AND INTERFACING PROJECT MAE 534 Mechatronics Design SPRING 1999 Dr. Ramasubramanian

+10V Precision VOLTAGE REFERENCE

High-Speed Programmable Gain INSTRUMENTATION AMPLIFIER

SINGLE-SUPPLY, RAIL-TO-RAIL OPERATIONAL AMPLIFIERS

CD4051B, CD4052B, CD4053B

16-Bit Monolithic DIGITAL-TO-ANALOG CONVERTERS

Low Power INSTRUMENTATION AMPLIFIER

High-Frequency VOLTAGE-TO-FREQUENCY CONVERTER

UNISONIC TECHNOLOGIES CO., LTD

Single Supply, Low Power Triple Video Amplifier AD813

Precision VOLTAGE REFERENCE

PHOTODIODE WITH ON-CHIP AMPLIFIER

Low Power. Video Op Amp with Disable AD810 REV. A. Closed-Loop Gain and Phase vs. Frequency, G = +2, R L = 150, R F = 715 Ω

Octal Sample-and-Hold with Multiplexed Input SMP18

Dual FET-Input, Low Distortion OPERATIONAL AMPLIFIER

FET-Input, Low Power INSTRUMENTATION AMPLIFIER

INTEGRATED PHOTODIODE AND AMPLIFIER

Single Supply, Rail to Rail Low Power FET-Input Op Amp AD820

Single Supply, Rail to Rail Low Power FET-Input Op Amp AD820

TL082 Wide Bandwidth Dual JFET Input Operational Amplifier

Dual, Current Feedback Low Power Op Amp AD812

Dual, Wide Bandwidth OPERATIONAL TRANSCONDUCTANCE AMPLIFIER

LF353 Wide Bandwidth Dual JFET Input Operational Amplifier

LF412 Low Offset, Low Drift Dual JFET Input Operational Amplifier

HI-201HS. Features. High Speed, Quad SPST, CMOS Analog Switch. Applications. Ordering Information. Pinout (Switches Shown For Logic 1 Input) FN3123.

250 MHz, General Purpose Voltage Feedback Op Amps AD8047/AD8048

XR-2207 Voltage-Controlled Oscillator

1.24V Precision Adjustable Shunt Regulator

FEATURES APPLICATIONS. SiP32467, SiP32468 C OUT EN EN GND. Fig. 1 - Typical Application Circuit

AD9300 SPECIFICATIONS ELECTRICAL CHARACTERISTICS ( V S = 12 V 5%; C L = 10 pf; R L = 2 k, unless otherwise noted) COMMERCIAL 0 C to +70 C Test AD9300K

LM392/LM2924 Low Power Operational Amplifier/Voltage Comparator

SGM7SZ04 Small Logic Inverter

Quad SPST JFET Analog Switch SW06

12-Bit Serial Input DIGITAL-TO-ANALOG CONVERTER

LF444 Quad Low Power JFET Input Operational Amplifier

Wide-Bandwidth DUAL 2 x 1 VIDEO MULTIPLEXER

High Speed, Low Power Dual Op Amp AD827

Transcription:

MPC507 MPC50 MPC50 MPC507 Single-ded -Channel/Differential 8-Channel CMOS NLOG MULTIPLEXERS FETURES NLOG OVERVOLTGE PROTECTION: 70Vp-p NO CHNNEL INTERCTION DURING OVERVOLTGE BREK-BEFORE-MKE SWITCHING NLOG SIGNL RNGE: ±5V STNDBY POWER: 7.5mW typ TRUE SECOND SOURCE DESCRIPTION The MPC50 is a -channel single-ended analog multiplexer, and the MPC507 is an 8-channel differential multiplexer. The MPC50 and MPC507 multiplexers have input overvoltage protection. nalog input voltages may exceed either power supply voltage without damaging the device or disturbing the signal path of other channels. The protection circuitry assures that signal fidelity is maintained even under fault conditions that would destroy other multiplexers. nalog inputs can withstand 70Vp-p signal levels and standard ESD tests. Signal sources are protected from short circuits should multiplexer power loss occur; each input presents a resistance under this condition. Digital inputs can also sustain continuous faults up to 4V greater than either supply voltage. These features make the MPC50 and MPC507 ideal for use in systems where the analog signals originate from external equipment or separately powered sources. The MPC50 and MPC507 are fabricated with Burr-Brown s dielectrically isolated CMOS technology. The multiplexers are available in plastic DIP and plastic SOIC packages. Temperature range is 40/+85 C. FUNCTIONL DIGRMS In In 8 B In 8B Overvoltage Clamp and Signal Isolation NOTE: () Digital Input Protection. MPC50 Overvoltage Clamp and Signal Isolation NOTE: () Digital Input Protection. 5V Ref 5V Ref Decoder/ Driver Level Shift () () () () () V REF 0 EN Decoder/ Driver Level Shift () () () () B MPC507 V REF 0 EN International irport Industrial Park Mailing ddress: PO Box 400, Tucson, Z 8574 Street ddress: 70 S. Tucson Blvd., Tucson, Z 8570 Tel: (50) 74- Twx: 90-95- Internet: http://www.burr-brown.com/ FXLine: (800) 548- (US/Canada Only) Cable: BBRCORP Telex: 0-49 FX: (50) 889-50 Immediate Product Info: (800) 548-988 Burr-Brown Corporation PDS-774E Printed in U.S.. March, 998

SPECIFICTIONS Supplies = +5V, 5V; V REF (Pin ) = Open; V H (Logic Level High) = +4.0V; V L (Logic Level Low) = +0.8V unless, otherwise specified. MPC50/MPC507 PRMETER TEMP MIN TYP MX UNITS NLOG CHNNEL CHRCTERISTICS V S, nalog Signal Range Full 5 +5 V R ON, On Resistance () +5 C..5 kω Full.5.8 kω I S (OFF), Off Input Leakage Current +5 C 0.5 n Full 0 n I D (OFF), Off put Leakage Current +5 C 0. n MPC50 Full 5 n MPC507 Full 5 n I D (OFF) with Input Overvoltage pplied () +5 C 4.0 n Full µ I D (ON), On Channel Leakage Current +5 C n MPC50 Full 0 n MPC507 Full 0 n I DIFF Differential Off put Leakage Current (MPC507 Only) Full 0 n DIGITL INPUT CHRCTERISTICS V L, Input Low Threshold Full 0.8 V V H, Input High Threshold () Full 4.0 V V L, MOS Drive (4) +5 C 0.8 V V H, MOS Drive (4) +5 C.0 V I, Input Leakage Current (High or Low) (5) Full.0 µ SWITCHING CHRCTERISTICS t, ccess Time +5 C 0. µs Full 0. µs t OPEN, Break-Before-Make Delay +5 C 5 80 ns t ON (EN), able Delay (ON) +5 C 00 ns Full 500 ns t OFF (EN), able Delay (OFF) +5 C 50 ns Full 500 ns Settling Time (0.%) +5 C. µs (0.0%) +5 C.5 µs "OFF Isolation" () +5 C 50 8 db C S (OFF), Channel Input Capacitance +5 C 5 pf C D (OFF), Channel put Capacitance: MPC50 +5 C 50 pf MPC507 +5 C 5 pf C, Digital Input Capacitance 5 C 5 pf C DS, (OFF), Input to put Capacitance +5 C 0. pf POWER REQUIREMENTS P D, Power Dissipation Full 7.5 mw I+, Current Pin (7) Full 0.7.5 m I, Current Pin 7 (7) Full 5 0 µ NOTES: () V OUT = ±0V, I OUT = 00µ. () nalog overvoltage = ±V. () To drive from DTL/TTL circuits. pull-up resistors to +5.0V supply are recommended. (4) V REF = +0V. (5) Digital input leakage is primarily due to the clamp diodes. Typical leakage is less than n at 5 C. () V EN = 0.8V, R L =, C L = 5pF, V S = 7Vrms, f = 00kHz. Worst-case isolation occurs on channel 8 due to proximity of the output pins. (7) V EN, V = 0V or 4.0V. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user s own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

PIN CONFIGURTION Top View Top View +V SUPPLY 8 +V SUPPLY 8 NC 7 V SUPPLY B 7 V SUPPLY NC In 8 NC In 8 4 5 In 7 In 8B 4 5 In 7 5 5 4 In In 7B 5 4 In 4 In 5 In B In 5 7 In 4 In 5B 7 In 4 8 In In 4B 8 In 9 0 In In B 9 0 In 0 0 9 In B 0 9 In 9 8 able B 8 able Ground 7 ddress 0 Ground 7 ddress 0 V REF ddress V REF ddress ddress 4 5 ddress NC 4 5 ddress MPC50 (Plastic) MPC507 (Plastic) TRUTH TBLES MPC50 "ON" 0 EN CHNNEL X X X X L None L L L L H L L L H H L L H L H L L H H H 4 L H L L H 5 L H L H H L H H L H 7 L H H H H 8 H L L L H 9 H L L H H 0 H L H L H H L H H H H H L L H H H L H H 4 H H H L H 5 H H H H H MPC507 "ON" CHNNEL 0 EN PIR X X X L None L L L H L L H H L H L H L H H H 4 H L L H 5 H L H H H H L H 7 H H H H 8 PCKGE INFORMTION PCKGE DRWING PRODUCT PCKGE NUMBER () MPC50P 8-Pin Plastic 5 MPC50U 8-Pin Plastic SOIC 7 MPC507P 8-Pin Plastic 5 MPC507U 8-Pin Plastic SOIC 7 NOTE: () For detailed drawing and dimension table, please see end of data sheet, or ppendix C of Burr-Brown IC Data Book.

BSOLUTE MXIMUM RTINGS () Voltage between supply pins... 44V V REF to ground, V+ to ground... V V to ground... 5V Digital input overvoltage: V EN, V : V SUPPLY (+)... +4V V SUPPLY ( )... 4V or 0m, whichever occurs first. nalog input overvoltage: V S : V SUPPLY (+)... +0V V SUPPLY ( )... 0V Continuous current, S or D... 0m Peak current, S or D (pulsed at ms, 0% duty cycle max)... 40m Power dissipation*....0w Operating temperature range... 40 C to +85 C Storage temperature range... 5 C to +50 C *Derate 0.0mW/ C above T = 70 NOTE: () bsolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied. ORDERING INFORMTION TEMPERTURE PRODUCT PCKGE RNGE DESCRIPTION MPC50P 8-Pin Plastic DIP 40 C to +85 C -Channel Single-ded MPC50U 8-Pin Plastic SOIC 40 C to +85 C -Channel Single-ded MPC507P 8-Pin Plastic DIP 40 C to +85 C 8-Channel Differential MPC507U 8-Pin Plastic SOIC 40 C to +85 C 8-Channel Differential TYPICL PERFORMNCE CURVES T = +5 C, unless otherwise noted. k SETTLING TIME vs SOURCE RESISTNCE FOR 0V STEP CHNGE CROSSTLK vs SIGNL FREQUENCY Settling Time (µs) 00 0 To ±0.0% To ±0.% Crosstalk (% of Off Channel Signal) 0. 0.0 0.00 R s = 00kΩ R s = 0kΩ R s = R s = 00Ω 0. 0.0 0. 0 00 Source Resistance (kω) 0.000 0 00 k 0k Signal Frequency (Hz) Common-Mode Rejection (db) 0 00 80 0 40 0 COMBINED CMR vs FREQUENCY MPC507 ND IN0 G = 0 G = 00 G = 500 0 0 00 k 0k Frequency (Hz) 4

DISCUSSION OF SPECIFICTIONS DC CHRCTERISTICS The static or dc transfer accuracy of transmitting the multiplexer input voltage to the output depends on the channel ON resistance (R ON ), the load impedance, the source impedance, the load bias current and the multiplexer leakage current. Single-ded Multiplexer Static ccuracy The major contributors to static transfer accuracy for singleended multiplexers are: Source resistance loading error Multiplexer ON resistance error dc offset error caused by both load bias current and multiplexer leakage current. Resistive Loading Errors The source and load impedances will determine the input resistive loading errors. To minimize these errors: Keep loading impedance as high as possible. This minimizes the resistive loading effects of the source resistance and multiplexer ON resistance. s a guideline, load impedance of 0 8 Ω or greater will keep resistive loading errors to 0.00% or less for 000Ω source impedances. 0 Ω load impedance will increase source loading error to 0.% or more. Use sources with impedances as low as possible. 000Ω source resistance will present less than 0.00% loading error and 0kΩ source resistance will increase source loading error to 0.0% with a 0 8 load impedance. Input resistive loading errors are determined by the following relationship (see Figure ). Input Offset Voltage Bias current generates an input OFFSET voltage as a result of the IR drop across the multiplexer ON resistance and source resistance. load bias current of 0n will generate an offset voltage of 0µV if a source is used. In general, for the MPC50, the OFFSET voltage at the output is determined by: V OFFSET = (I B + I L ) (R ON + R S ) where I B = Bias current of device multiplexer is driving I L = Multiplexer leakage current R ON = Multiplexer ON resistance R S = Source resistance Differential Multiplexer Static ccuracy Static accuracy errors in a differential multiplexer are difficult to control, especially when it is used for multiplexing low-level signals with full-scale ranges of 0mV to 00mV. The matching properties of the multiplexer, source and output load play a very important part in determining the transfer accuracy of the multiplexer. The source impedance unbalance, common-mode impedance, load bias current mismatch, load differential impedance mismatch, and common-mode impedance of the load all contribute errors to the multiplexer. The multiplexer ON resistance mismatch, leakage current mismatch and ON resistance also contribute to differential errors. Referring to Figure, the effects of these errors can be minimized by following the general guidelines described in this section, especially for low-level multiplexing applications. R S R ON I BIS R S R ON I BIS V S V S R S R OFF I L Z L V M Measured Voltage R CM V S R R SB CM R S8 R ONB I L R OFF8 I BIS B Cd/ Cd/ Rd/ Rd/ R CM Z L C CM FIGURE. MPC50 Static ccuracy Equivalent Circuit. Source and Multiplexer Resistive Loading Error V S8 R S8B R OFF8B (R S + R ON ) = R S + R ON R S + R ON + R L X 00% X R CM8 where R S = source resistance R L = load resistance R ON = multiplexer ON resistance FIGURE. MPC507 Static ccuracy Equivalent Circuit. 5

Load (put Device) Characteristics Use devices with very low bias current. Generally, FET input amplifiers should be used for low-level signals less than 50mV FSR. Low bias current bipolar input amplifiers are acceptable for signal ranges higher than 50mV FSR. Bias current matching will determine the input offset. The system dc common-mode rejection (CMR) can never be better than the combined CMR of the multiplexer and driven load. System CMR will be less than the device which has the lower CMR figure. Load impedances, differential and common-mode, should be 0 0 Ω or higher. SOURCE CHRCTERISTICS The source impedance unbalance will produce offset, common-mode and channel-to-channel gain-scatter errors. Use sources which do not have large impedance unbalances if at all possible. Keep source impedances as low as possible to minimize resistive loading errors. Minimize ground loops. If signal lines are shielded, ground all shields to a common point at the system analog common. If the MPC507 is used for multiplexing high-level signals of V to 0V full-scale ranges, the foregoing precautions should still be taken, but the parameters are not as critical as for low-level signal applications. see that the amplitude of the switching transients seen at the source and load decrease proportionally as the capacitance of the load and source increase. The trade-off for reduced switching transient amplitude is increased settling time. In effect, the amplitude of the transients seen at the source and load are: dv L = (i/c) dt where i = C (dv/dt) of the CMOS FET switches C = load or source capacitance The source must then redistribute this charge, and the effect of source resistance on settling time is shown in the Typical Performance Curves. This graph shows the settling time for a 0V step change on the input. The settling time for smaller step changes on the input will be less than that shown in the curve. R CMS C CMS R S R SB C S Source C SB Node Rd MPC507 Load Channel Rd B Node B Cd B Cd Z CM DYNMIC CHRCTERISTICS Settling Time The gate-to-source and gate-to-drain capacitance of the CMOS FET switches, the RC time constants of the source and the load determine the settling time of the multiplexer. Governed by the charge transfer relation i = C (dv/dt), the charge currents transferred to both load and source by the analog switches are determined by the amplitude and rise time of the signal driving the CMOS FET switches and the gate-to-drain and gate-to-source junction capacitances as shown in Figures and 4. Using this relationship, one can MPC50 Channel FIGURE 4. Settling and Common-Mode Effects MPC507 Switching Time This is the time required for the CMOS FET to turn ON after a new digital code has been applied to the Channel ddress inputs. It is measured from the 50 percent point of the address input signal to the 90 percent point of the analog signal seen at the output for a 0V signal change between channels. Source Node Load R S C S C L FIGURE. Settling Time Effects MPC50. R L Crosstalk Crosstalk is the amount of signal feedthrough from the seven (MPC507) or 5 (MPC50) OFF channels appearing at the multiplexer output. Crosstalk is caused by the voltage divider effect of the OFF channel, OFF resistance and junction capacitances in series with the R ON and R S impedances of the ON channel. Crosstalk is measured with a 0Vp-p 000Hz sine wave applied to all off channels. The crosstalk for these multiplexers is shown in the Typical Performance Curves.

Common-Mode Rejection (MPC507 Only) The matching properties of the load, multiplexer and source affect the common-mode rejection (CMR) capability of a differentially multiplexed system. CMR is the ability of the multiplexer and input amplifier to reject signals that are common to both inputs, and to pass on only the signal difference to the output. For the MPC507, protection is provided for common-mode signals of ±0V above the power supply voltages with no damage to the analog switches. The CMR of the MPC507 and Burr-Brown's IN0 instrumentation amplifier (G = 00) is 0dB at DC to 0Hz with a db/octave roll-off to 70dB at 000Hz. This measurement of CMR is shown in the Typical Performance Curves and is made with a Burr-Brown IN0 instrumentation amplifier connected for gains of 500, 00, and 0. Factors which will degrade multiplexer and system DC CMR are: mplifier bias current and differential impedance mismatch Load impedance mismatch Multiplexer impedance and leakage current mismatch Load and source common-mode impedance C CMR roll-off is determined by the amount of commonmode capacitances (absolute and mismatch) from each signal line to ground. Larger capacitances will limit CMR at higher frequencies; thus, if good CMR is desired at higher frequencies, the common-mode capacitances and unbalance of signal lines and multiplexer to amplifier wiring must be minimized. Use twisted-shielded pair signal lines wherever possible. SWITCHING WVEFORMS Typical at +5 C, unless otherwise noted. BREK-BEFORE-MKE DELY (t OPEN ) 0V V M 4.0V 50% 50% ddress Drive (V ) put V 50Ω 0 +4.0V MPC50 In Thru 5 GND +5V V OUT.5pF V Input V/Div On On put 0.5V/Div t OPEN NOTE: () Similar connection for MPC507. 00ns/Div ENBLE DELY (t ON (EN), t OFF (EN)) able Drive V M = 4.0V 50% 90% t ON (EN) t OFF (EN) 0V put 90% V 0 50Ω MPC50 In Thru GND +0V.5pF Thru Off On put V/Div NOTE: () Similar connection for MPC507. 00ns/Div 7

PERFORMNCE CHRCTERISTICS ND TEST CIRCUITS T = +5 C, V S = ±5V, V M = +4V, V L = 0.8V and V REF = Open, unless otherwise noted. ON RESISTNCE vs INPUT SIGNL, SUPPLY VOLTGE 00µ R ON = V /00µ V In V IN On Resistance (kω).4....0 0.9 0.8 0.7 ON RESISTNCE vs NLOG INPUT VOLTGE T = +5 C T = +5 C T = 55 C 0. 0 8 4 0 4 8 0 nalog Input (V) Normalized On Resistance (Referred to Value at ±5V)..5.4....0 0.9 NORMLIZED ON RESISTNCE vs SUPPLY VOLTGE ±5 C > T > 55 C V IN = +5V 0.8 ±5 ± ±7 ±8 ±9 ±0 ± ± ± ±4 ±5 Supply Voltage (V) NLOG INPUT OVERVOLTGE CHRCTERISTICS 7 I IN ±V IN I D (Off) nalog Input Current (m) 8 5 9 nalog Input Current (I IN ) put Off Leakage Current I D (Off) 5 4 put Off Leakage Current (n) 0 0 ± ±5 ±8 ± ±4 ±7 ±0 ± ± nalog Input Overvoltage (V) 8

PERFORMNCE CHRCTERISTICS ND TEST CIRCUITS (CONT) T = +5 C, V S = ±5V, V M = +4V, V L = 0.8V and V REF = Open, unless otherwise noted. LEKGE CURRENT vs TEMPERTURE ±0V +0.8V I D (Off) ± 0V ±0V 0 ± I D (On) 0V +4.0V 00n I S (Off) ±0V ± 0V +0.8V Leakage Current 0n n 00p On Leakage Current I D (On) Off put Current I D (Off) Off Input Leakage Current I S (Off) NOTE: () Two measurements per channel: +0V/ 0V and 0V/+0V. (Two measurements per device for I D (Off): +0V/ 0V and 0V/+0V). 0p 5 50 75 00 5 Temperature ( C) ON-CHNNEL CURRENT vs VOLTGE ±4 ± 55 C +5 C ±V IN Switch Current (m) ±0 ±8 ± ±4 +5 C ± 0 0 ± ±4 ± ±8 ±0 ± ±4 ± V IN Voltage cross Switch (V) 9

PERFORMNCE CHRCTERISTICS ND TEST CIRCUITS (CONT) T = +5 C, V S = ±5V, V M = +4V, V L = 0.8V and V REF = Open, unless otherwise noted. SUPPLY CURRENT vs TOGGLE FREQUENCY +5V/+0V 8 +I SUPPLY V 50Ω +4V MPC50 () +V 0 GND In Thru 5 V ±0V/±5V ±0V/±5V 0MΩ 4pF Supply Current (m) 4 V S = ±5V V S = ±0V 5V/ 0V NOTE: () Similar connection for MPC507. I SUPPLY 0 00 k 0k 00k M 0M Toggle Frequency (Hz) CCESS TIME vs LOGIC LEVEL (High) 000 +5V 900 V 50Ω +4V V REF +V In Thru 5 MPC 0 50 () GND V 5V 0V +0V 0MΩ Probe 4pF ccess Time (ns) 800 700 00 500 400 V REF = Open for logic high levels V V REF = Logic high for logic high levels > V NOTE: () Similar connection for MPC507. 00 4 5 7 8 9 0 4 5 Logic Level High (V) CCESS TIME WVEFORM V H 4.0V ddress Drive (V ) V Input V/Div /V H 0V 0V 90% 0V put 5V/Div t 00ns/Div 0

INSTLLTION ND OPERTING INSTRUCTIONS The ENBLE input, pin 8, is included for expansion of the number of channels on a single node as illustrated in Figure 5. With ENBLE line at a logic, the channel is selected by the -bit (MPC507 or 4-bit MPC50) Channel Select ddress (shown in the Truth Tables). If ENBLE is at logic 0, all channels are turned OFF, even if the Channel ddress Lines are active. If the ENBLE line is not to be used, simply tie it to +V supply. If the +5V and/or 5V supply voltage is absent or shorted to ground, the MPC507 and MPC50 multiplexers will not be damaged; however, some signal feedthrough to the output will occur. Total package power dissipation must not be exceeded. For best settling speed, the input wiring and interconnections between multiplexer output and driven devices should be kept as short as possible. When driving the digital inputs from TTL, open collector output with pull up resistors are recommended (see Typical Performance Curves, ccess Time). To preserve common-mode rejection of the MPC507, use twisted-shielded pair wire for signal lines and inter-tier connections and/or multiplexer output lines. This will help common-mode capacitance balance and reduce stray signal pickup. If shields are used, all shields should be connected as close as possible to system analog common or to the common-mode guard driver. nalog Inputs nalog Inputs In MPC In 50 8 Group Ch- 8 0 Group able 0 4 5 0 Group 4 8 MPC50 able Group 4 49-4 8 -Bit Binary Counter of 4 Decoder To Group To Group Multiplexer put Direct Buffered OP0 /4 OP404 Settling time to 0.0% for R S 00Ω Two MPC50 units in parallel 0µs Four MPC507 units in parallel µs FIGURE 5. 4-Channel, Single-Tier Expansion. CHNNEL EXPNSION Single-ded Multiplexer (MPC50) Up to 4 channels (four multiplexers) can be connected to a single node, or up to 5 channels using 7 MPC50 multiplexers on a two-tiered structure as shown in Figures 5 and. Differential Multiplexer (MPC507) Single or multitiered configurations can be used to expand multiplexer channel capacity up to 4 channels using a 4 x or an 8 x 8 configuration. Single-Node Expansion The 4x configuration is simply eight (MPC507) units tied to a single node. Programming is accomplished with a -bit counter, using the LSBs of the counter to control Channel ddress inputs 0,, and the MSBs of the counter to drive a -of-8 decoder. The -of-8 decoder then is used to drive the ENBLE inputs (pin 8) of the MPC507 multiplexers. Two-Tier Expansion Using an 8x8 two-tier structure for expansion to 4 channels, the programming is simplified. The -bit counter output does not require a -of-8 decoder. The LSBs of the counter drive the 0, and inputs of the eight first-tier multiplexers and the MSBs of the counter are applied to the 0,, and inputs of the second-tier multiplexer. Single vs Multitiered Channel Expansion In addition to reducing programming complexity, two-tier configuration offers the added advantages over single-node expansion of reduced OFF channel current leakage (reduced OFFSET), better CMR, and a more reliable configuration if a channel should fail ON in the single-node configuration, data cannot be taken from any channel, whereas only one channel group is failed (8 or ) in the multitiered configuration. nalog Inputs (Ch4 to 5) nalog Inputs (Ch to ) In In 8 MPC50 8 0 +V In In 8 MPC50 8 +V 0 Settling Time to 0.0% is 0µs with R S = 00Ω 8 MPC50 8 0 4LSBs 4MSBs 8-Bit Channel ddress Generator +V Multiplexer put Direct Buffered OP0 /4 OP404 FIGURE. Channel Expansion up to 5 Channels Using x Two-Tiered Expansion