TLC3702 DUAL MICROPOWER LinCMOS VOLTAGE COMPARATORS

Similar documents
TLC3702, TLC3702Q DUAL MICROPOWER LinCMOS VOLTAGE COMPARATORS

TLC3704, TLC3704Q QUAD MICROPOWER LinCMOS VOLTAGE COMPARATORS

TLC3704, TLC3704Q QUAD MICROPOWER LinCMOS VOLTAGE COMPARATORS

TLC3704, TLC3704Q QUAD MICROPOWER LinCMOS VOLTAGE COMPARATORS

LM139, LM139A, LM239, LM239A, LM339, LM339A, LM339Y, LM2901 QUAD DIFFERENTIAL COMPARATORS

ua9637ac DUAL DIFFERENTIAL LINE RECEIVER

NE556, SA556, SE556, SE556C DUAL PRECISION TIMERS

LM139, LM139A, LM239, LM239A, LM339 LM339A, LM339Y, LM2901, LM2901Q QUAD DIFFERENTIAL COMPARATORS SLCS006C OCTOBER 1979 REVISED NOVEMBER 1996

SN75C185 LOW-POWER MULTIPLE DRIVERS AND RECEIVERS

TLC3702-EP DUAL MICROPOWER LinCMOS VOLTAGE COMPARATOR

TLC555, TLC555Y LinCMOS TIMERS

LM148, LM248, LM348 QUADRUPLE OPERATIONAL AMPLIFIERS

LM101A, LM201A, LM301A HIGH-PERFORMANCE OPERATIONAL AMPLIFIERS

54ACT11020, 74ACT11020 DUAL 4-INPUT POSITIVE-NAND GATES

SN75150 DUAL LINE DRIVER

SN55115, SN75115 DUAL DIFFERENTIAL RECEIVERS

SN75158 DUAL DIFFERENTIAL LINE DRIVER

SN55451B, SN55452B, SN55453B, SN55454B SN75451B, SN75452B, SN75453B, SN75454B DUAL PERIPHERAL DRIVERS

CDC337 CLOCK DRIVER WITH 3-STATE OUTPUTS

SN54HC365, SN74HC365 HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

TL494M PULSE-WIDTH-MODULATION CONTROL CIRCUIT

TL594 PULSE-WIDTH-MODULATION CONTROL CIRCUITS

TL070 JFET-INPUT OPERATIONAL AMPLIFIER

SN54ACT00, SN74ACT00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

TL494C, TL494I, TL494M, TL494Y PULSE-WIDTH-MODULATION CONTROL CIRCUITS

LM101A, LM201A, LM301A HIGH-PERFORMANCE OPERATIONAL AMPLIFIERS

ua733c, ua733m DIFFERENTIAL VIDEO AMPLIFIERS

MC3487 QUADRUPLE DIFFERENTIAL LINE DRIVER

SN75C1406 TRIPLE LOW-POWER DRIVERS/RECEIVERS

SN75150 DUAL LINE DRIVER

SN5407, SN5417, SN7407, SN7417 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS

SN75C185 LOW-POWER MULTIPLE DRIVERS AND RECEIVERS

GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

ua747c, ua747m DUAL GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

SN54HC245, SN74HC245 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

TL594C, TL594I, TL594Y PULSE-WIDTH-MODULATION CONTROL CIRCUITS

SN54HC175, SN74HC175 QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

LM111, LM211, LM311, LM311Y DIFFERENTIAL COMPARATORS WITH STROBES

6N135, 6N136, HCPL4502 OPTOCOUPLERS/OPTOISOLATORS

SN54HC377, SN74HC377 OCTAL D-TYPE FLIP-FLOPS WITH CLOCK ENABLE

TLC271, TLC271A, TLC271B LinCMOS PROGRAMMABLE LOW-POWER OPERATIONAL AMPLIFIERS

RC4136, RM4136, RV4136 QUAD GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

SN54HC373, SN74HC373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SN54HC00, SN74HC00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

RC4558, RC4558Y, RM4558, RV4558 DUAL GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

THS MHz HIGH-SPEED AMPLIFIER

SN75374 QUADRUPLE MOSFET DRIVER

MC3486 QUADRUPLE DIFFERENTIAL LINE RECEIVER WITH 3-STATE OUTPUTS

PRODUCT PREVIEW SN54AHCT257, SN74AHCT257 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS WITH 3-STATE OUTPUTS. description

TL594 PULSE-WIDTH-MODULATION CONTROL CIRCUIT

SN54HC132, SN74HC132 QUADRUPLE POSITIVE-NAND GATES WITH SCHMITT-TRIGGER INPUTS

NE5532, NE5532A DUAL LOW-NOISE OPERATIONAL AMPLIFIERS

ULN2804A DARLINGTON TRANSISTOR ARRAY

SN54221, SN54LS221, SN74221, SN74LS221 DUAL MONOSTABLE MULTIVIBRATORS WITH SCHMITT-TRIGGER INPUTS

SN5407, SN5417, SN7407, SN7417 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS SDLS032A DECEMBER 1983 REVISED NOVEMBER 1997

SN54HCT373, SN74HCT373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

74ACT11374 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

TL5632C 8-BIT 3-CHANNEL HIGH-SPEED DIGITAL-TO-ANALOG CONVERTER

TPS2816, TPS2817, TPS2818, TPS2819, TPS2828, TPS2829 SINGLE-CHANNEL HIGH-SPEED MOSFET DRIVER

MAX232, MAX232I DUAL EIA-232 DRIVER/RECEIVER

MC1489, MC1489A, SN55189, SN55189A, SN75189, SN75189A QUADRUPLE LINE RECEIVERS

SN54ALS688, SN74ALS688 8-BIT IDENTITY COMPARATORS

SN54ALS08, SN54AS08, SN74ALS08, SN74AS08 QUADRUPLE 2-INPUT POSITIVE-AND GATES

SN75C1406 TRIPLE LOW-POWER DRIVERS/RECEIVERS

TL494 PULSE-WIDTH-MODULATION CONTROL CIRCUITS

GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

TPIC CHANNEL COMMON-SOURCE POWER DMOS ARRAY

SN74ALVCH V 20-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

SN75468, SN75469 DARLINGTON TRANSISTOR ARRAYS

MC1458, MC1558 DUAL GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

MC1458, MC1558 DUAL GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

ULN2001A, ULN2002A, ULN2003A, ULN2004A DARLINGTON TRANSISTOR ARRAYS

AVAILABLE OPTIONS CERAMIC DIP (J) CERAMIC DIP (JG) TL071CPWLE 6 mv TL071ACD TL071ACP 3 mv TL071BCD TL071BCP TL072CP

TLC226x, TLC226xA Advanced LinCMOS RAIL-TO-RAIL OPERATIONAL AMPLIFIERS

SN74ALVCH BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

SN54ACT241, SN74ACT241 OCTAL BUFFERS/DRIVERS WITH 3-STATE OUTPUTS

AM26LS31 QUADRUPLE DIFFERENTIAL LINE DRIVER

SN QUADRUPLE HALF-H DRIVER

SN54HC573A, SN74HC573A OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCLS147B DECEMBER 1982 REVISED MAY 1997

SN54HC373, SN74HC373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCLS140B DECEMBER 1982 REVISED MAY 1997

TL1451AC, TL1451AY DUAL PULSE-WIDTH-MODULATION CONTROL CIRCUITS

LM124, LM124A, LM224, LM224A LM324, LM324A, LM2902 QUADRUPLE OPERATIONAL AMPLIFIERS

UC284x, UC384x, UC384xY CURRENT-MODE PWM CONTROLLERS

SN54ALS273, SN74ALS273 OCTAL D-TYPE FLIP-FLOPS WITH CLEAR SDAS218A APRIL 1982 REVISED DECEMBER 1994

SN54HC04, SN74HC04 HEX INVERTERS

SN54AS825A, SN74AS825A 8-BIT BUS-INTERFACE FLIP-FLOPS WITH 3-STATE OUTPUTS SDAS020B JUNE 1984 REVISED AUGUST 1995

SN75174 QUADRUPLE DIFFERENTIAL LINE DRIVER

SN54ALS00A, SN54AS00, SN74ALS00A, SN74AS00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

TL598 PULSE-WIDTH-MODULATION CONTROL CIRCUITS

SN65LVDM31 HIGH-SPEED DIFFERENTIAL LINE DRIVER

ULN2001A THRU ULN2004A DARLINGTON TRANSISTOR ARRAYS

SN54ALS873B, SN54AS873A, SN74ALS873B, SN74AS873A DUAL 4-BIT D-TYPE LATCHES WITH 3-STATE OUTPUTS SDAS036D APRIL 1982 REVISED AUGUST 1995

TPS1120, TPS1120Y DUAL P-CHANNEL ENHANCEMENT-MODE MOSFETS

15 DEVICES COVER COMMERCIAL, INDUSTRIAL, AND MILITARY TEMPERATURE RANGES AVAILABLE OPTIONS CERAMIC DIP (J) CERAMIC DIP (JG)

TLC3702 DUAL MICROPOWER LinCMOS VOLTAGE COMPARATORS

High Speed PWM Controller

SN54HC191, SN74HC191 4-BIT SYNCHRONOUS UP/DOWN BINARY COUNTERS

TPS7415, TPS7418, TPS7425, TPS7430, TPS7433 FAST-TRANSIENT-RESPONSE USING SMALL OUTPUT CAPACITOR 200-mA LOW-DROPOUT VOLTAGE REGULATORS

TL1431 PRECISION PROGRAMMABLE REFERENCE

54ACT11109, 74ACT11109 DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

Transcription:

Push-Pull CMOS Output Drives Capacitive Loads Without Pullup Resistor, I O = ± 8 ma Very Low Power...100 µw Typ at V Fast Response Time...t PLH = 2.7 µs Typ With -mv Overdrive Single-Supply Operation...3 V to 16 V TLC3702M...4 V to 16 V On-Chip ESD Protection description The TLC3702 consists of two independent micropower voltage comparators designed to operate from a single supply and be compatible with modern HCMOS logic systems. They are functionally similar to the LM339 but use onetwentieth of the power for similar response times. The push-pull CMOS output stage drives capacitive loads directly without a powerconsuming pullup resistor to achieve the stated response time. Eliminating the pullup resistor not only reduces power dissipation, but also saves board space and component cost. The output stage is also fully compatible with TTL requirements. Texas Instruments LinCMOS process offers superior analog performance to standard CMOS processes. Along with the standard CMOS advantages of low power without sacrificing speed, high input impedance, and low bias currents, the LinCMOS process offers extremely stable input offset voltages with large differential input voltages. This characteristic makes it possible to build reliable CMOS comparators. NC 1IN NC 1IN NC D, JG, OR P PACKAGE (TOP VIEW) 1OUT 1IN 1IN GND FK PACKAGE (TOP VIEW) NC 1OUT NC V DD NC 3 4 2 1 20 19 18 6 7 17 16 1 8 14 9 10 11 12 13 GND NC NC 2OUT NC 2IN NC The TLC3702C is characterized for operation over the commercial temperature range of 0 C to 70 C. The TLC3702I is characterized for operation over the extended industrial temperature range of 40 C to 8 C. The TLC3702M is characterized for operation over the full military temperature range of C to 12 C. NC 1 2 3 4 8 7 6 2IN NC NC No internal connection symbol (each comparator) IN IN V DD 2OUT 2IN 2IN OUT Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. LinCMOS is a trademark of Texas Instruments Incorporated. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright 1998, Texas Instruments Incorporated POST OFFICE BOX 6303 DALLAS, TEXAS 726 1

TA VIOmax at 2 C SMALL OUTLINE (D) AVAILABLE OPTIONS CERAMIC (FK) PACKAGES CERAMIC DIP (JG) PLASTIC DIP (P) 0 C to 70 C mv TLC3702CD TLC3702CP 40 C to 8 C mv TLC3702ID TLC3702IP C to 12 C mv TLC3702MD TLC3702MFK TLC3702MJG The D package is available taped and reeled. Add R suffix to the device type (e.g., TLC3702CDR). functional block diagram (each comparator) VDD IN IN Differential Input Circuits OUT absolute maximum ratings over operating free-air temperature range (unless otherwise noted) Supply voltage range, V DD (see Note 1)............................................. 0.3 V to 18 V Differential input voltage, V ID (see Note 2)................................................... ±18 V Input voltage range, V I............................................................. 0.3 V to V DD Output voltage range, V O.......................................................... 0.3 V to V DD Input current, I I.......................................................................... ± ma Output current, I O (each output).......................................................... ±20 ma Total supply current into V DD.............................................................. 40 ma Total current out of GND.................................................................. 40 ma Continuous total power dissipation..................................... See Dissipation Rating Table Operating free-air temperature range, T A : TLC3702C.................................... 0 C to 70 C TLC3702I.................................. 40 C to 8 C TLC3702M................................ C to 12 C Storage temperature range........................................................ 6 C to 10 C Case temperature for 60 seconds: FK package.............................................. 260 C Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D or P package................. 260 C Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: JG package.................... 300 C Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltage values, except differential voltages, are with respect to network ground. 2. Differential voltages are at IN with respect to IN. GND 2 POST OFFICE BOX 6303 DALLAS, TEXAS 726

PACKAGE TA 2 C POWER RATING DISSIPATION RATING TABLE DERATING FACTOR ABOVE TA = 2 C TA = 70 C POWER RATING TA = 8 C POWER RATING TA = 12 C POWER RATING D 72 mw.8 mw/ C 464 mw 377 mw 14 mw FK 137 mw 11.0 mw/ C 880 mw 71 mw 27 mw JG 100 mw 8.4 mw/ C 672 mw 46 mw 210 mw P 1000 mw 8.0 mw/ C 640 mw 20 mw N/A recommended operating conditions TLC3702C MIN NOM MAX UNIT Supply voltage, VDD 3 16 V Common-mode input voltage, VIC 0.2 VDD 1. V High-level output current, IOH 20 ma Low-level output current, IOL 20 ma Operating free-air temperature, TA 0 70 C electrical characteristics at specified operating free-air temperature, V DD = V (unless otherwise noted) PARAMETER TEST CONDITIONS TA TLC3702C MIN TYP MAX VDD = V to 10 V, 2 C 1.2 VIO Input offset voltage VIC = VICRmin, See Note 3 0 C to 70 C 6. IIO Input offset current VIC = 2. V IIB Input bias current VIC = 2. V VICR Common-mode mode input voltage range UNIT mv 2 C 1 pa 70 C 0.3 na 2 C pa 70 C 0.6 na 2 C 0 to VDD 1 0 C to 70 C 0 to VDD 1. 2 C 84 CMRR Common-mode rejection ratio VIC = VICRmin 70 C 84 db 0 C 84 2 C 8 ksvr Supply-voltage rejection ratio VDD = V to 10 V 70 C 8 db 0 C 8 VID = 1 V, 2 C 4. 4.7 VOH High-level output voltage IOH = 4 ma 70 C 4.3 VID = 1 V, 2 C 210 300 VOL Low-level output voltage IOH = 4 ma 70 C 37 IDD Supply current (both comparators) Outputs low, No load 2 C 18 40 0 C to 70 C 0 All characteristics are measured with zero common-mode voltage unless otherwise noted. NOTE 3: The offset voltage limits given are the maximum values required to drive the output up to 4. V or down to 0.3 V. V V mv µa POST OFFICE BOX 6303 DALLAS, TEXAS 726 3

recommended operating conditions TLC3702I MIN NOM MAX Supply voltage, VDD 3 16 V Common-mode input voltage, VIC 0.2 VDD 1. V High-level output current, IOH 20 ma Low-level output current, IOL 20 ma Operating free-air temperature, TA 40 8 C electrical characteristics at specified operating free-air temperature, V DD = V (unless otherwise noted) VIO TLC3702I PARAMETER TEST CONDITIONS TA MIN TYP MAX VDD = V to 10 V, 2 C 1.2 Input offset voltage VIC = VICRmin, See Note 3 40 C to 8 C 7 IIO Input offset current VIC = 2. V IIB Input bias current VIC = 2. V VICR Common-mode mode input voltage range UNIT UNIT mv 2 C 1 pa 8 C 1 na 2 C pa 8 C 2 na 2 C 40 C to 8 C 0 to VDD 1 0 to VDD 1. 2 C 84 CMRR Common-mode rejection ratio VIC = VICRmin 8 C 84 db 40 C 83 2 C 8 ksvr Supply-voltage rejection ratio VDD = V to 10 V 8 C 8 db VOH High-level output voltage VID =1V V, IOH = 4 ma VOL Low-level output voltage VID = 1 V, IOH = 4 ma IDD Supply current (both comparators) Outputs low, No load 40 C 83 2 C 4. 4.7 8 C 4.3 2 C 210 300 8 C 400 2 C 18 40 40 C to 8 C 6 All characteristics are measured with zero common-mode voltage unless otherwise noted. NOTE 3. The offset voltage limits given are the maximum values required to drive the output up to 4. V or down to 0.3 V. V V mv µa 4 POST OFFICE BOX 6303 DALLAS, TEXAS 726

recommended operating conditions TLC3702M UNIT MIN NOM MAX Supply voltage, VDD 4 16 V Common-mode input voltage, VIC 0 VDD 1. V High-level output current, IOH 20 ma Low-level output current, IOL 20 ma Operating free-air temperature, TA 12 C electrical characteristics at specified operating free-air temperature, V DD = V (unless otherwise noted) VIO PARAMETER TEST CONDITIONS TA Input offset voltage IIO Input offset current VIC = 2. V IIB Input bias current VIC = 2. V VICR Common-mode mode input voltage range TLC3702M MIN TYP MAX VDD = V to 10 V, 2 C 1.2 VIC = VICRmin, See Note 3 C to 12 C 10 UNIT mv 2 C 1 pa 12 C 1 na 2 C pa 12 C 30 na 2 C C to 12 C 0 to VDD 1 0 to VDD 1. 2 C 84 CMRR Common-mode rejection ratio VIC = VICRmin 12 C 83 db C 82 2 C 8 ksvr Supply-voltage rejection ratio VDD = V to 10 V 12 C 8 db VOH High-level output voltage VID =1V V, IOH = 4 ma VOL Low-level output voltage VID = 1 V, IOH = 4 ma IDD Supply current (both comparators) Outputs low, No load C 82 2 C 4. 4.7 12 C 4.2 2 C 210 300 12 C 00 2 C 18 40 C to 12 C 90 All characteristics are measured with zero common-mode voltage unless otherwise noted. NOTE 3. The offset voltage limits given are the maximum values required to drive the output up to 4. V or down to 0.3 V. V V mv µa POST OFFICE BOX 6303 DALLAS, TEXAS 726

switching characteristics, V DD = V, T A = 2 C PARAMETER TEST CONDITIONS TLC3702C, TLC3702I TLC3702M UNIT MIN TYP MAX Overdrive = 2 mv 4. Overdrive = mv 2.7 tplh f = 10 khz, Propagation delay time, low-to-high-level output Overdrive = 10 mv 1.9 µs CL =0pF Overdrive = 20 mv 1.4 f = 10 khz, tphl Propagation delay time, high-to-low-level output CL =0pF tf tr Fall time Rise time Overdrive = 40 mv 1.1 VI = 1.4 V step at IN 1.1 Overdrive = 2 mv 4 Overdrive = mv 2.3 Overdrive = 10 mv 1. µs Overdrive = 20 mv 0.9 Overdrive = 40 mv 0.6 VI = 1.4 V step at IN 0.1 f = 10 khz, CL = 0 pf f = 10 khz, CL = 0 pf Simultaneous switching of inputs causes degradation in output response. Overdrive = 0 mv 0 ns Overdrive = 0 mv 12 ns 6 POST OFFICE BOX 6303 DALLAS, TEXAS 726

PRINCIPLES OF OPERATION LinCMOS process The LinCMOS process is a linear polysilicon-gate CMOS process. Primarily designed for single-supply applications, LinCMOS products facilitate the design of a wide range of high-performance analog functions from operational amplifiers to complex mixed-mode converters. While digital designers are experienced with CMOS, MOS technologies are relatively new for analog designers. This short guide is intended to answer the most frequently asked questions related to the quality and reliability of LinCMOS products. Further questions should be directed to the nearest TI field sales office. electrostatic discharge CMOS circuits are prone to gate oxide breakdown when exposed to high voltages even if the exposure is only for very short periods of time. Electrostatic discharge (ESD) is one of the most common causes of damage to CMOS devices. It can occur when a device is handled without proper consideration for environmental electrostatic charges, e.g., during board assembly. If a circuit in which one amplifier from a dual op amp is being used and the unused pins are left open, high voltages tend to develop. If there is no provision for ESD protection, these voltages may eventually punch through the gate oxide and cause the device to fail. To prevent voltage buildup, each pin is protected by internal circuitry. Standard ESD-protection circuits safely shunt the ESD current by providing a mechanism whereby one or more transistors break down at voltages higher than the normal operating voltages but lower than the breakdown voltage of the input gate. This type of protection scheme is limited by leakage currents which flow through the shunting transistors during normal operation after an ESD voltage has occurred. Although these currents are small, on the order of tens of nanoamps, CMOS amplifiers are often specified to draw input currents as low as tens of picoamps. To overcome this limitation, TI design engineers developed the patented ESD-protection circuit shown in Figure 1. This circuit can withstand several successive 2-kV ESD pulses, while reducing or eliminating leakage currents that may be drawn through the input pins. A more detailed discussion of the operation of the TI ESD-protection circuit is presented on the next page. All input and output pins on LinCMOS and Advanced LinCMOS products have associated ESD-protection circuitry that undergoes qualification testing to withstand 2000 V discharged from a 100-pF capacitor through a 100-Ω resistor (human body model) and 200 V from a 100-pF capacitor with no current-limiting resistor (charged device model). These tests simulate both operator and machine handling of devices during normal test and assembly operations. Input R1 VDD To Protect Circuit Q1 Q2 R2 D1 D2 D3 GND Figure 1. LinCMOS ESD-Protection Schematic LinCMOS and Advanced LinCMOS are trademarks of Texas Instruments Incorporated. POST OFFICE BOX 6303 DALLAS, TEXAS 726 7

input protection circuit operation PRINCIPLES OF OPERATION Texas Instruments patented protection circuitry allows for both positive- and negative-going ESD transients. These transients are characterized by extremely fast rise times and usually low energies, and can occur both when the device has all pins open and when it is installed in a circuit. positive ESD transients Initial positive charged energy is shunted through Q1 to V SS. Q1 turns on when the voltage at the input rises above the voltage on the V DD pin by a value equal to the V BE of Q1. The base current increases through R2 with input current as Q1 saturates. The base current through R2 forces the voltage at the drain and gate of Q2 to exceed its threshold level (V T 22 to 26 V) and turn Q2 on. The shunted input current through Q1 to V SS is now shunted through the n-channel enhancement-type MOSFET Q2 to V SS. If the voltage on the input pin continues to rise, the breakdown voltage of the zener diode D3 is exceeded and all remaining energy is dissipated in R1 and D3. The breakdown voltage of D3 is designed to be 24 V to 27 V, which is well below the gate-oxide voltage of the circuit to be protected. negative ESD transients The negative charged ESD transients are shunted directly through D1. Additional energy is dissipated in R1 and D2 as D2 becomes forward biased. The voltage seen by the protected circuit is 0.3 V to 1 V (the forward voltage of D1 and D2). circuit-design considerations LinCMOS products are being used in actual circuit environments that have input voltages that exceed the recommended common-mode input voltage range and activate the input protection circuit. Even under normal operation, these conditions occur during circuit power up or power down, and in many cases, when the device is being used for a signal conditioning function. The input voltages can exceed V ICR and not damage the device only if the inputs are current limited. The recommended current limit shown on most product data sheets is ± ma. Figure 2 and Figure 3 show typical characteristics for input voltage versus input current. Normal operation and correct output state can be expected even when the input voltage exceeds the positive supply voltage. Again, the input current should be externally limited even though internal positive current limiting is achieved in the input protection circuit by the action of Q1. When Q1 is on, it saturates and limits the current to approximately -ma collector current by design. When saturated, Q1 base current increases with input current. This base current is forced into the V DD pin and into the device I DD or the V DD supply through R2 producing the current limiting effects shown in Figure 2. This internal limiting lasts only as long as the input voltage is below the V T of Q2. When the input voltage exceeds the negative supply voltage, normal operation is affected and output voltage states may not be correct. Also, the isolation between channels of multiple devices (duals and quads) can be severely affected. External current limiting must be used since this current is directly shunted by D1 and D2 and no internal limiting is achieved. If normal output voltage states are required, an external input voltage clamp is required (see Figure 4). 8 POST OFFICE BOX 6303 DALLAS, TEXAS 726

circuit-design considerations (continued) PRINCIPLES OF OPERATION INPUT CURRENT INPUT VOLTAGE INPUT CURRENT INPUT VOLTAGE 8 7 TA = 2 C 10 9 TA = 2 C Input Current ma II 6 4 3 2 Input Current ma II 8 7 6 4 3 2 1 1 0 VDD VDD 4 VDD 8 VDD 12 VI Input Voltage V Figure 2 VDD 0 VDD 0.3 VDD 0. VDD 0.7 VDD 0.9 VI Input Voltage V Figure 3 VI RI See Note A Vref 1/2 TLC3702 Positive Voltage Input Current Limit : R I V IV DD 0.3 V ma Negative Voltage Input Current Limit : R I V I V DD ( 0.3 V) ma NOTE A: If the correct input state is required when the negative input exceeds GND, a Schottky clamp is required. Figure 4. Typical Input Current-Limiting Configuration for a LinCMOS Comparator POST OFFICE BOX 6303 DALLAS, TEXAS 726 9

PARAMETER MEASUREMENT INFORMATION The TLC3702 contains a digital output stage which, if held in the linear region of the transfer curve, can cause damage to the device. Conventional operational amplifier/comparator testing incorporates the use of a servo loop which is designed to force the device output to a level within this linear region. Since the servo-loop method of testing cannot be used, we offer the following alternatives for measuring parameters such as input offset voltage, common-mode rejection, etc. To verify that the input offset voltage falls within the limits specified, the limit value is applied to the input as shown in Figure (a). With the noninverting input positive with respect to the inverting input, the output should be high. With the input polarity reversed, the output should be low. A similar test can be made to verify the input offset voltage at the common-mode extremes. The supply voltages can be slewed to provide greater accuracy, as shown in Figure (b) for the V ICR test. This slewing is done instead of changing the input voltages. A close approximation of the input offset voltage can be obtained by using a binary search method to vary the differential input voltage while monitoring the output state. When the applied input voltage differential is equal, but opposite in polarity, to the input offset voltage, the output changes states. Figure 6 illustrates a practical circuit for direct dc measurement of input offset voltage that does not bias the comparator in the linear region. The circuit consists of a switching mode servo loop in which IC1a generates a triangular waveform of approximately 20-mV amplitude. IC1b acts as a buffer, with C2 and R4 removing any residual dc offset. The signal is then applied to the inverting input of the comparator under test, while the noninverting input is driven by the output of the integrator formed by IC1c through the voltage divider formed by R8 and R9. The loop reaches a stable operating point when the output of the comparator under test has a duty cycle of exactly 0%, which can only occur when the incoming triangle wave is sliced symmetrically or when the voltage at the noninverting input exactly equals the input offset voltage. Voltage dividers R8 and R9 provide an increase in input offset voltage by a factor of 100 to make measurement easier. The values of R, R7, R8, and R9 can significantly influence the accuracy of the reading; therefore, it is suggested that their tolerance level be one percent or lower. Measuring the extremely low values of input current requires isolation from all other sources of leakage current and compensation for the leakage of the test socket and board. With a good picoammeter, the socket and board leakage can be measured with no device in the socket. Subsequently, this open socket leakage value can be subtracted from the measurement obtained with a device in the socket to obtain the actual input current of the device. V 1 V Applied VIO Limit VO Applied VIO Limit VO 4 V (a) VIO WITH VIC = 0 V (b) VIO WITH VIC = 4 V Figure. Method for Verifying That Input Offset Voltage Is Within Specified Limits 10 POST OFFICE BOX 6303 DALLAS, TEXAS 726

PARAMETER MEASUREMENT INFORMATION IC1a 1/4 TLC274CN VDD R 1.8 kω 1% C3 0.68 µf Buffer R1 240 kω C2 1 µf R4 47 kω DUT R6 1 MΩ R7 1.8 kω 1% IC1c 1/4 TLC274CN Integrator VIO (X100) C1 0.1 µf R3 100 Ω IC1b 1/4 TLC274CN Triangle Generator R2 10 kω R9 100 Ω 1% R8 10 kω 1% C4 0.1 µf Figure 6. Circuit for Input Offset Voltage Measurement Response time is defined as the interval between the application of an input step function and the instant when the output reaches 0% of its maximum value. Response time for the low-to-high-level output is measured from the leading edge of the input pulse, while response time for the high-to-low-level output is measured from the trailing edge of the input pulse. Response time measurement at low input signal levels can be greatly affected by the input offset voltage. The offset voltage should be balanced by the adjustment at the inverting input as shown in Figure 7, so that the circuit is just at the transition point. A low signal, for example 10-mV or -mv overdrive, causes the output to change state. POST OFFICE BOX 6303 DALLAS, TEXAS 726 11

PARAMETER MEASUREMENT INFORMATION VDD Pulse Generator 1 µf 1 V 10 Ω 10-Turn Potentiometer 1 V 0 Ω 1 kω 0.1 µf DUT CL (see Note A) TEST CIRCUIT Overdrive Overdrive Input 100 mv Input 100 mv Low-to-High Level Output 0% 90% High-to-Low Level Output 90% 0% 10% 10% tr tf tplh tphl NOTE A: CL includes probe and jig capacitance. VOLTAGE WAVEFORMS Figure 7. Response, Rise, and Fall Times Circuit and Voltage Waveforms 12 POST OFFICE BOX 6303 DALLAS, TEXAS 726

TYPICAL CHARACTERISTICS Table of Graphs FIGURE VIO Input offset voltage Distribution 8 IIB Input bias current Free-air temperature 9 CMRR Common-mode rejection ratio Free-air temperature 10 ksvr Supply-voltage rejection ratio Free-air temperature 11 VOH High-level output current Free-air temperature 12 High-level output current 13 VOL Low-level output voltage Low-level output current 14 Free-air temperature 1 tt Transition time Load capacitance 16 Supply current response Time 17 Low-to-high-level output response Low-to-high level output propagation delay time 18 High-to-low level output response High-to-low level output propagation delay time 19 tplh Low-to-high level output propagation delay time Supply voltage 20 tphl High-to-low level output propagation delay time Supply voltage 21 Frequency 22 IDD Supply current Supply voltage 23 Free-air temperature 24 Number of Units 200 180 160 140 120 100 80 60 40 20 VDD = V VIC = 2. V TA = 2 C DISTRIBUTION OF INPUT OFFSET VOLTAGE ÉÉ ÉÉ ÉÉ Ç ÉÉ Ç ÉÉ Ç ÉÉ Ç ÉÉ ÇÇ ÉÉ ÇÇ ÇÇ ÉÉÉ ÇÇÉÉ ÇÇ ÉÉÉ ÇÇÉÉ ÇÉ ÇÇ ÇÇ ÉÉ ÇÇÉÉ ÇÇÇ É 698 Units Tested From 4 Wafer Lots 0 4 3 2 1 0 1 2 3 4 IB Input Bias Current na I 10 1 0.1 0.01 VDD = V VIC = 2. V INPUT BIAS CURRENT FREE-AIR TEMPERATURE 0.001 2 0 7 100 12 VIO Input Offset Voltage mv TA Free-Air Temperature C Figure 8 Figure 9 Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. POST OFFICE BOX 6303 DALLAS, TEXAS 726 13

TYPICAL CHARACTERISTICS COMMON-MODE REJECTION RATIO FREE-AIR TEMPERATURE SUPPLY VOLTAGE REJECTION RATIO FREE-AIR TEMPERATURE 90 90 CMRR Common-Mode Rejection Ratio db 88 86 84 82 80 78 76 74 72 VDD = V k SVR Supply Voltage Rejection Ratio db 88 86 84 82 80 78 76 74 72 VDD = V to 10 V 70 7 0 2 0 2 0 7 100 12 TA Free-Air Temperature C Figure 10 70 7 0 2 0 2 0 7 100 12 TA Free-Air Temperature C Figure 11 HIGH-LEVEL OUTPUT VOLTAGE FREE-AIR TEMPERATURE HIGH-LEVEL OUTPUT VOLTAGE HIGH-LEVEL OUTPUT CURRENT VOH High-Level Outout Voltage V 4.9 4.9 4.8 4.8 4.7 4.7 4.6 4.6 4. VDD = V IOH = 4 ma High-Input Level Output Voltage V VOH VDD 0.2 0. 0.7 1 1.2 1. 1.7 TA = 2 C 3 V VDD = 16 V 10 V 4 V V 4. 7 0 2 0 2 0 7 100 12 TA Free-Air Temperature C Figure 12 2 0 2. 7. 10 12. 1 17. 20 IOH High-Level Output Current ma Figure 13 Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. 14 POST OFFICE BOX 6303 DALLAS, TEXAS 726

TYPICAL CHARACTERISTICS VOL Low-Level Output Voltage V 1. 1.2 1 0.7 0. 0.2 LOW-LEVEL OUTPUT VOLTAGE LOW-LEVEL OUTPUT CURRENT TA = 2 C 3 V 4 V 10 V VDD = 16 V V V OL Low-Level Output Voltage mv 400 30 300 20 200 10 100 0 LOW-LEVEL OUTPUT VOLTAGE FREE-AIR TEMPERATURE VDD = V IOL = 4 ma 0 0 2 4 6 8 10 12 14 16 18 20 IOL Low-Level Output Current ma Figure 14 0 7 0 2 0 2 0 7 100 12 TA Free-Air Temperature C Figure 1 t t Transition Time ns 20 22 200 17 10 12 100 7 0 2 VDD = V TA = 2 C OUTPUT TRANSITION TIME LOAD CAPACITANCE Rise Time Fall Time I DD Supply Current ma Output Voltage V 10 0 0 SUPPLY CURRENT RESPONSE TO AN OUTPUT VOLTAGE TRANSITION VDD = V CL = 0 pf f = 10 khz 0 0 200 400 600 800 1000 CL Load Capacitance pf Figure 16 t Time Figure 17 Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. POST OFFICE BOX 6303 DALLAS, TEXAS 726 1

TYPICAL CHARACTERISTICS LOW-TO-HIGH-LEVEL OUTPUT RESPONSE FOR VARIOUS INPUT OVERDRIVES HIGH-TO-LOW-LEVEL OUTPUT RESPONSE FOR VARIOUS INPUT OVERDRIVES VO Output Voltage V 0 40 mv 20 mv 10 mv mv 2 mv VO Output Voltage V 0 40 mv 20 mv 10 mv mv 2 mv Differential Input Voltage mv 100 0 VDD = V TA = 2 C CL = 0 pf Differential Input Voltage mv 100 0 VDD = V TA = 2 C CL = 0 pf 0 1 2 3 4 0 1 2 3 4 tplh Low-to-High-Level Output Response Time µs tphl High-to-Low-Level Output Response Time µs Figure 18 Figure 19 t PLH Low-to-High-Level Output Response µs 6 4 3 2 1 CL = 0 pf TA = 2 C LOW-TO-HIGH-LEVEL OUTPUT RESPONSE TIME SUPPLY VOLTAGE Overdrive = 2 mv 20 mv 40 mv mv 10 mv 0 0 2 4 6 8 10 12 14 16 tphl High-to-Low-Level Output Response µs 6 4 3 2 1 CL = 0 pf TA = 2 C HIGH-TO-LOW-LEVEL OUTPUT RESPONSE TIME SUPPLY VOLTAGE mv 10 mv 20 mv 40 mv Overdrive = 2 mv 0 0 2 4 6 8 10 12 14 16 VDD Supply Voltage V VDD Supply Voltage V Figure 20 Figure 21 16 POST OFFICE BOX 6303 DALLAS, TEXAS 726

TYPICAL CHARACTERISTICS V DD Supply Current µ A 10000 1000 100 AVERAGE SUPPLY CURRENT (PER COMPARATOR) FREQUENCY TA = 2 C CL = 0 pf VDD = 16 V 4 V 10 V V V DD Supply Current µ A 40 3 30 2 20 1 10 Outputs Low No Loads SUPPLY CURRENT SUPPLY VOLTAGE TA = 40 C TA = 8 C TA = C TA = 2 C TA = 12 C 3 V 10 0.01 0.1 1 10 100 f Frequency khz Figure 22 0 0 1 2 3 4 6 7 8 VDD Supply Voltage V Figure 23 SUPPLY CURRENT FREE-AIR TEMPERATURE IDD Supply Current µa 30 2 20 1 10 VDD = V No Load Outputs Low Outputs High 0 7 0 2 0 2 0 7 100 12 TA Free-Air Temperature C Figure 24 Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. POST OFFICE BOX 6303 DALLAS, TEXAS 726 17

APPLICATION INFORMATION The inputs should always remain within the supply rails in order to avoid forward biasing the diodes in the electrostatic discharge (ESD) protection structure. If either input exceeds this range, the device is not damaged as long as the input is limited to less than ma. To maintain the expected output state, the inputs must remain within the common-mode range. For example, at 2 C with V DD = V, both inputs must remain between 0.2 V and 4 V to ensure proper device operation. To ensure reliable operation, the supply should be decoupled with a capacitor (0.1 µf) that is positioned as close to the device as possible. The TLC3702 has internal ESD-protection circuits that prevent functional failures at voltages up to 2000 V as tested under MIL-STD-883C, Method 301.2; however, care should be exercised in handling these devices as exposure to ESD may result in the degradation of the device parametric performance. Table of Applications FIGURE Pulse-width-modulated motor speed controller 2 Enhanced supply supervisor 26 Two-phase nonoverlapping clock generator 27 Micropower switching regulator 28 12 V V DIR SN7603 Half-H Driver V 10 kω 1/2 TLC3702 10 kω 100 kω C1 0.01 µf (see Note B) See Note A 1/2 TLC3704 EN 12 V Motor 10 kω V 10 kω Motor Speed Control Potentiometer DIR EN SN7604 Half-H Driver V Direction Control S1 SPDT NOTES: A. The recommended minimum capacitance is 10 µf to eliminate common ground switching noise. B. Adjust C1 for change in oscillator frequency. Figure 2. Pulse-Width-Modulated Motor Speed Controller 18 POST OFFICE BOX 6303 DALLAS, TEXAS 726

APPLICATION INFORMATION V 12-V Sense 3.3 kω 1 kω 12 V VCC 1/2 TLC3702 10 kω RESIN TL770A SENSE RESET V To µp Reset REF CT GND V(UNREG) (see Note A) R1 2. V 1/2 TLC3702 1 µf To µp Interrupt Early Power Fail CT (see Note B) R2 Monitors VDC Rail Monitors 12 VDC Rail Early Power Fail Warning (R1 R2) NOTES: A. V (UNREG) 2. R2 B. The value of CT determines the time delay of reset. Figure 26. Enhanced Supply Supervisor POST OFFICE BOX 6303 DALLAS, TEXAS 726 19

APPLICATION INFORMATION 12 V 12 V R1 100 kω (see Note B) 12 V 1/2 TLC3702 1/2 TLC3702 100 kω R2 kω (see Note C) 1OUT 22 kω 100 kω 100 kω C1 0.01 µf (see Note A) R3 100 kω (see Note B) 1/2 TLC3702 2OUT 12 V 1OUT 2OUT NOTES: A. Adjust C1 for a change in oscillator frequency where: 1/f = 1.8(100 kω)c1 B. Adjust R1 and R3 to change duty cycle C. Adjust R2 to change deadtime Figure 27. Two-Phase Nonoverlapping Clock Generator 20 POST OFFICE BOX 6303 DALLAS, TEXAS 726

APPLICATION INFORMATION V I 6 V to 16 V I L 0.01 ma to 0.2 ma (R1 V O R2) 2. R2 VI 100 kω 1/2 TLC3702 100 kω 100 kω 1/2 TLC3702 C1 180 µf (see Note A) VI SK904 (see Note C) G S D IN818 VI 47 µf Tantalum 100 kω TLC271 (see Note B) VI R1 100 kω 470 µf R = 6 Ω L = 1 mh (see Note D) RL VO R2 100 kω C2 100 pf 100 kω 270 kω VI LM38 2. V NOTES: A. Adjust C1 for a change in oscillator frequency B. TLC271 Tie pin 8 to pin 7 for low bias operation C. SK904 VDS = 40 V IDS = 1 A D. To achieve microampere current drive, the inductance of the circuit must be increased. Figure 28. Micropower Switching Regulator POST OFFICE BOX 6303 DALLAS, TEXAS 726 21

D (R-PDSO-G**) 14 PIN SHOWN MECHANICAL DATA PLASTIC SMALL-OUTLINE PACKAGE 0.00 (1,27) 0.020 (0,1) 0.014 (0,3) 0.010 (0,2) M 14 8 0.17 (4,00) 0.10 (3,81) 0.244 (6,20) 0.228 (,80) 0.008 (0,20) NOM Gage Plane 1 A 7 0 8 0.010 (0,2) 0.044 (1,12) 0.016 (0,40) 0.069 (1,7) MAX 0.010 (0,2) 0.004 (0,10) Seating Plane 0.004 (0,10) DIM PINS ** 8 14 16 A MAX 0.197 (,00) 0.344 (8,7) 0.394 (10,00) A MIN 0.189 (4,80) 0.337 (8,) 0.386 (9,80) 4040047/ D 10/96 NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,1). D. Falls within JEDEC MS-012 22 POST OFFICE BOX 6303 DALLAS, TEXAS 726

FK (S-CQCC-N**) 28 TERMINAL SHOWN MECHANICAL DATA LEADLESS CERAMIC CHIP CARRIER 18 17 16 1 14 13 12 NO. OF TERMINALS ** MIN A MAX MIN B MAX 19 11 20 0.342 (8,69) 0.38 (9,09) 0.307 (7,80) 0.38 (9,09) A SQ B SQ 20 21 22 23 24 2 26 27 28 1 2 3 4 10 9 8 7 6 28 44 2 68 84 0.442 (11,23) 0.640 (16,26) 0.739 (18,78) 0.938 (23,83) 1.141 (28,99) 0.48 (11,63) 0.660 (16,76) 0.761 (19,32) 0.962 (24,43) 1.16 (29,9) 0.406 (10,31) 0.49 (12,8) 0.49 (12,8) 0.80 (21,6) 1.047 (26,6) 0.48 (11,63) 0.60 (14,22) 0.60 (14,22) 0.88 (21,8) 1.063 (27,0) 0.020 (0,1) 0.010 (0,2) 0.080 (2,03) 0.064 (1,63) 0.020 (0,1) 0.010 (0,2) 0.0 (1,40) 0.04 (1,14) 0.04 (1,14) 0.03 (0,89) 0.028 (0,71) 0.022 (0,4) 0.00 (1,27) 0.04 (1,14) 0.03 (0,89) 4040140/ D 10/96 NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. This package can be hermetically sealed with a metal lid. D. The terminals are gold plated. E. Falls within JEDEC MS-004 POST OFFICE BOX 6303 DALLAS, TEXAS 726 23

JG (R-GDIP-T8) MECHANICAL DATA CERAMIC DUAL-IN-LINE PACKAGE 0.400 (10,20) 0.3 (9,00) 8 0.280 (7,11) 0.24 (6,22) 1 4 0.06 (1,6) 0.04 (1,14) 0.020 (0,1) MIN 0.310 (7,87) 0.290 (7,37) 0.200 (,08) MAX Seating Plane 0.130 (3,30) MIN 0.063 (1,60) 0.01 (0,38) 0.100 (2,4) 0.023 (0,8) 0.01 (0,38) 0.014 (0,36) 0.008 (0,20) 0 1 4040107/C 08/96 NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. This package can be hermetically sealed with a ceramic lid using glass frit. D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. E. Falls within MIL-STD-183 GDIP1-T8 24 POST OFFICE BOX 6303 DALLAS, TEXAS 726

P (R-PDIP-T8) MECHANICAL DATA PLASTIC DUAL-IN-LINE PACKAGE 0.400 (10,60) 0.3 (9,02) 8 0.260 (6,60) 0.240 (6,10) 1 4 0.070 (1,78) MAX 0.020 (0,1) MIN 0.310 (7,87) 0.290 (7,37) 0.200 (,08) MAX Seating Plane 0.12 (3,18) MIN 0.100 (2,4) 0 1 0.021 (0,3) 0.01 (0,38) 0.010 (0,2) M 0.010 (0,2) NOM 4040082/ B 03/9 NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Falls within JEDEC MS-001 POST OFFICE BOX 6303 DALLAS, TEXAS 726 2

IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI s standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ( CRITICAL APPLICATIONS ). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER S RISK. In order to minimize risks associated with the customer s applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI s publication of information regarding any third party s products or services does not constitute TI s approval, warranty or endorsement thereof. Copyright 1998, Texas Instruments Incorporated