Electronics Materials-Stress caused by thermal mismatch

Similar documents
Sherlock Solder Models

Thermal Cycling and Fatigue

Electronic materials and components-semiconductor packages

BGA/CSP Re-balling Bob Doetzer Circuit Technology Inc.

Chapter 11 Testing, Assembly, and Packaging

Application Note 5026

B. Flip-Chip Technology

USING SIGNATURE IDENTIFICATION FOR RAPID AND EFFECTIVE X-RAY INSPECTION OF BALL GRID ARRAYS

Ideal solder joints form reliable, electrically

Ceramic Monoblock Surface Mount Considerations

AMTS STANDARD WORKSHOP PRACTICE. Bond Design

Innovations Push Package-on-Package Into New Markets. Flynn Carson. STATS ChipPAC Inc Kato Rd Fremont, CA 94538

Application Note. Soldering Guidelines for Module PCB Mounting Rev 13

!"#$"%&' ()#*+,-+.&/0(

Study on Solder Joint Reliability of Fine Pitch CSP

REDUCED 2ND LEVEL SOLDER JOINT LIFE TIME OF LOW-CTE MOLD COMPOUND PACKAGES

How to Reduce Stress in Parts. Week 2 Lecture

Chapter 2. Literature Review

Soldering Module Packages Having Large Asymmetric Pads

Design and Development of True-CSP

Materials. Density, Hooke's law, Young modulus. 174 minutes. 174 marks. Page 1 of 29

Specifications subject to change Packaging

Flip-Chip PBGA Package ConstructionÑ Assembly and Board-Level Reliability

A New Type of Very High Reliability Torsion IDC Which Can Accept A Large Range of Wire Gauges

TOLERANCE FORGOTTEN: IMPACTS OF TODAY S COMPONENT PACKAGING AND COPPER ROUTING ON ELECTRONIC

Co-design for Low Warpage and High Reliability in Advanced Package with TSV- Free Interposer (TFI)

High efficient heat dissipation on printed circuit boards

Endoscopic Inspection of Area Array Packages

Assembly/Packagng RF-PCB. Thick Film. Thin Film. Screening/Test. Design Manual

Getting the FLI Lead Out. Thomas J. De Bonis Assembly & Test Technology Development Technology and Manufacturing Group

CHAPTER 11: Testing, Assembly, and Packaging

Interesting Customer Questions

Throughout the course best practice will be observed as described in International Standard IPC 610.

SATECH INC. The Solutions Provider!

Bob Willis Process Guides

Low Thermal Resistance Flip-Chip Bonding of 850nm 2-D VCSEL Arrays Capable of 10 Gbit/s/ch Operation

Capacitors. Damage Prevention When Soldering Ceramic Chip Capacitors

Capabilities of Flip Chip Defects Inspection Method by Using Laser Techniques

Benzocyclobutene Polymer dielectric from Dow Chemical used for wafer-level redistribution.

mcube LGA Package Application Note

IPC J-STD-001E TRAINING AND CERTIFICATION PROGRAM LESSON PLAN FOR TRAINING CERTIFIED IPC SPECIALIST (CIS)

inemi Statement of Work (SOW) Packaging TIG Primary Factors in Component Warpage

Surface Mount Rework Techniques

QUALITY SEMICONDUCTOR, INC.

An Introduction to Electronics Systems Packaging. Prof. G. V. Mahesh. Department of Electronic Systems Engineering

(12) Patent Application Publication (10) Pub. No.: US 2006/ A1

Design of Machine Elements I Prof. G. Chakraborty Department of Mechanical Engineering Indian Institute of Technology Kharagpur

AN5046 Application note

Precision Folding Technology

Design Manual for M.C.M.E.L ALUMINUM STAIRCASE System

Modelling the Impact of Conformal Coating Penetration on QFN Reliability

Application Note. Soldering Guidelines for Surface Mount Filters. 1. Introduction. 2. General

!"#$%&'()'*"+,+$&#' ' '

Solder Fillets of Surface Mounted Connectors

Thin Film Resistor Integration into Flex-Boards

Application Bulletin 240

BGA Solder Balls Formation by Induction Heating

Silicon Interposers enable high performance capacitors

Flip-Chip for MM-Wave and Broadband Packaging

Module No. # 07 Lecture No. # 35 Vapour phase soldering BGA soldering and De-soldering Repair SMT failures

Challenges of Evolving Technology in the Workplace. Tips. Bubba Powers. Board Density. Best Rework Soldering Practices. Power. Substrates.

Two major features of this text

SOLDERABLE ANISOTROPIC CONDUCTIVE ADHESIVES FOR 3D PACKAGE APPLICATIONS

Inspection Method Sheet

!"#$%&'()'*"+,+$&#' ' '

Research in Support of the Die / Package Interface

Application Note NCP/NXFT/NXRT Series. NCP/NXFT/NXRT Series. NCP/NXFT/NXRT Series. NTC Thermistor. Features. Applications.

BOARD DESIGN, SURFACE MOUNT ASSEMBLY AND BOARD LEVEL RELIABILITY ASPECTS OF FUSIONQUAD TM PACKAGES

Surface Mount Technology Integration of device connection technology in the SMT process Let s connect. White Paper

BGA inspection and rework with HR 600/2 Failure analysis and assembly repair

SMX-1000 Plus SMX-1000L Plus

EMERGING SUBSTRATE TECHNOLOGIES FOR PACKAGING

Application Note. Soldering Guidelines for SMPS Multilayer Ceramic Capacitor Assemblies

Surface Mount Removal Techniques Using MX-5200 Soldering & Rework System

Enabling concepts: Packaging Technologies

Is Now Part of To learn more about ON Semiconductor, please visit our website at

Chip Assembly on MID (Molded Interconnect Device) A Path to Chip Modules with increased Functionality

ADVANCED HAND SOLDERING TECHNIQUES TRAINING CERTIFICATION TEST (DVD-111C) v.1

Void Reduction in Reflow Soldering Processes by Sweep Stimulation of PCB Substrate

High Frequency Single & Multi-chip Modules based on LCP Substrates

Handling and Processing Details for Ceramic LEDs Application Note

WLP User's Guide. CMOS IC Application Note. Rev.1.0_03. ABLIC Inc., 2014

Module 3 Selection of Manufacturing Processes

Analysis signal transitions characteristics of BGA-via multi-chip module Baolin Zhou1,a, Dejian Zhou1,b

MIL-STD-883E METHOD BOND STRENGTH (DESTRUCTIVE BOND PULL TEST)

1/2/2016. Lecture Slides. Screws, Fasteners, and the Design of Nonpermanent Joints. Reasons for Non-permanent Fasteners

SMTA Great Lakes Chapter Meeting

High Efficient Heat Dissipation on Printed Circuit Boards. Markus Wille, R&D Manager, Schoeller Electronics Systems GmbH

Overcoming the Challenges of HDI Design

MAAP Power Amplifier, 15 W GHz Rev. V1. Features. Functional Schematic. Description. Pin Configuration 2. Ordering Information

An Introduction to Electronics Systems Packaging. Prof. G. V. Mahesh. Department of Electronic Systems Engineering

joining materials - wood

(12) United States Patent (10) Patent No.: US 6,387,795 B1

INFLUENCE OF SOME MODIFICATIONS OF LOCAL GEOMETRY ON THE STRESS STATES IN ADHESIVE BONDED LAP JOINTS

POSSUM TM Die Design as a Low Cost 3D Packaging Alternative

Impact of Young Modulus of Epoxy Glue to Copper Wire Bonding

Technology Development & Integration Challenges for Lead Free Implementation. Vijay Wakharkar. Assembly Technology Development Intel Corporation

TGP GHz 180 Phase Shifter. Primary Applications. Product Description. Measured Performance

UNITED STATES PATENT AND TRADEMARK OFFICE BEFORE THE PATENT TRIAL AND APPEAL BOARD. BROADCOM CORPORATION Petitioner v. TESSERA, INC. Patent Owner.

To See is to Survive!

Transcription:

Electronics Materials-Stress caused by thermal mismatch The point was well made in the early 1970s by David Boswell that surface mount assemblies have many issues in common with civil engineering. For example, although there are major differences in scale and dimensions, the stress analysis of a chip component mounted at opposite ends has parallels with the stresses imposed by the environment on a bridge, and there are benefits from thinking in terms of the ability of both structures to withstand those stresses. In the construction shown in Figure 1, the thermal expansions of the component and the printed board can be assumed to be different, and the thermal mismatch Du is given by: where De = the difference in CTE between the materials L = the longest dimension of the component (often the diagonal) DT = the temperature change Figure 1: Thermal mismatch in solder joints In most mechanical structures, such thermal mismatch would be accommodated by elastic deformation, resulting sometimes in a high stress in the structure. With

soldered assemblies, however, the situation is different, as the strength of the solder is low compared with that of the usual engineering materials. With leadless components, the materials of component and substrate are comparatively so rigid that a large part of the mismatch has to be accommodated by plastic deformation in the solder joints. In this case, repeated movement due to temperature changes produces a cyclic stress (Figure 2), and fatigue failure may eventually follow. Figure 2: CTE mismatch producing cyclic stress The shear strain experienced depends on the CTE mismatch between the materials and the length : height ratio of the joint. As CTE mismatch increases, so does the strain, and thus the thermal cycling life decreases. If rigid solder joints are to survive cycling during the specified life, the component size may have to be limited or the stand-off height increased to withstand large temperature fluctuations and CTE mismatch. The Column Grid Array is an example of a package where the standoff height is deliberately made higher than a normal BGA (by using columns of high-melting solder) in order to accommodate CTE differences between its ceramic body and a PCB substrate.

Column grid array detail Thermal mismatch, as a cause of plastic deformation in the solder, leading to fatigue fracture, finds its origin not only in differences in CTE, but also in differing rates of temperature change. During both soldering and operational life, the rates of heating and cooling of components and substrate are in general not the same, so that temperature differences are created, even if the CTEs are matched, and these temperature differences generate stresses. In practice, the stresses fortunately remain fairly small, provided that no incorrect constructions have been used. However, if the rate of temperature change is very fast, as is the case in thermal shock testing, these stresses may become high. So far we have been looking at rigid joints. However, with components having relatively flexible leads, a considerable part of the mismatch can be taken up as elastic deformation. But what kinds of joints are present on an assembly? And how well are they likely to stand up to thermal fatigue? Rigid joints The rigid lap joint occurs in a number of forms within printed circuit assemblies. It occurs on leadless chip components (Figure 3) such as chip capacitors. Figure 3: A cross-section through solder structure leadless chip

This is one of the larger and stronger joints in the surface mount family because of the outside fillet. However, the conceptually similar joints on leadless chip carriers are by far the most troublesome type of joint, because the components are large and joints are relatively small and weak. For this reason, leadless chip carriers often have extra solder areas on the side of the carrier. Usually semicircular, these are referred to as castellations. However, it is still not proven whether such side joints improve long-term reliability, and non-uniform joints on the periphery of a carrier tend to cause stress concentration, leading to the failure of individual fillets. Castellations on a leadless chip carrier Die/substrate and similar bonds (Figure 4) also use a lap joint, and here the limitation in component size is most evident. Where a continuous thin joint is not required (for example, for thermal reasons), then one strategy to reduce stresses is to divide the bond area into a number of discrete pads using solder dams. Figure 4: A cross-section through solder structure die or substrate bonding Solder bumps (Figure 5), as used in the ball grid array or flip chip, represent a form of multiple lap joint in which the size of the joint elements has been defined in this way, usually by solder resist.

Figure 5: A cross-section through solder structure solder bump All forms of lap joint share the basic problem that any mismatches of CTE must be accommodated by the joint. This limits the size of the parts being joined, and joint reliability depends on: the linear dimensions of the joint the solder joint thickness the mechanical properties of all the materials used. Compliant joints The compliant lap joint used with leaded components (Figure 6) is generally smaller than the rigid lap joint, and lead flexibility is intended to compensate for any CTE mismatches. However, lead compliance is a major factor in determining stress on the joint, and this depends on the design: there can be a >100:1 variation in joint stiffness. More seriously, if the amount of solder is excessive or uneven, this counteracts the intended flexibility of the lead. Excessive solder reduces lead compliance

Figure 6: A cross-section through solder structure compliant leaded chip carrier (J-lead) Any expansion due to CTE mismatches will cause stress concentrations at the heel of the joint, where failure normally starts. The strength of the minimum-solder joint thus depends on the quality of the heel: while the fillet should not rise more than two-thirds of the height to the knee, it must be above the heel. The compliant butt joint (Figure 7) is used with leaded components like plastic leaded chip carriers (PLCCs), where the lead is usually bent into a J shape. This narrow solder fillet is very attractive for high density designs and again relies on lead geometry and flexibility to compensate for any mismatches in CTE. However, this is inherently a weak fillet, and it cannot be strengthened by placing solder on top of the lead, inside the curvature. Figure 7: A cross-section through solder structure compliant leaded chip carrier (gull wing) The attachment reliability is determined by: the diagonal lead stiffness the minimum load bearing area of the joint which is subjected to a shear force transmitted by the lead the solder joint thickness. Author: Martin Tarr Source: http://www.ami.ac.uk/courses/topics/0162_sctm/index.html