Octal Sample-and-Hold with Multiplexed Input SMP18

Similar documents
SMP04 SPECIFICATIONS ELECTRICAL CHARACTERISTICS

OBSOLETE. Low Cost Quad Voltage Controlled Amplifier SSM2164 REV. 0

AD9300 SPECIFICATIONS ELECTRICAL CHARACTERISTICS ( V S = 12 V 5%; C L = 10 pf; R L = 2 k, unless otherwise noted) COMMERCIAL 0 C to +70 C Test AD9300K

Improved Second Source to the EL2020 ADEL2020

Single Supply, Rail to Rail Low Power FET-Input Op Amp AD820

Single Supply, Rail to Rail Low Power FET-Input Op Amp AD820

High Common-Mode Rejection. Differential Line Receiver SSM2141 REV. B FUNCTIONAL BLOCK DIAGRAM FEATURES. High Common-Mode Rejection

LC2 MOS Octal 8-Bit DAC AD7228A

Four-Channel Sample-and-Hold Amplifier AD684

OP SPECIFICATIONS ELECTRICAL CHARACTERISTICS (V S = ± V, T A = C, unless otherwise noted.) OPA/E OPF OPG Parameter Symbol Conditions Min Typ Max Min T

OBSOLETE. High-Speed, Dual Operational Amplifier OP271 REV. A. Figure 1. Simplified Schematic (One of the two amplifiers is shown.

Matched Monolithic Quad Transistor MAT04

1.2 V Precision Low Noise Shunt Voltage Reference ADR512

Ultrafast Comparators AD96685/AD96687

LC2 MOS Dual 12-Bit DACPORTs AD7237A/AD7247A

High Common-Mode Voltage Difference Amplifier AD629

High Accuracy 8-Pin Instrumentation Amplifier AMP02

Dual Picoampere Input Current Bipolar Op Amp AD706

200 ma Output Current High-Speed Amplifier AD8010

CMOS 8-Bit Buffered Multiplying DAC AD7524

AD864/AD8642/AD8643 TABLE OF CONTENTS Specifications... 3 Electrical Characteristics... 3 Absolute Maximum Ratings... 5 ESD Caution... 5 Typical Perfo

Low Cost, General Purpose High Speed JFET Amplifier AD825

OBSOLETE. Ultrahigh Speed Window Comparator with Latch AD1317

150 μv Maximum Offset Voltage Op Amp OP07D

Single Supply, Low Power Triple Video Amplifier AD813

Dual, Current Feedback Low Power Op Amp AD812

Precision Micropower Single Supply Operational Amplifier OP777

Single Supply, Low Power, Triple Video Amplifier AD8013

Quad Picoampere Input Current Bipolar Op Amp AD704

Ultrafast TTL Comparators AD9696/AD9698

Octal, RS-232/RS-423 Line Driver ADM5170

Quad Audio Switch REV. B BLOCK DIAGRAM OF ONE SWITCH CHANNEL

Dual Picoampere Input Current Bipolar Op Amp AD706

Precision, Low Power, Micropower Dual Operational Amplifier OP290

+5 V Powered RS-232/RS-422 Transceiver AD7306

Precision, Low Power, Micropower Dual Operational Amplifier OP290

High Speed 12-Bit Monolithic D/A Converters AD565A/AD566A

Dual 12-Bit Double-Buffered Multiplying CMOS D/A Converter DAC8222

Quad Low Offset, Low Power Operational Amplifier OP400

Voltage-to-Frequency and Frequency-to-Voltage Converter ADVFC32

Dual Low Power Operational Amplifier, Single or Dual Supply OP221

12-Bit Successive-Approximation Integrated Circuit A/D Converter AD ADC80

High Speed, Low Power Dual Op Amp AD827

Quad Matched 741-Type Operational Amplifiers OP11

OBSOLETE. Self-Contained Audio Preamplifier SSM2017 REV. B

380 MHz, 25 ma, Triple 2:1 Multiplexers AD8183/AD8185

PART MAX5166NECM MAX5166MCCM MAX5166LECM MAX5166MECM OUT31 MAX5166 TQFP. Maxim Integrated Products 1

9-Bit, 30 MSPS ADC AD9049 REV. 0. Figure 1. Typical Connections FUNCTIONAL BLOCK DIAGRAM

+2.7 V to +5.5 V, Parallel Input, Voltage Output 8-Bit DAC AD7801

Quad 12-Bit Digital-to-Analog Converter (Serial Interface)

Dual, Ultralow Distortion, Ultralow Noise Op Amp AD8599

Wideband, High Output Current, Fast Settling Op Amp AD842

Quad 7 ns Single Supply Comparator AD8564

15 MHz, Rail-to-Rail, Dual Operational Amplifier OP262-EP

ADC Bit High-Speed µp-compatible A/D Converter with Track/Hold Function

Low Power. Video Op Amp with Disable AD810 REV. A. Closed-Loop Gain and Phase vs. Frequency, G = +2, R L = 150, R F = 715 Ω

LC 2 MOS Precision 5 V Quad SPST Switches ADG661/ADG662/ADG663

Very Low Distortion, Precision Difference Amplifier AD8274

+3 Volt, Serial Input. Complete 12-Bit DAC AD8300

250 MHz, General Purpose Voltage Feedback Op Amps AD8047/AD8048

DACPORT Low Cost, Complete P-Compatible 8-Bit DAC AD557*

Dual Picoampere Input Current Bipolar Op Amp AD706

Micropower Precision CMOS Operational Amplifier AD8500

Ultrafast 7 ns Single Supply Comparator AD8561

10-Bit, 40 MSPS/60 MSPS A/D Converter AD9050 REV. B. Figure 1. Typical Connections FUNCTIONAL BLOCK DIAGRAM

Switched Capacitor Voltage Converter with Regulated Output ADP3603*

CA5260, CA5260A. 3MHz, BiMOS Microprocessor Operational Amplifiers with MOSFET Input/CMOS Output. Features. Description.

Octal, RS-232/RS-423 Line Driver ADM5170

10-Bit High Speed Multiplying D/A Converter (Universal Digital Logic Interface) DAC10*

Ultraprecision Operational Amplifier OP177

Low Power, Rail-to-Rail Output, Precision JFET Amplifiers AD8641/AD8642/AD8643

Self-Contained Audio Preamplifier SSM2019

+5 Volt, Parallel Input Complete Dual 12-Bit DAC AD8582

AD MHz, 20 V/μs, G = 1, 10, 100, 1000 i CMOS Programmable Gain Instrumentation Amplifier. Preliminary Technical Data FEATURES

Dual/Quad Low Power, High Speed JFET Operational Amplifiers OP282/OP482

8-Bit A/D Converter AD673 REV. A FUNCTIONAL BLOCK DIAGRAM

OBSOLETE. Parameter AD9621 AD9622 AD9623 AD9624 Units

High Speed, Low Power Dual Op Amp AD827

9- and 11-Channel, Muxed Input LCD Reference Buffers AD8509/AD8511

Low Cost Instrumentation Amplifier AD622

Quad 150 MHz Rail-to-Rail Amplifier AD8044

Single-Supply, Rail-to-Rail, Low Power, FET Input Op Amp AD820

Dual, Low Power Video Op Amp AD828

Microprocessor-Compatible 12-Bit D/A Converter AD667*

HA MHz, PRAM Four Channel Programmable Amplifiers. Features. Applications. Pinout. Ordering Information

LC 2 MOS 5 Ω RON SPST Switches ADG451/ADG452/ADG453

Low Cost 10-Bit Monolithic D/A Converter AD561

Single Channel Protector in an SOT-23 Package ADG465

OBSOLETE. Charge Pump Regulator for Color TFT Panel ADM8830

10-Channel Gamma Buffer with VCOM Driver ADD8710

781/ /

THE UNIVERSITY OF NEW SOUTH WALES. School of Electrical Engineering & Telecommunication FINAL EXAMINATION. Session 1, ELEC3106 Electronics

2.7 V to 5.5 V, 400 ksps 8-/10-Bit Sampling ADC AD7813

12-Bit Successive-Approximation Integrated Circuit ADC ADADC80

CMOS Switched-Capacitor Voltage Converters ADM660/ADM8660

OBSOLETE TTL/CMOS INPUTS* TTL/CMOS OUTPUTS TTL/CMOS TTL/CMOS OUTPUTS DO NOT MAKE CONNECTIONS TO THESE PINS INTERNAL 10V POWER SUPPLY

High Speed, G = +2, Low Cost, Triple Op Amp ADA4862-3

Ultralow Offset Voltage Dual Op Amp AD708

6 db Differential Line Receiver

Rail-to-Rail, High Output Current Amplifier AD8397

Transcription:

a FEATURES High Speed Version of SMP Internal Hold Capacitors Low Droop Rate TTL/CMOS Compatible Logic Inputs Single or Dual Supply Operation Break-Before-Make Channel Addressing Compatible With CD Pinout Low Cost APPLICATIONS Multiple Path Timing Deskew for A.T.E. Memory Programmers Mass Flow/Process Control Systems Multichannel Data Acquisition Systems Robotics and Control Systems Medical and Analytical Instrumentation Event Analysis Stage Lighting Control GENERAL DESCRIPTION The SMP is a monolithic octal sample-and-hold; it has eight internal buffer amplifiers, input multiplexer, and internal hold capacitors. It is manufactured in an advanced oxide isolated CMOS technology to obtain high accuracy, low droop rate, and fast acquisition time. The SMP has a typical linearity error of only.% and can accurately acquire a -bit input signal to ±/ LSB in less than. microseconds. The SMP s output swing includes the negative supply in both single and dual supply operation. The SMP was specifically designed for systems that use a calibration cycle to adjust a multiple of system parameters. The low cost and high level of integration make the SMP ideal for calibration requirements that have previously required an ASIC, or high cost multiple D/A converters. The SMP is also ideally suited for a wide variety of sampleand-hold applications including amplifier offset or VCA gain adjustments. One or more SMPs can be used with single or multiple DACs to provide multiple set points within a system. INPUT Octal Sample-and-Hold with Multiplexed Input SMP FUNCTIONAL BLOCK DIAGRAM HOLD CAPS (INTERNAL) SMP (LSB) A B OF DECODER (MSB) C INH CH OUT CH OUT CH OUT CH OUT DGND V DD CH OUT CH OUT CH OUT CH OUT The SMP offers significant cost and size reduction over discrete designs. It is available in a -pin plastic DIP, a narrow body SO- surface-mount SOIC package or the thin TSSOP- package. The SMP is a higher speed direct replacement for the SMP. Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box, Norwood, MA -, U.S.A. Tel: /- World Wide Web Site: http://www.analog.com Fax: /- Analog Devices, Inc.,

SMP SPECIFICATIONS ELECTRICAL CHARACTERISTICS Parameter Symbol Conditions Min Typ Max Units Linearity Error V V IN + V. % Buffer Offset Voltage V OS T A = + C, V IN = V. mv C T A + C, V IN = V. mv Hold Step V HS V IN = V, T A = + C to + C mv V IN = V, T A = C mv Droop Rate V CH / t T A = + C, V IN = V mv/s Output Source Current I SOURCE V IN = V. ma Output Sink Current I SINK V IN = V. ma Output Voltage Range R L = kω. +. V LOGIC CHARACTERISTICS Logic Input High Voltage V INH. V Logic Input Low Voltage V INL. V Logic Input Current I IN V IN =. V. µa DYNAMIC PERFORMANCE Acquisition Time t AQ T A = + C, V to + V to.%. µs Hold Mode Settling Time t H To ± mv of Final Value µs Channel Select Time t CH ns Channel Deselect Time t DCS ns Inhibit Recovery Time t IR ns Slew Rate SR V/µs Capacitive Load Stability <% Overshoot pf Analog Crosstalk V to + V Step db SUPPLY CHARACTERISTICS Power Supply Rejection Ratio PSRR = ± V to ± V db Supply Current I DD T A = + C.. ma C T A + C.. ma ELECTRICAL CHARACTERISTICS (@ V DD = + V, = V, DGND = V, R L = No Load, T A = C to + C for SMPF, unless otherwise noted) (@ V DD = + V, = V, DGND = V, R L = No Load, T A = C to + C for SMPF, unless otherwise noted) Parameter Symbol Conditions Min Typ Max Limits Linearity Error mv V IN V. % Buffer Offset Voltage V OS T A = + C, V IN = V. mv C T A + C, V IN = V. mv Hold Step V HS V IN = V, T A = + C to + C mv V IN = V, T A = C mv Droop Rate V CH / t T A = + C, V IN = V mv/s Output Source Current I SOURCE V IN = V. ma Output Sink Current I SINK V IN = V. ma Output Voltage Range R L = kω.. V R L = kω.. V LOGIC CHARACTERISTICS Logic Input High Voltage V INH. V Logic Input Low Voltage V INL. V Logic Input Current I IN V IN =. V. µa DYNAMIC PERFORMANCE Acquisition Time t AQ T A = + C, to V to.%.. µs Hold Mode Settling Time t H To ± mv of Final Value µs Channel Select Time t CH ns Channel Deselect Time t DCS ns Inhibit Recovery Time t IR ns Slew Rate SR V/µs Capacitive Load Stability <% Overshoot pf Analog Crosstalk V to V Step db SUPPLY CHARACTERISTICS Power Supply Rejection Ratio PSRR. V V DD. V db Supply Current I DD T A = + C.. ma C T A + C.. ma NOTES Outputs are capable of sinking and sourcing over ma but offset is guaranteed at specified load levels. All input control signals are specified with t r = t f = ns (% to % of + V) and timed from a voltage level of. V. This parameter is guaranteed without test. Slew rate is measured in the sample mode with a to V step from % to %. Specifications subject to change without notice.

SMP ABSOLUTE MAXIMUM RATINGS V DD to DGND............................ V, V V DD to............................... V, V V LOGIC to DGND......................... V, V DD V IN to DGND.............................., V DD V OUT to DGND............................., V DD Analog Output Current....................... ± ma (Not short-circuit protected) Operating Temperature Range FP, FS............................ C to + C Junction Temperature........................ + C Storage Temperature.................. C to + C Lead Temperature (Soldering, sec)............ + C PIN CONNECTIONS CH OUT CH OUT INPUT CH OUT CH OUT INH DGND SMP TOP VIEW (Not to Scale) V DD CH OUT CH OUT CH OUT CH OUT A CONTROL B CONTROL C CONTROL Package Type JA * JC Units -Pin Plastic DIP (P) C/W -Pin SOIC (S) C/W -Lead TSSOP (RU) C/W NOTES *θ JA is specified for worst case mounting conditions, i.e., θ JA is specified for device in socket for plastic DIP packages; θ JA is specified for device soldered to printed circuit board for SOIC and TSSOP packages. ORDERING GUIDE Temperature Package Package Model Range Description Option SMPFP C to + C Plastic DIP N- SMPFRU C to + C TSSOP- RU- SMPFS C to + C SO- R-A CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as V readily accumulate on the human body and test equipment and can discharge without detection. Although the SMP features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. WARNING! ESD SENSITIVE DEVICE

SMP Typical Performance Characteristics DROOP RATE mv/s. V DD = +V = V V IN = +V R L = kω. TEMPERATURE C DROOP RATE mv/s V DD = +V = V T A = + C DROOP RATE mv/s V DD = +V = V T A = + C Droop Rate vs. Temperature Droop Rate vs. Input Voltage Droop Rate vs. Input Voltage HOLD STEP mv V DD = +V = V T A = + C HOLD STEP mv V DD = +V = V V IN = V SLEW RATE V/µs V DD = +V = V T A = + C +SR SR TEMPERATURE C V DD Volts Hold Step vs. Input Voltage Hold Step vs. Temperature Slew Rate vs. V DD OFFSET VOLTAGE mv R L = R L = kω R L = kω V DD = +V = V T A = + C OFFSET VOLTAGE mv V DD = +V = V T A = + C R L = R L = kω R L = kω OFFSET VOLTAGE mv R L = R L = kω V DD = +V = V T A = C R L = kω Offset Voltage vs. Input Voltage Offset Voltage vs. Input Voltage Offset Voltage vs. Input Voltage

Typical Performance Characteristics SMP OFFSET VOLTAGE mv V DD = +V = V V IN = +V R L = kω SUPPLY CURRENT ma = V + C + C C REJECTION RATIO db PSRR +PSRR V DD = +V = V V IN = +V T A = + C TEMPERATURE C V DD Volts k k k M Offset Voltage vs. Temperature Supply Current vs. V DD Sample Mode Power Supply Rejection GAIN db V DD = +V = V T A = + C PHASE GAIN PHASE SHIFT Degrees OUTPUT IMPEDANCE Ω V DD = +V = V T A = + C k k k M M k k k M Gain, Phase Shift vs. Frequency Output Impedance vs. Frequency PEAK-TO-PEAK OUTPUT Volts V DD = +V = V T A = + C k k M M REJECTION RATIO db V DD = +V = V T A = + C +PSRR HOLD CAPACITORS REFERENCED TO PSRR k k k M Maximum Output Voltage vs. Frequency Hold Mode Power Supply Rejection

SMP R kω R kω V CC +V D R Ω C µf + C µf SMP R kω R kω R kω R kω R kω R kω R kω R kω Burn-in Circuit APPLICATIONS INFORMATION The SMP, a multiplexed octal S/H, minimizes board space in systems requiring cycled calibration or an array of control voltages. When used in conjunction with a low cost -bit D/A, the SMP can easily be integrated into microprocessor based systems. Since the SMP features break-before-make switching and an internal decoder, no external logic is required. The SMP has an internally regulated TTL supply so that TTL/CMOS compatibility is maintained over the full supply range. See Figure for channel decode address information. POWER SUPPLIES The SMP is capable of operating with either single or dual supplies over a voltage range of to volts. Based on the supply voltages chosen, V DD and establish the output voltage range, which is: ( +. V ) V OUT (V DD V) Note that several specifications, including acquisition time, offset and output voltage compliance, will degrade for supply voltages of less than V. If split supplies are used, the negative supply should be bypassed with a. µf capacitor in parallel with a µf to ground. The internal hold capacitors are connected to this supply pin, and any noise will appear at the outputs. In single supply applications, it is extremely important that the (negative supply) pin is connected to a clean ground. The hold capacitors are internally tied to the (negative) rail. Any ground noise or disturbance will directly couple to the output of the sample-and-hold degrading the signal-to-noise performance. The analog and digital ground traces on the circuit board should be physically separated to reduce digital switching noise from entering the analog circuitry. POWER SUPPLY SEQUENCING V DD should be applied to the SMP before the logic input signals. The SMP has been designed to be immune to latchup, but standard precautions should still be taken. OUTPUT BUFFERS (Pins,,,,,,, ) The buffer offset specification is mv; this is less than / LSB of an -bit DAC with V full scale. The hold step (magnitude of step caused in the output voltage when switching from sample-to-hold mode, also referred to as the pedestal error or sample-to-hold offset) is about mv with little variation over the full output voltage range. The droop rate of a held channel is mv/s typical and mv/s maximum. The buffers are designed to drive loads connected to ground. The outputs can source more than ma over the full voltage range but have limited current sinking capability near. In split supply operation, symmetrical output swings can be obtained by restricting the output range to V from either supply. On-chip SMP buffers eliminate potential stability problems associated with external buffers; outputs are stable with capacitive loads up to pf. However, since the SMP s buffer outputs are not short circuit protected, care should be taken to avoid shorting any output to the supplies or ground. SIGNAL INPUT (Pin ) The signal input should be driven from a low impedance voltage source such as the output of an op amp. The op amp should have a high slew rate and fast settling time if the SMP s acquisition time characteristics are to be maintained. As with all CMOS devices, all input voltages should be kept within range of the supply rails ( V IN V DD ) to avoid the possibility of latchup. If single supply operation is desired, op amps such as the OP or AD that have input and output voltage compliances including ground, can be used to drive the inputs. Split supplies, such as ±. V, can be used with the SMP.

SMP APPLICATION TIPS All unused digital inputs should be connected to logic LOW. For analog inputs that may become temporarily disconnected, a resistor to V DD, or analog ground should be used with a value ranging from kω to MΩ. Do not apply signals to the SMP with power off unless the input current is limited to less than ma. TYPICAL APPLICATIONS An -Channel Multiplexed D/A Converter Figure illustrates a typical demultiplexing function of the SMP. It is used to sample-and-hold eight different output voltages corresponding to eight different digital codes from a D/A converter. The SMP s droop rate of mv/s requires a refresh once every ms before the voltage drifts beyond / LSB accuracy ( LSB of an -bit DAC is equivalent to. mv out of a full-scale voltage of V). For a -bit DAC the refresh rate must be less than ms, and for a -bit system, ms. This implementation is very cost effective compared to using multiple DACs as the number of output channels increases. +V SMP REF +V CH DIGITAL INPUTS +V V REF A V DD CH DAC V OA WR CS V Z GND CH WR ADDRESS BUS ADDRESS DECODE A B C DGND CH CH CH CH PIN C X PIN B X CHANNEL DECODING PIN A X PIN INH CH PIN NONE INH CH +V.µF Figure. -Channel Multiplexed D/A Converter

SMP OUTLINE DIMENSIONS Dimensions shown in inches and (mm). -Pin Plastic DIP (N-). (.). (.). (.). (.) PIN. (.). (.). (.) MAX.. (.). (.) (.) MIN. (.). (.). (.) BSC. (.). (.) SEATING PLANE. (.). (.). (.). (.). (.). (.) Ca / -Pin (Narrow Body) (SO-). (.). (.). (.). (.). (.). (.). (.). (.) PIN. (.). (.). (.). (.) x SEATING PLANE. (.) BSC. (.). (.). (.). (.). (.). (.) -Lead TSSOP (RU-). (.). (.). (.). (.). (.). (.). (.). (.) SEATING PLANE PIN. (.) BSC. (.). (.). (.) MAX. (.). (.). (.). (.) PRINTED IN U.S.A.