Students: Yifan Jiang (Research Assistant) Siyang Liu (Visiting Scholar)

Similar documents
Y9.FS1.2.1: GaN Low Voltage Power Device Development. Sizhen Wang (Ph.D., EE)

Power MOSFET Zheng Yang (ERF 3017,

Fundamentals of Power Semiconductor Devices

Impact of Basal Plane Dislocations and Ruggedness of 10 kv 4H-SiC Transistors

Progress Energy Distinguished University Professor Jay Baliga. April 11, Acknowledgements

4H-SiC V-Groove Trench MOSFETs with the Buried p + Regions

USCi MOSFET progress (ARL HVPT program)

NAME: Last First Signature

Complementary MOSFET

SGP100N09T. Symbol Parameter SGP100N09T Unit. 70* -Continuous (TA = 100 )

PDN001N60S. 600V N-Channel MOSFETs BVDSS RDSON ID 600V A S G. General Description. Features. SOT23-3S Pin Configuration.

A STUDY INTO THE APPLICABILITY OF P + N + (UNIVERSAL CONTACT) TO POWER SEMICONDUCTOR DIODES AND TRANSISTORS FOR FASTER REVERSE RECOVERY

Some Key Researches on SiC Device Technologies and their Predicted Advantages

Features. Symbol Parameter Typ. Max. Unit RθJA Thermal Resistance Junction to ambient /W RθJC Thermal Resistance Junction to Case

Temperature-Dependent Characterization of SiC Power Electronic Devices

Research of new structure super fast recovery power diode *

Semiconductor Physics and Devices

STM6716. N-Channel Logic Level Enhancement Mode Field Effect Transistor

20V P-Channel Enhancement-Mode MOSFET

PWRLITE LD1010D High Performance N-Ch Vertical Power JFET Transistor with Schottky G D S

Novel SiC Junction Barrier Schottky Diode Structure for Efficiency Improvement of EV Inverter

PKP3105. P-Ch 30V Fast Switching MOSFETs

Design Simulation and Analysis of NMOS Characteristics for Varying Oxide Thickness

Symbol Parameter Rating Units VDS Drain-Source Voltage 30 V VGS Gate-Source Voltage ±20 V

EFM Ec. a) Sketch the electrostatic potential inside the semiconductor as a function of position.

1200 V SiC Super Junction Transistors operating at 250 C with extremely low energy losses for power conversion applications

ADVANCED POWER RECTIFIER CONCEPTS

CHAPTER I INTRODUCTION

SSG4501-C N & P-Ch Enhancement Mode Power MOSFET N-Ch: 7A, 30 V, R DS(ON) 28mΩ P-Ch: -5.3A, -30 V, R DS(ON) 50mΩ

PFP15T140 / PFB15T140

SVF18N50F/T/PN_Datasheet

THE METAL-SEMICONDUCTOR CONTACT

SI-TECH SEMICONDUCTOR CO.,LTD S85N10R/S

High Voltage, Silicon Carbide MOSFET

MEI. 20V P-Channel Enhancement-Mode MOSFET P2301BLT1G. Features. Simple Drive Requirement Small Package Outline Surface Mount Device G 1 2 V DS -20

SUPER-SEMI SUPER-MOSFET. Super Junction Metal Oxide Semiconductor Field Effect Transistor. 800V Super Junction Power Transistor SS*80R380S

PFU70R360G / PFD70R360G

SVF1N60M/B/D_Datasheet

Field-Effect Transistor (FET) is one of the two major transistors; FET derives its name from its working mechanism;

VDS = 20V, ID = 13A. Pin 1. Symbol Parameter Rating Units VDSS Drain-Source Voltage 20 V VGSS Gate-Source Voltage ±10 V TA=25 C 13 A TA=70 C 10.

STU/D15L01. N-Channel Logic Level Enhancement Mode Field Effect Transistor

n-channel LDMOS WITH STI FOR BREAKDOWN VOLTAGE ENHANCEMENT AND IMPROVED R ON

STU/D10L01. N-Channel Enhancement Mode Field Effect Transistor

VDSS (V) 650. V(TR)DSS (V) 800 RDS(on)eff (mω) max* 180. QRR (nc) typ 52. QG (nc) typ 6.2

VDSS (V) 650 V(TR)DSS (V) 800. RDS(on)eff (mω) max* 130. QRR (nc) typ 54. QG (nc) typ 10

High-Temperature and High-Frequency Performance Evaluation of 4H-SiC Unipolar Power Devices

Study on Fabrication and Fast Switching of High Voltage SiC JFET

Three Terminal Devices

PHYSICS OF SEMICONDUCTOR DEVICES

Semiconductor Devices

PWRLITE LU1014D High Performance N-Channel POWERJFET TM with PN Diode

AM8205 MOSFET+SCHOTTKY DIODE 20V DUAL N-CHANNEL ENHANCEMENT MODE

STF8211. Dual N-Channel Enhancement Mode Field Effect Transistor

Next Generation Curve Tracing & Measurement Tips for Power Device. Kim Jeong Tae RF/uW Application Engineer Keysight Technologies

P-Channel Enhancement Mode Vertical D-MOS Transistor

ALL Switch GaN Power Switch - DAS V22N65A

Gallium nitride (GaN)

value of W max for the device. The at band voltage is -0.9 V. Problem 5: An Al-gate n-channel MOS capacitor has a doping of N a = cm ;3. The oxi

CONTENTS. 2.2 Schrodinger's Wave Equation 31. PART I Semiconductor Material Properties. 2.3 Applications of Schrodinger's Wave Equation 34

SMC6216SN. Single N-Channel MOSFET FEATURES VDS = 60V, ID = 3.5A DESCRIPTION APPLICATIONS PART NUMBER INFORMATION

VDSS (V) 650 V(TR)DSS (V) 800 RDS(on)eff (mω) max* 180. QRR (nc) typ 47. QG (nc) typ 10

Solid State Devices- Part- II. Module- IV

SVF2N60M/MG/MJ/N/NF/F/FG/T/D_Datasheet

SPN80T06. N-Channel Enhancement Mode MOSFET. DC/DC Converter Load Switch SMPS Secondary Side Synchronous Rectifier Motor Control Power Tool

AM2300. AiT Semiconductor Inc. APPLICATION ORDER INFORMATION PIN CONFIGURATION

Data Sheet Explanation

SMC7002ESN. Single N-Channel MOSFET FEATURES VDS = 60V, ID = 0.3A DESCRIPTION APPLICATIONS PART NUMBER INFORMATION

SVF2N65CF/M/MJ/D/NF_Datasheet

MOSFET short channel effects

P-Channel MOSFET SI2369DS-HF (KI2369DS-HF) Symbol Rating Unit Drain-Source Voltage Gate-Source Voltage VDS -30 VGS ±20 *1*2 *1*2 *1*2 *1*2

Symbol Parameter Rating Units VDSS Drain-Source Voltage -40 V VGSS Gate-Source Voltage ±20 V

Semiconductor TCAD Tools

PRELIMINARY. VDSS (V) 600 V(TR)DSS (V) 750 RDS(on)eff (mω) max* 60. QRR (nc) typ 120. QG (nc) typ 22 PRELIMINARY

N-channel 600 V, 0.35 Ω typ., 11 A MDmesh M2 Power MOSFET in a TO-220FP ultra narrow leads package. Features. Description.

VDSS (V) 650 V(TR)DSS (V) 800. RDS(on)eff (mω) max* 85. QRR (nc) typ 90. QG (nc) typ 10

4H-SiC Planar MESFET for Microwave Power Device Applications

SVF18N50F/T/PN/FJ_Datasheet

UNIT 3: FIELD EFFECT TRANSISTORS

SPN230T06. N-Channel Enhancement Mode MOSFET. AC/DC Synchronous Rectifier Load Switch UPS Power Tool Motor Control

Reg. No. : Question Paper Code : B.E./B.Tech. DEGREE EXAMINATION, NOVEMBER/DECEMBER Second Semester

SMC3404S. Single N-Channel MOSFET FEATURES VDS = 30V, ID = 6.7A DESCRIPTION PART NUMBER INFORMATION APPLICATIONS

The Next Generation of Power Conversion Systems Enabled by SiC Power Devices

STM6960. Dual N-Channel Enhancement Mode Field Effect Transistor

A Physics-Based Model for Fast Recovery Diodes with Lifetime Control and Emitter Efficiency Reduction

FKD4903. N-Ch and P-Ch Fast Switching MOSFETs

Features. Description. AM15572v1_no_tab. Table 1: Device summary Order code Marking Package Packing STFH18N60M2 18N60M2 TO-220FP wide creepage Tube

Complementary MOSFET

Enhancement Mode MOSFET (Double N-Channel) 2N7002KDWS. Features. Mechanical Data. Maximum Ratings (T Ambient=25ºC unless noted otherwise) SOT-363

FUNDAMENTALS OF MODERN VLSI DEVICES

Features Package Applications Key Specifications Internal Equivalent Circuit Absolute maximum ratings

MOSFET & IC Basics - GATE Problems (Part - I)

Wide Band-Gap Power Device

VDS (V) min 600 VTDS (V) max 750 RDS(on) (mω) max* 180. Qrr (nc) typ 54. * Dynamic R(on)

SMC2334SN. Single N-Channel MOSFET FEATURES VDS = 20V, ID = 5.7A DESCRIPTION PART NUMBER INFORMATION APPLICATIONS

SMC3223S. Single P-Channel MOSFET FEATURES VDS = -30V, ID = -4.5A DESCRIPTION APPLICATIONS PART NUMBER INFORMATION

Common-Drain Dual N-Channel Enhancement Mode MOSFET

SSP20N60S / SSF20N60S 600V N-Channel MOSFET

All-SiC Modules Equipped with SiC Trench Gate MOSFETs

Department of Electrical Engineering IIT Madras

Sub-Threshold Region Behavior of Long Channel MOSFET

Transcription:

Y9.FS1.1: SiC Power Devices for SST Applications Project Leader: Faculty: Dr. Jayant Baliga Dr. Alex Huang Students: Yifan Jiang (Research Assistant) Siyang Liu (Visiting Scholar) 1. Project Goals (a) Design and fabrication of 1kV SiC MPS rectifiers for solid-state transformer operation at high temperatures. (b) Characterization of 1kV SiC MOSFET for SST operation at high temperatures. 2. Role in Support of Strategic Plan This project develops SiC high voltage (1kV) devices devices for the solid-state transformer and faultinterruption device applications within the FREEDM green energy hub. Our Year 9 goal is aligned to the road map for developing devices that have better high temperature performance. 3. Fundamental Research, Technological Barriers and Methodologies The major technological barrier is the limitation of the semiconductor fabrication equipment in NNF (NCSU) and SMiF (Duke), some process steps need to be outsourced.. Achievements 1kV SiC MPS Rectifiers: In previous years, the center has proposed a novel SiC MPS (Merged-PiN-Schottky) Rectifier for the solidstate transformer application to improve the trade-off between on-state and turn-off switching losses [1]. This reduces energy loss and improves the efficiency of the SST. The MPS rectifiers were successfully fabricated in Year 6 [2] and demonstrated to have much superior trade-off curves compared to available PiN and JBS rectifiers in the industry. The devices were characterized at high temperatures (up to 2 o C) in Year 7 and []. P+ P+ P+. 2 1. Schottky Contact Ohmic Contact N- N- N- N+ N+ N+ (a) (b) (c) Figure 1: Cross Section View of the SiC PiN(a), JBS(b) and MPS(c) Rectifiers Figure 1 shows the cross section view of the SiC PiN, JBS and MPS rectifiers. The structure of JBS and MPS rectifiers looks similar in that they both have P+ doped region to form potential barrier at reverse bias state, so that it can reduce electric field under the Schottky contact and to reduce leakage current. The difference between these two structures is that for JBS rectifier, the P+/N junction does not turn on at normal

operation state, so the Schottky contact region should be wide enough to lower on-state resistance. However, for MPS rectifier, the region under the Schottky contact should be very narrow so that the P+/Njunction can be turned on at normal operation state to reduce on-resistance. One important process innovation achieved was to simultaneously make the Schottky contact to the N- SiC drift region and an Ohmic contact to the P+ regions. Fine features down to 1um were achieved, which is challenging for lithography at the university, as well as the lift-off process for metal deposition. This problem was finally solved by a new metal anneal process. It was found that when the Nickel was deposited and annealed at o C, it has a high Schottky barrier height on N-type SiC and makes an Ohmic contact on P+ SiC at the same time. The Ohmic contact was also evaluated by TLM structures on wafer with P+ implanted surface, and the contact resistance is 1.e Ωcm. The distribution of the Schottky barrier height extracted by the forward current voltage characteristics are shown in Figure 2a. Most of the test structures shows Schottky barrier height higher than 1.7 ev, and an excellent ideality factor of less than 1.1. A plot of ideality factors versus the barrier heights yields a straight line as shown in Figure 2b. An ideal barrier height can be determined by extrapolating the line to n=1. according to [3]. It shows that the ideal barrier height is 1. ev. This high Schottky barrier height is beneficial for the operation of MPS rectifiers because the higher barrier will induce the injection of holes from the P+ region. 1.9 1.6 1. Schottky Barrier Height (ev) 1. 1.7 1.6 1. 1.3 1. 1.3 1.2 1.1 1. Ideality Factor Schottky Barrier Height (ev) 1.7 1.6 1. 1.3 y=2.6-.x 1.2 Barrier Height Ideality Factor.9 1. 1.1 1.2 1.3 1. Ideality Factor Fig. 2a: Distribution of extracted Schottky contact barrier height and ideality factor on wafer Fig. 2b: Relation between Schottky barrier height and ideality factor measured on wafer Test Structures Fig. 3a: Mask layout for different device structures Device Type Ws μm Wp μm D (PiN) - (MPS). 1 D 2 D (SBD) - Fig. 3b: Schottky contact width (Ws) and Ohmic contact width (Wp) for various designs

For fabrication of 1-kV devices, a mask layout was designed as shown in Figure 3a. There are 7 big devices with active area of 6.6 mm 2 and 3 small devices with active area of 1.13 mm 2. The Schottky contact width were varied as shown in Figure 3b. The smallest half-cell width was. um for MPS structure. The process flow defined bus us for the fabrication of the diodes is shown in Figure. SiC wafer was first etched to form the alignment mark, then the N+ channel stop ring was implanted, followed by the p+ ion implantation to form both the floating rings for edge termination and the p region in the active area. The oxide passivation was later formed by ALD oxide followed by RTA in 9 o C, and then PECVD oxide was deposited to increase the thickness. The backside Ohmic metal was formed by Nickel deposition and annealed at 9 o C for 2 mins. Nickel was then deposited at the front side contact metal to form both the Ohmic contact and Schottky contact as previously stated. Thick metal and polyimide was deposited to complete the device structure. Fig. : Process flow of fabricating the 1kV MPS diode Current Density (A/cm 2 ) 3 3 2 2 1 D D D Current Density (A/cm 2 ) 3 3 2 2 1 D D D 1 2 3 6 7 9 Forward Voltage (V) Fig. a: Forward IV of different types of diodes at room temperature. 1 2 3 6 7 Forward Voltage (V) Fig. b: Forward IV of different types of diodes at o C

The forward and reverse characteristics of the devices fabricated on the wafer are shown in Fig. at room temperature and o C. At room temperature, the knee voltage increases with narrower Schottky contact cell width (Ws) for the JBS rectifiers. When Ws =. μm, the knee voltage was close to that of the PiN diode (D). Significant injection from the P-N junction was not observed at room temperature for all the MPS devices. However, injection from the P-N junction was clearly observed for MPS rectifiers when the temperature was increased to o C (Fig. b). Fig. 6 shows the measured forward voltage drop at 2 A/cm 2 with increasing temperature. The forward voltage drop for D (JBS rectifier) increases with increasing temperature up to o C. In contrast, the on-state voltage drop of the PiN and MPS rectifiers decreases with temperature as previously reported []. Voltage (V).. 7. 7. 6. 6.. D D D Current (A).1 1E- 1E- 1E-7 D D D. 1E-.. 1E-9 3. 27 3 32 3 37 2 Temperature (K) Fig. 6: Forward voltage of different types of diodes at 2A/cm 2 at s 1E-1. 2.k.k 6.k.k 1.k.k 1.k Voltage (V) Fig. 7: Reverse IV of different types of diodes with active area 6.6mm 2 at room temperature Current Density (A/cm 2 ).1.1 1E- 1E- 1E-7 PiN - This work PiN - Previous work ws=2um - This work ws=2um - Previous work ws=.um - This work ws=.um - Previous work Current (A) 1E- 1E- 1E-7 1E- A B C 1E- 1E-9 1E-9 2 6 1 1 Reverse Voltage (V) Fig. : Reverse IV for different types of devices compared to previous work in the center 1E-1 2 6 1 1 Voltage (V) Fig. 9: Reverse IV of MPS with small active area (1.13 mm 2 ) Figure 7 shows the reverse I-V for different types of devices with large area. A much lower leakage current and higher BV was achieved compared to previous results (Fig. ) in Year. For the new devices, there was no significant leakage current difference for different structures, and even the SBD (D) has a very low leakage current due to the high SBH and improved quality of the passivation oxide. In the previous Year- work, Schottky barrier height was.9 ev with ideality factor of 2.. Our Year-9 work shows better quality for the Schottky contact. The reverse IV of small devices on wafer (Figure 9) shows higher breakdown

voltage probably due to less material defects, and the highest breakdown voltage goes above 1kV. We plan to package the devices for testing of the reverse recovery performance as a function of temperature. 1kV SiC Power MOSFETS: Previously, 1.2kV SiC MOSFETs were characterized to high temperature in Year [6]. In Year 9, the 1kV SiC MOSFET was characterized at high temperature up to 22 o C. Figure 1a shows the test circuit board for Ciss, Crss and Coss test, along with driver circuit for switching test and Qg test. The test set up with thermal plate to raise the operating temperature is shown in Figure 1b. Fig. 1a: Test circuit board for the characterization of SiC MOSFET Fig. 1b: Test setup for the high temperature characterization of 1kV SiC MOSFET Figure 11 shows the measured leakage current of the 1kV MOSFET at. The leakage current increases significantly when temperature increases above o C. Figure shows the output characteristics of the 1kV SiC MOSFET at selected temperatures. The On-Resistance increases with temperature due to reduction of the bulk and channel mobility with increasing temperature. Drain Leakage current (A) 1-1 -6 1-7 1-1 -9 @7 @ @17 @22 1KV MOS 16 Vgs=16V Vgs=1V Vgs=V Vgs=1V 1KV Device Vgs=V Vgs=V 16 16 2 1KV Device @ Vgs=1V Vgs=16V Vgs=V Vgs=1V Vgs=V 16 @7 Vgs=16V Vgs=1V Vgs=V Vgs=1V Vgs=V 1KV Device Vgs=V 16 16 2 1KV Device @17 Vgs=1V Vgs=V Vgs=16V Vgs=1V Vgs=V 1-1 2 6 1 Fig. 11: Off-State drain leakage current of SiC MOSFET at Vgs=V 16 2 16 2 Fig. : Output characteristics of 1kV SiC MOSFET at Vgs=V Figure 13 shows that the transfer characteristics at various temperatures. The threshold voltage decreases with increasing temperature as shown in Fig. 1 due to the increase of intrinsic carrier concentration. Fig.1 shows the on-resistance (Rdson) at different Vgs. It is worth to notice that when gate voltage is as small as V, the Rdson decreases with increasing temperature, because the channel mobility is increasing with increasing temperature due to traps at the SiO2/SiC interface, and the channel resistance has a big impact on the total resistance when the gate bias is small.

Figure shows the device capacitance Coss with Vds at, which shows that temperature does not influence the output capacitance as expected. The gate charge waveform also shows that temperature does not have a big impact on gate charge. The turn-on and off waveforms have a weak dependence on temperature based on Figure 17 and 1..1.1 1E-3 1E- 1E- 1KV device Vds=1V Vds=1V@7 Vds=1V@ Vds=1V@17 Vds=1V@22 1 2 3 Fig. 13: transfer characteristic of SiC MOSFET at Rdson(m ) Vth (V) 1 1 1 2. 2. 1KV Device 1 2 2 Vth@Vds=1V&Ids=1mA Vth@Vds=1V&Ids=1mA Vth@Vds=1V&Ids=1mA 1KV Device 1. 1 2 2 Temperature ( ) Rdson@Vgs=16V&Vds=2V Rdson@Vgs=1V&Vds=2V Rdson@&Vds=2V Rdson@Vgs=V&Vds=2V Fig. 1: Temperature dependence of Rds on at different gate bias and Vth at different Vds Capacitance(pF) 1 6 2 Vgs=V& f=1mhz Coss Results T=2 T= T=22 2 6 1 1 Fig. : Capacitance versus Vds at different temperature 2 21 1 9 6 3 2 7 17 22 1KV MOS Vgs=-16V Ig=.3mA Rg= RL= VDD=V 1 2 3 Qg(nc) Fig. 16: Gate charge waveforms of SiC MOSFET at 2 1KV MOS 1 @1 @ - @2 1 2 3 2 1KV MOS 1 @1 @ @2-1 2 3 3 2 @1 1 @ 2 @2 1 2 3 Time(ns) Fig. 17: Turn on waveform of Vgs, Vds, ids with time at 6 3 2 @1 1 @ 2 @2 1 2 3 Time(ns) Fig. 1: Turn off waveform of Vgs, Vds, ids with time at 6

. Other Relevant Work Being Conducted Within and Outside of the ERC To the Center s knowledge, there was no other research activity is being directed towards making 1kV H-SiC MPS rectifiers until recently Dr. Kimoto s group demonstrated their SiC hybrid MPS diode []. The difference of their structure compared to ours is that they put PiN diode and JBS diode in one cell. The P region of the PiN diode is made by epitaxial growth, which will increase the lifetime for the PiN mode and have lower forward voltage. One disadvantage of their structure is that the current distribution will not be uniform, which may not have good thermal performance compared to our structure. 6. Milestones and Deliverables In year 9, the 1kV SiC MPS rectifiers has been fabricated and shown better performance with smaller leakage current. The device will be packaged and tested for dynamic performance at high temperature up to 2 o C. Major milestone was met by achieving a large Schottky barrier height. The 1kV SiC MOSFET has been characterized up to 22 o C. The output characteristics, transfer characteristics, capacitance test, Qg test and the switching characteristics have been tested at various temperature. Major milestone was met by complete characterization of the 1kV SiC power MOSFETs at high temperatures. 7. Plans for Next Five Years Contingent on availability of funds, the PSD group will continue developing SiC high voltage devices, including rectifiers and transistors, for SST and FID application.. Member Company Benefits This project will allow member companies to assess if high voltage SiC MPS rectifiers are attractive commercial products. 9. References [1] B.Jayant Baliga Advanced Power Rectifier Concepts Springer, 29 [2] Edward Van Brunt, Development of Optimal H-SiC Bipolar Power Diodes for High Voltage High- Frequency Applications PhD Thesis, North Carolina State University, 213 [3] R.F.Schmitsdorf, T. U. Kampen, and W. Monch, Explanation of the linear correlation between barrier heights and ideality factors of real metal semiconductor contacts by laterally nonuniform Schottky barriers J. Vac. Sci. Techno. B,(1997), p. 21 [] Yifan Jiang, Woongje Sung, Xiaoqing Song, Haotao Ke, Siyang Liu, B.Jayant Baliga, Alex Q.Huang and Edward Van Brunt, 1kV SiC MPS Diodes for High Temperature Applications, Proceedings of 2th ISPSD, Prague, Czech Republic, 216 [] H.Niwa, J. Suda, T. Kimoto, Ultrahigh Voltage SiC MPS Diodes with Hybrid Unipolar/Bipolar operation, IEEE Transaction on Electron Devices, pp 99, 216 [6] Siyang Liu, Yifan Jiang, Woongje Sung, Xiaoqing Song, B.Jayant Baliga, Weifeng Sun and Alex Q. Huang, Understanding high temperature static and dynamic characteristics of 1.2kV SiC MOSFET, ECSCRM 216.