PI2EQXDP101-A. 1 to 1 DisplayPort ReDriver. Features

Similar documents
Description D2+A D2-A D3+A D3-A D0+B D0-B D1+B D1-B D2+B D2-B D3+B D3-B AUX+ A AUX- A HPD A CAB_DETA/LEDA AUX+ B AUX- B HPD B CAB_DETB/LEDB

PI3VDP411LSA. Dual Mode DisplayPort to DVI/HDMI Electrical bridge (Level Shifter) Features. Description. Pin Configuration (48-Pin TQFN) GND

PI3VDP Lane DisplayPort Rev 1.2 Compliant Switch. Description. Features. Application. Block Diagram

PI3VDP411LSR. Dual Mode DisplayPort to DVI/HDMI Electrical Bridge (Level Shifter) Description. Features. Pin Configuration (48-Pin TQFN) GND

PI3VeDP212 2-lane DisplayPort Switch/Mux for DP Driven Panels with Triple Control Pins

PI2EQX3232A. 3.2Gbps, 2-Port, SATA/SAS, Serial Re-Driver. Features. Description. Block Diagram. Pin Description

PI2EQX Gbps, 1:2 Port Switch, SATA2/SAS ReDriver. Description. Features. Pin Description (Top Side View)

PI3WVR HDMI 2.0, DisplayPort 1.2 Video Switch. Features. Description. Application. Block Diagram

PI3VDP Lane DisplayPort Rev 1.2 Compliant Switch. Features. Description. Application. Block Diagram

PI2PCIE V, PCI Express Gen2 Compliant, 4-Differential Channel, 2:1 Mux/DeMux Switch

PI2PCIE2422. PCI Express Gen II Compliant, 8-Differential Channel Switch with 8:4 Mux/DeMux Option. Features. Description. Truth Table.

PI2DBS GHz, Differential Broadband Signal Switch, 2-Differential Channel, 2:1 Mux/DeMux Switch

Description. Application

PI3USB V USB 3.0 SuperSpeed Dual 2:1 Mux/DeMux Switch with Enable. Description. Features. Application Routing USB 3.0 SuperSpeed signals.

PI3PCIE V, PCI Express 3.0, 1-Lane, 2-Channel, 8Gbps, 2:1 Mux/DeMux Switch w/ Single Enable

PI3PCIE2612-B High Bandwidth, 6-Differential Channel 1:2 DP/PCIe Gen2 Display Mux, BTX Pinout

PI2EQX4432D 2.5 Gbps x2 Lane PCI Express Repeater/Equalizer with Signal Detect and Flow-Through Pinout

PI3EQX7502AI. 5.0Gbps, 1-port, USB3.0 ReDriver. Description. Features. Pin Diagram (Top Side View) Block Diagram. Pericom USB 3.

PI6C49X0208. High Performance 1:8 Multi-Voltage CMOS Buffer

PI3HDMI412FT. 4-Differential Channel, 2:1 Mux/DeMux, DVI/HDMI Compliant Signal Switch with Flow-through Pin Out

PI3USB10LP-A. USB 2.0 High-Speed (480 Mbps) Signal Switch Targeted for Battery Powered Applications. Description. Features.

CH7318C. CH7318C AC Coupled HDMI Level Shifter 1.0 FEATURES 2.0 GENERAL DESCRIPTION. Chrontel

PI3HDMI412-B. 4-Differential Channel, 2:1 Mux/DeMux, DVI/HDMI Compliant Signal Switch based on TMDS Signaling Standard

NOT RECOMMENDED FOR NEW DESIGNS

PI3WVR31212 DP/HDMI 1:2 De-multiplexer switches

PI3PCIE V, PCI Express Lane, (4-Channel), Differential Mux/Demux with Bypass. Features. Description. Truth Table

HDMI 1.4 Redriver Source-side Application

PI3USB V, USB 2.0 High-Speed Signal Switch w/ Low THD Channels for Audio Signals. Features. Pin Description. Truth Table

PI3USB223. USB 2.0 High-Speed and Audio Switches with Negative Signal Capability D+/R D-/L V DD ASEL GND VBUS. Description. Features.

PI3L V Quad, 2:1 Mux/DeMux Fast Ethernet LAN Switch w/ Single Enable. Description. Features. Applications. Pin Configuration.

Features. Applications

PI6LC4830. HiFlex TM Network Clock Generator. Features. Description. Pin Configuration. Block Diagram

2.5V/3.3V 500MHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux

PART OBSOLETE - USE PI3PCIE3412A

Description IA 3 IA 2 IA 1 GND. Truth Table (1) H X X Hi-Z Disable S 0-1. L L L I0 S1-0 = 0 L L H I1 S1-0 = 1 Y A to Y B

Description. Applications. Truth Table

PI6CX201A. 25MHz Jitter Attenuator. Features

PI3C V/3.3V, High Bandwidth, Hot Insertion 8-Bit, 2-Port, Bus Switch. Description. Features. Pin Configuration. Block Diagram.

Application. ÎÎHDMI Peripherals ÎÎWall Multi Screen Display ÎÎNotebook PC and Docking ÎÎTV, Monitor and Set-Top-Box

MAX14950 Quad PCI Express Equalizer/Redriver

Description Q0+ Q0- Q1+ Q1- Q2+ Q2- VDD Q3+ Q3- Q4+ Q4- CLK_SEL CLK0. nclk0 Q5+ Q5- SYNC_OE Q6+ Q6- CLK1. nclk1 Q7+ Q7- VEE Q8+ Q8- Q9+ Q9-

PI5V330S. Low On-Resistance Wideband/Video Quad 2-Channel Mux/DeMux. Features. Description. Block Diagram. Pin Configuration.

PI3DBS V High Speed 2 : 4 Differential Mux/Demux

A product Line of Diodes Incorporated. Description. Applications. Truth Table. Note: 1. IEC

PI6CL V/1.5V, 200MHz, 1:4 Networking Clock Buffer. Features. Description. Pin Description

T Q S Q 7 4 H 9 J C A

CFORTH-X2-10GB-CX4 Specifications Rev. D00A

10Gb/s CWDM SFP+ Optical Transceiver TR-LXxxL-N00

Programmable Low Voltage 1:10 LVDS Clock Driver ADN4670

PO74G2308A FEATURES: DESCRIPTION: Description. 700MHz TTL/CMOS Potato Chip. BUF_IN OUTPUT 1 to OUTPUT 8. Outputs. 1.2V - 3.6V 1:8 CMOS Clock Driver

PI6C V/3.3V 1.5GHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux /Q4 /Q5 /Q6 /Q3

PI6C PCI Express Clock. Product Features. Description. Block Diagram. Pin Configuration

PI6LC48P03A 3-Output LVPECL Networking Clock Generator

Product Specification Quadwire FDR Parallel Active Optical Cable FCBN414QB1Cxx

F i n i s a r. Product Specification Quadwire 40 Gb/s Parallel Active Optical Cable FCBG410QB1Cxx

F i n i s a r. Product Specification C.wire 120 Gb/s Parallel Active Optical Cable FCBGD10CD1Cxx

PI3HDMI1210-A. Pin Description. Block Diagram. A product Line of. Diodes Incorporated

EVALUATION KIT AVAILABLE Quad PCI Express Equalizer/Redriver OUT2N GND OUT0N GND OUT3N GND OUT1N GND OUT1P OUT2P GND MAX4950 IN1P IN2P GND GND GND

10Gb/s SFP+ BX LC DDMI Optical module Tx:1330nm/Rx:1270nm 10km transmission distance

QSFP-40G-LR4-S-LEG. 40Gbase QSFP+ Transceiver

PI6C557-03AQ. PCIe 2.0 Clock Generator with 2 HCSL Outputs for Automotive Applications. Description. Features. Pin Configuration (16-Pin TSSOP)

PI3V312. Low On-Resistance, 3.3V High-Bandwidth 4-Port, 2:1 Mux/DeMux VideoSwitch. Features. Description. Block Diagram. Pin Configuration S 1 Y A 4

PI6C49X0204A. Low Skew 1 TO 4 Clock Buffer. Features. Description. Block Diagram. Pin Assignment

SFP-10G-M 10G Ethernet SFP+ Transceiver

PI3C3126. Description. Features. 14-Pin Configuration. Applications. Block Diagram. 16-Pin Configuration. Truth Table (1) Pin Description.

PI5A4684. Chip Scale Packaging, Dual SPDT Analog Switch. Features. Description. Pin Configuration/ Block Diagram (top view) CSP.

100-Gbps QSFP28 SR4 Optical Transceiver Module PN: WST-QS28-SR4-C

SO-QSFP28-4xSFP28-AOCxM

PI3EQX6741ST. Features. Description. Applications. Block Diagram. Pin Diagram (Top Side View) A product Line of Diodes Incorporated

PI3V514. Low On-Resistance, 3.3V High-Bandwidth 5-port, 4:1 Mux/DeMux VideoSwitch. Description. Features. Pin Configuration.

PI6C4511. PLL Clock Multiplier. Features. Description. Block Diagram. PLL Clock Synthesis and Control Circuit. Output Buffer. Crystal Oscillator

PI3CH Bit Bus Switch, Enable Low 1.8V/2.5V/3.3V, High-Bandwidth, Hot Plug

40-Gbps QSFP + Optical Transceiver Module

PI3EQX1204-C. 12.5Gbps 4-channel, SAS3 ReDriver with Linear Equalization. Features. Description. Application. Pin Configuration (Top-Side View)

PI6ULS5V9509 Level Translating I 2 C-Bus/SMBus Repeater with Tiny Package

PI6LC48P0201A 2-Output LVPECL Networking Clock Generator

Dual PCI Express Equalizer/Redriver

T Q S Q 1 4 H 9 J 8 2

PI6C557-03B. PCIe 3.0 Clock Generator with 2 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TSSOP) Block Diagram

Parameters Symbol Min. Typ. Max. Unit Condition Frequency Range Output Frequency Range f MHz

PI5C16861 PI5C (25Ω) 20-Bit, 2-Port Bus Switch

PI5A3158B Low Voltage Dual SPDT Analog Switch 2:1 Mux/Demux Bus Switch

PI74LPT V, 16-Bit Buffer/Line Driver. Features. Description. Block Diagram

40G-QSFP-ER4-LEG. 40Gbase QSFP+ Transceiver

DATA SHEET: Transceivers

PI6C :8 Clock Driver for Intel PCI Express Chipsets. Description. Features. Pin Configuration. Block Diagram

10Gb/s SFP+ Optical Transceiver Module 10GBASE-SR/SW

PI90LV031A PI90LV027A PI90LV017A. 3V LVDS High-Speed Differential Line Drivers. Description. Features PI90LV027A PI90LV031A PI90LV017A

HI-3000H, HI-3001H. 1Mbps Avionics CAN Transceiver with High Operating Temperature. PIN CONFIGURATIONS (Top Views) GENERAL DESCRIPTION FEATURES

PI3CH360. Low Voltage, High-Bandwidth, 3-Channel 2:1 Mux/DeMux, NanoSwitch. Features. Description. Block Diagram. Pin Configuration.

500MHz TTL/CMOS Potato Chip

HDMI/DVI TMDS Equalizer ADV3003

SHF Communication Technologies AG. Wilhelm-von-Siemens-Str. 23D Berlin Germany. Phone Fax

Description. Applications

PI3CH200 2-Bit Bus Switch, Enable Low 1.8V/2.5V/3.3V, High-Bandwidth, Hot Plug

PI3CH360 3-Channel 2:1 Mux/DeMux, Enable Low 1.8V/2.5V/3.3V, High-Bandwidth, Hot Plug

PI2EQX6812. Description. Features. Pin Configuration (Top-Side View) Block Diagram. A product Line of Diodes Incorporated

PI6LC48P Output LVPECL Networking Clock Generator

PI6LC48S25A Next Generation HiFlex TM Ethernet Network Clock Generator

IEEE CX4 Quantitative Analysis of Return-Loss

Transcription:

Features DisplayPort 1.1a operation at reduced bit rate (1.62Gbps) and high bit rate (2.7Gbps) Jitter elimination circuits automatically adjust link via training path àà Pre-Emphasis, and output swing Can support all 4 levels of output swing and 4 levels output pre-emphasis, as specified in the DisplayPort 1.1a spec. AUX interception circuit only listens to the link training, but does not affect link training Low insertion loss across the AUX signal path (0.35dB @1Mbps) Output can support dual mode DP by providing DDC signals across the AUX_sink àà Using Cable Detect pin from DP connector (pin 13), the switch can toggle between DP and TMDS mode. Automatic power down state when HPD signal is LOW Enters low power mode when no data signal is present Dual power supply (1.5V and 3.3V) 2KV HBM ESD protection 50 ohm output termination can be turned off when port is off àà Port is turned off automatically when not needed Package (Pb-Free & Green available) àà 36-pin TQFN (ZF) Block Diagram Description The PI2EQXDP101-A is a one Input and one Output DisplayPort ReDriver that support a maximum data rate of 2.7 Gbps through each channel, which results in a total of 10.8Gbps through-put. Output Level Swing and Output Pre-emphasis and number of active lanes are controlled by decoding the AUX command during link initialization. Also, utilizing the HPD signals from each DisplayPort port, the PI2EQXDP101-A can automatically enter power down state. Or, if the graphics driver is off and has no output signal, Pericom s PI2EQXDP101-A can automatically enter low power mode, even if an active monitor is attached. Pin Diagram (Top-side View) IN [3:0]± Equalizer Pre-emphasis OUT [3:0]± VDD33 DDC_SDA DDC_SCL AUX_SRC+ AUX_SRC- DDC_SCL/AUX+ DDC_SDA/AUX- VDD15 36 35 34 33 32 31 30 29 HPD_Sink CAD_Sink Logics HPD SRC CAD SRC Bias 1 2 28 27 IN1+ 3 26 OUT1+ SCL SDA AUX CH interpreter register AUX Pass through DDC Pass through DDC_SCL/AUX+ DDC_SDA/AUX- 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 25 24 23 22 21 20 19 AUX_SRC+ AUX_SRC- IN1- VDD15 IN2+ IN2- GND IN3+ IN3- OUT1- GND OUT2+ OUT2- VDD15 OUT3+ OUT3- HPDSRC CAD_Sink HPD_Sink GND IN0+ OUT0+ OUT0- CAD IN0- VDD15 NC VDD15 1

Pin Description Pin # Name I/O Description 33 AUX_SRC+ I/O Aux positive channel on source side 32 AUX_SRC- I/O Aux negative channel on source side 12 CAD Output Cable Detect to source 14 CAD_Sink Input Cable Detect from DP connector, with 200K-Ohm pull-down. 34 DDC_SCL I/O I 2 C SCL clock on source side 31 DDC_SCL/AUX+ I/O 35 DDC_SDA I/O I 2 C SDA data on source side 30 DDC_SDA/AUX- I/O 8, 18, 24, Center Pad GND Power Ground Aux channel positive when configured as DP mode, I 2 C SCL clock when configured as TMDS mode Aux channel negative when configured as DP mode, I 2 C SDA data when configured as TMDS mode 15 HPD_Sink Input Hot Plug detect from sink side, with 200K-Ohm pull-down. 13 HPDSRC Output Hot Plug detect to source 1 2 3 4 6 7 9 10 IN0+ IN0- IN1+ IN1- IN2+ IN2- IN3+ IN3- Input Input Input Input 16 NC - No Connect 28 27 26 25 23 22 20 19 OUT0+ OUT0- OUT1+ OUT1- OUT2+ OUT2- OUT3+ OUT3- Output Output Output Output Lane 0 data input, differential pair Lane 1 data input, differential pair Lane 2 data input, differential pair Lane 3 data input, differential pair Lane 0 data output, differential pair Lane 1 data output, differential pair Lane 2 data output, differential pair Lane 3 data output, differential pair 5, 11, 17, 21, 29 VDD15 Power Power Supply, 1.5V ± 5% 36 VDD33 Power Power Supply, 3.3V ± 5% 2

AUX listener Register Assignment AUX command are stored interpreted and stored in the registers, ReDriver will then be re-configured by default. Registers do not have a power-on default state. Address Name Description Access 00100h 00101h 00103h Link initialization field AUX Link initialization field DPCD Lane 0 status LINK_BW_SET: Main Link Bandwidth Setting = Value x 0.27 Gbps per lane Bits 7:0 = LINK_BW_SET For DisplayPort version 1, revision 1a, only two values are supported. All other values are reserved. 06h = 1.62 Gbps per lane 0Ah = 2.7 Gbps per lane Source may choose either of the two link bandwidth as long as it does not exceed the capability of DisplayPort receiver as indicated in the receiver capability field. LANE_COUNT_SET Bits3:0 = LANE_COUNT_SET 1h = One lane 2h = Two lanes 4h = Four lanes For one-lane configuration, Lane0 is used. For 2-lane configuration, Lane0 and Lane1 are used. Bits7:4 = RESERVED. Read all 0 s. TRAINING_LANE0_SET Link Training Control_Lane0 Bits1:0 = DRIVE_CURRENT_SET 00 Training Pattern 1 w/ level 0 01 Training Pattern 1 w/ level 1 10 Training Pattern 1 w/ level 2 11 Training Pattern 1 w/ level 3 Bit2 = MAX_CURRENT_REACHED Set to 1 when the maximum driven current setting is reached. Note: Support of programmable drive current is optional. For example if there is only 1 level, then program Bits2:0 to 100 to indicate to the receiver that Level 1 is the maximum drive current. Support of independent drive current controlfor each lane is also optional. Bit4:3 = PRE-EMPHASIS_SET 00 = Training Pattern 2 w/o pre-emphasis 01 = Training Pattern 2 w/ pre-emphasis level 1 10 = Training Pattern 2 w/ pre-emphasis level 2 11 = Training Pattern 2 w/ pre-emphasis level 3 Bit5 = MAX_PRE-EMPHASIS_REACHED 00104h DPCD Lane 1 status Lane setting for lane 1. The definition is the same as lane 0 00105h DPCD Lane 2 status Lane setting for lane 2. The definition is the same as lane 0 00106h DPCD Lane 3 status Lane setting for lane 3. The definition is the same as lane 0 3

AUX listener specification DP AUX command interpreter will support Native AUX CH Syntax. Mapping of I 2 C onto AUX CH Syntax is not supported. AUX command interpreter monitor AUX channel from requester and replier for transactions and stored AUX command from requester and reply command from replier that are related to the link settings. The data from the following addresses will be extracted and stored into internal registers for controlling the ReDriver signal level, lane count and pre-emphasis setting. 00101h LANE_COUNT_SET 00103h TRAINING_LANE0_SET 00104h TRAINING_LANE1_SET 00105h TRAINING_LANE2_SET 00106h TRAINING_LANE3_SET Application Diagram HPDSRC PI2EQXDP101 ReDriver HPD DisplayPort Transmitter C MAIN LINK IN± AUX DDC CAD OUT± C DDC/AUX CAD_SINK DP Connector 4

Maximum Ratings (Above which useful life may be impaired. For user guidelines, not tested.) Storage Temperature... 65 C to +150 C Supply Voltage to Ground Potential... 0.5V to +4.6V DC SIG Voltage... 0.5V to V DD +0.5V Current Output...-25mA to +25mA Power Dissipation Continuous... 500mW Operating Temperature... 0 to +85 C Note: Stresses greater than those listed under MAXIMUM RAT- INGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. DC Electrical Characteristics (V DD 33 = 3.3V ±5%, V DD 15 = 1.5V ±5%, T A =0 C to 85 C) Power Supply Characteristics Symbol Parameters Condition Min. Typ. Max. Units I ACTIVE_VDD15 Current into V DD 15 when active 4-lanes operating at 2.7Gbps 150 250 ma I STANDBY_VDD15 Current into V DD 15 when standby 10 ma I ACTIVE_VDD33 Current into V DD 33 when active 4-lanes operating at 2.7Gbps 0.1 1.0 ma I STANDBY_VDD33 Current into V DD 33 when standby 0.1 ma P ACTIVE Total active power 4-lane, operating 2.7Gbps 400 mw P standby Total standby power 20 mw HPD_SRC, HPD_Sink, CAD, CAD_Sink, Pin Charaxteristics Symbol Parameters Condition Min. Typ. Max. Units VIH LVTTL input high voltage 2 V VIL LVTTL input low voltage 0.8 V IIH Input High-level current 43 80 ua IIL Input Low-level current 6 20 ua VOH LVTTL high level output voltage IOH=-8mA 2.4 V VOL LVTTL low level output voltage IOL= 8mA 0.4 V AUX_SRC±, DDC_SCL/AUX+, DDC_SDA/AUX (When configured as SCL and SDA ) Symbol Parameters Condition Min. Typ. Max. Units IIH Input High-level current 43 80 ua IIL Input Low-level current 6 20 ua AUX_SRC±, DDC_SCL/AUX+, DDC_SDA/AUX (When configured as AUX± ) Symbol Parameters Condition Min. Typ. Max. Units IIH Input High-level current 43 80 ua IIL Input Low-level current 6 20 ua 5

AUX Channel Electrical Specifications Symbol Parameter Conditions Min Nom Max Units V I Pre-charge pulses AUX Unit Interval Number of pre-charge pulses 1Mbps including overhead of Mancester II coding Each pulse is a 0 in Manchester II code. 0.4 0.5 0.6 µs 10 16 Sync Pulses Number of sync pulses 16 V AUX-DIFFp-p AUX Peak-to-peak Voltage at a receiving Device V AUX-DIFFp-p = 2* V AUX+ V AUX- 0.32 1.36 V AUX ATTEN AUX attenuation with 100-Ohm termination 1.5 2.0 db V AUXP-DC AUX+ DC Voltage Range 0 2.0 V V AUXN-DC AUX DC Voltage Range 1.3 3.3 I AUX_SHORT AUX Short Circuit Current 90 ma C AUX AUX AC Coupling Capacitor The AUX CH AC coupling capacitor placed on the Display- Port Source 75 200 nf 6

Main Link Receiver (Main RX) Specifications Symbol Parameters Comments Min. Typ. Max. Units UI_High_Rate UI_Low_Rate V RX-DIFFp-p-HR T RX-EYE-MEDI- AN-to- MAX-ITTER_CHIP T RX-EYE_CONN T RX-EYE_CHIP T RX-EYE-MEDI- AN-to- MAX-JITTER_CHIP Unit Interval for high bit rate (2.7 Gbps / lane) Unit Interval for low bit rate (1.62 Gbps / lane) Differential Peak-to-peak Input Voltage at RX package Maximum time between the jitter median and maximum deviation from the median at Rx package Minimum Receiver Eye Width at R X -side connector Minimum Receiver Eye Width at R X package Maximum time between the jitter median and maximum deviation from the median at R X package Range is nominal +/-350ppm. DisplayPort link RX does not require local crystal for link clock generation. 370 ps 617 ps For High Bit Rate. Informative. 120 1500 mv 0.265 UI Note 1 0.25 UI Note 1 0.22 UI Note 1 0.39 UI Common mode voltage is equal to V RX-DC-CM R X DC Common Mode Voltage 0 2.0 V Vbias_Rx voltage Z RX-DC DC Input Resistance 45 50 55 RL RX-DIFF L RX-SKEW- INTER_PAIR L RX-SKEW- INTRA_PAIR High- Bit-Rate L RX-SKEW- INTRA_PAIR_Reduced-Bit-Rate Differential Return Loss at 0.675GHz at R X package Differential Return Loss at 1.35GHz at R X package Lane-to-Lane Output Skew at R X package Lane Intra-pair Output Skew at R X package Lane Intra-pair Output Skew at R X package Straight loss line between 0.675 GHz and 1.35 GHz Straight loss line between 0.675 GHz and 1.35 GHz Maximum skew limit between different RX lanes of a DisplayPort link. For High Bit Rate Maximum skew limit between D+ and D- of the same lane. For Reduced Bit Rate Maximum skew limit between D+ and D- of the same lane. 12 db 9 db 5200 ps 100 ps 300 ps Note: 1. For Reduced Bit Rate (1- TRX-EYE_CONN) specifies the allowable TJ. TRX-EYE-MEDIAN-to-MAX-JITTER specifies the total allowable DJ 7

Main Link Transmitter (Main TX) Specifications Symbol Parameters Comments Min. Typ. Max. Units UI_High_Rate UI_Low_Rate V TX-DIFFp-p V TX-PREEMP- RATIO T TX-EYE_CHIP _High_Rate T TX-EYE- MEDIAN-to-MAX- JITTER_CHIP High_Rate T TX-EYE_CHIP _Low_Rate T TX-EYE- MEDIAN-to-MAX- JITTER_CHIP Low_Rate T TX-RISE_CHIP, T TX-FALL_CHIP V TX-DC-CM V TX-AC-CM I TX-SHORT R LTX-DIFF Unit Interval for high bit rate (2.7 Gbps / lane) Unit Interval for low bit rate (1.62 Gbps / lane) Differential Peak-to-peak Output Voltage Output Pre-emphasis ratio Minimum TX Eye Width at Tx package Maximum time between the jitter median and maximum deviation from the median at Tx package Minimum TX Eye Width at Tx package Minimum TX Eye Width at Tx package D+/D- TX Output Rise/Fall Time at Tx package TX DC Common Mode Voltage TX AC Common Mode Voltage TX Short Circuit Current Limit Differential Return Loss at 0.675GHz at TX package Differential Return Loss at 1.35GHz at TX package High limit = +300ppm Low limit = -5300ppm HBR, VDD15 = 1.5V Voltage level 1 Voltage level 2 Voltage level 3 Voltage level 4 HBR, VDD15 = 1.5V No pre-emphasis 3.5 db pre-emphasis 6.0 db pre-emphasis 9.5 db pre-emphasis 340 340 510 690 1020 0.0 0.0 2.8 4.8 7.6 370 ps 617 ps 400 600 800 1200 0.0 3.5 6.0 9.5 1380 460 680 920 1380 11.4 0.0 4.2 7.2 11.4 For High Bit Rate 0.726 UI For High Bit Rate 0.137 UI For Reduced Bit Rate 0.82 UI For Reduced Bit Rate 0.09 UI At 20%-to-80% 50 130 ps Common mode voltage is equal to Vbias_Tx voltage shown in Differential Waveform Measured at 1.62 GHz and 2.7 GHz (if supported), within the frequency tolerance range. Time-domain measurement using a spectrum analyzer. Total drive current of the transmitter when it is shorted to its ground. Straight loss line between 0.675 GHz and 1.35 GHz Straight loss line between 0.675 GHz and 1.35 GHz mv db 0 1.5 V 20 mv 50 ma 12 db 9 db (Continued) 8

Symbol Parameters Comments Min. Typ. Max. Units L TX-SKEWIN- TER_PAIR L TX-SKEWIN- TRA_PAIR T TX-RISE_FALL _MISMATCH _CHIPDIFF C TX Lane-to-Lane Output Skew at Tx package Lane Intra-pair Output Skew at Tx package Lane Intra-pair Rise-fall Time Mismatch at Tx package. AC Coupling Capacitor Informative. D+ rise to D- fall mismatch and D+ fall to D- rise mismatch. All DisplayPort Main Link lanes as well as AUX CH must be AC coupled. AC coupling capacitors must be placed on the transmitter side. Placement of AC coupling capacitors the receiver side is optional. 2 UI 20 ps 5 % 75 200 nf J TOTAL Total Output Jitter 0.32 UIp-p Notes: 1. Refer to Pre-emphasis waveform. For embedded connection, support of programmable voltage swing levels is optional. 2. Refer to Pre-emphasis waveform for definition of differential voltage. Support of no preemphasis, 3.5 db and 6.0 db pre-emphasis is required. Support of 9.5 db level is optional. For embedded connection, support of programmable preemphasis levels is optional. 9

Pre-emphasis = 20. Log(V DIFF-PRE /V DIFF ) V D+ Common Mode Voltage V CM V DIFF V D+ V D- V DIFFp-p V CM V DIFF-PRE V DIFF V_D+ - V_D- 0V V DIFFp-p V D- 1 st T BIT 2 nd + T BIT(s) Definition of Differential Voltage and Differential Voltage Peak-to-Peak Definition of Pre-emphasis Output Waveform (400mV, 0dB pre-emphasis) Output Waveform (400mV, 6dB pre-emphasis) Output Eye Diagram (2.7Gbps, 400mV) Output Eye Diagram (2.7Gbps, 1200mV) 10

Packaging Mechanicals: 36 Contact, TQFN (ZF) DATE: 03/10/09 DESCRIPTION: 36-contact, Very Thin Fine Pitch Quad Flat No-Lead (TQFN) PACKAGE CODE: ZF (ZF36) DOCUMENT CONTROL #: PD-2023 REVISION: C 09-0143 Ordering Information Ordering Code Package Code Package Description PI2EQXDP101-AZFE ZF 36-Contact, Pb-Free & Green (TQFN) Notes: Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ E = Pb-free and Green Adding an X suffix = Tape/Reel 11 Pericom Semiconductor Corporation 1-800-435-2336 www.pericom.com