XRT6164A Digital Line Interface Transceiver

Similar documents
XR-8038A Precision Waveform Generator

XR-T6165 Codirectional Digital Data Processor


XR-2206 Monolithic Function Generator

XRT7295AE E3 (34.368Mbps) Integrated line Receiver

XR-4151 Voltage-to-Frequency Converter

SP26LV432 HIGH SPEED +3.3V QUAD RS-422 DIFFERENTIAL LINE RECEIVER

XR-T5794 Quad E-1 Line Interface Unit

SP339E RS-232/RS-485/RS-422 TRANSCEIVER WITH INTERNAL TERMINATION

SP26LV431 HIGH SPEED +3.3V QUAD RS-422 DIFFERENTIAL LINE DRIVER

XR-T6166 Codirectional Digital Data Processor

XRT5894. Four-Channel E1 Line Interface (3.3V or 5.0V) FEATURES

T 3 OUT T 1 OUT T 2 OUT R 1 IN R 1 OUT T 2 IN T 1 IN GND V CC C 1 + C 1

XR-2211 FSK Demodulator/ Tone Decoder

AAN-5 Demo Kit Drives VGA Over 300m of CAT5

SP1481E/SP1485E. Enhanced Low Power Half-Duplex RS-485 Transceivers

XR-2207 Voltage-Controlled Oscillator

5 A SPX29501/02. Now Available in Lead Free Packaging

D Cascadable D No External Components Needed D Lock Detect Indication Pin APPLICATIONS

Low Power Half-Duplex RS-485 Transceivers

Enhanced Full Duplex RS-485 Transceivers

CDK bit, 1 GSPS, Flash A/D Converter

SP483E. Enhanced Low EMI Half-Duplex RS-485 Transceiver

Is Now A Part Of. Visit for more information about MaxLinear Inc.

XR-215A Monolithic Phase Locked Loop

SP337E 3.3V TO 5V RS-232/RS-485/RS-422 MULTIPROTOCOL TRANSCEIVER

XR3160E RS-232/RS-485/RS-422 TRANSCEIVER WITH 15KV ESD PROTECTION

February 2014 Rev FEATURES. Fig. 1: SP34063A Application Diagram

CDK bit, 250 MSPS A/D Converter with Demuxed Outputs

Programmable RS-232/RS-485 Transceiver

SP339E RS-232/RS-485/RS-422 TRANSCEIVER WITH INTERNAL TERMINATION

XRD5408/10/12. 5V, Low Power, Voltage Output Serial 8/10/12-Bit DAC Family FEATURES APPLICATIONS

GENERAL DESCRIPTION APPLICATIONS FEATURES TYPICAL APPLICATION DIAGRAM

Programmable Dual RS-232/RS-485 Transceiver

+5 V Powered RS-232/RS-422 Transceiver AD7306

CDK bit, 250 MSPS ADC with Demuxed Outputs

CDK bit, 25 MSPS 135mW A/D Converter

September 2010 Rev FEATURES. Fig. 1: XRP431L Application Diagram

Improved Second Source to the EL2020 ADEL2020

CLC1200 Instrumentation Amplifier

SP330E RS-232/RS-485/RS-422 TRANSCEIVER WITH 1.65V-5.5V INTERFACE

SP335E RS-232/RS-485/RS-422 TRANSCEIVER WITH INTERNAL TERMINATION

November 2011 Rev FEATURES. Fig. 1: SP2526A Application Diagram Two Port Self Powered Hub

GENERAL DESCRIPTION APPLICATIONS FEATURES TYPICAL APPLICATION DIAGRAM

Application Note ANI-22 Enhanced Receiver Failsafe Implementation In Dual Protocol SP339 and XR34350 Serial Transceivers

MM74HC132 Quad 2-Input NAND Schmitt Trigger

LM219/LM319 Dual voltage comparator INTEGRATED CIRCUITS. Product data Supersedes data of 1994 Aug 31 File under Integrated Circuits, IC11 Handbook

1A 1.5MHz PFM/PWM Synchronous Step-Down Converter. January 2014 Rev FEATURES. Fig. 1: XRP6658 Application Diagram

GENERAL DESCRIPTION APPLICATIONS FEATURES TYPICAL APPLICATION DIAGRAM

September 2012 Rev FEATURES. Fig. 1: XRP2523 Application Diagram

September 2010 Rev FEATURES. Fig. 1: XRP6668 Application Diagram

CLC2011, CLC4011 Low Power, Low Cost, Rail-to-Rail I/O Amplifiers

LM1815 Adaptive Variable Reluctance Sensor Amplifier

SP385A. +3V to +5V RS-232 Line Driver/Receiver. Operates from 3.3V or 5V Power Supply Meets All EIA-232D and V.28 Specifications

Ultrafast Comparators AD96685/AD96687

DM74ALS520 DM74ALS521 8-Bit Comparator

XR1009, XR mA, 35MHz Rail-to-Rail Amplifiers

Low Power, 3.3 V, RS-232 Line Drivers/Receivers ADM3202/ADM3222/ADM1385

SP208EH/211EH/213EH High Speed +5V High Performance RS-232 Transceivers

SP1490E/SP1491E. Full Duplex RS-485 Transceivers SP1491E. 8 Pin - nsoic. description

DM96S02 Dual Retriggerable Resettable Monostable Multivibrator

CLC2058 Dual 4V to 36V Amplifier

GENERAL DESCRIPTION APPLICATIONS FEATURES TYPICAL APPLICATION DIAGRAM

OBSOLETE TTL/CMOS INPUTS* TTL/CMOS OUTPUTS TTL/CMOS TTL/CMOS OUTPUTS DO NOT MAKE CONNECTIONS TO THESE PINS INTERNAL 10V POWER SUPPLY

SP V Low Power Slew Rate Limited Half-Duplex RS-485 Transceiver

CD4066BC Quad Bilateral Switch

Quad Audio Switch REV. B BLOCK DIAGRAM OF ONE SWITCH CHANNEL

General Description Normalized Gain (db) V OUT = 2V pp Normalized Gain (db)

November 2011 Rev FEATURES. Fig. 1: XRP6272 Application Diagram

MM74HC132 Quad 2-Input NAND Schmitt Trigger

74VHC VHC VHC Channel Analog Multiplexer Dual 4-Channel Analog Multiplexer Triple 2-Channel Analog Multiplexer

CMOS 12-Bit Multiplying DIGITAL-TO-ANALOG CONVERTER Microprocessor Compatible

Monolithic SAMPLE/HOLD AMPLIFIER

High-Speed, 5 V, 0.1 F CMOS RS-232 Drivers/Receivers ADM222/ADM232A/ADM242

74F132 Quad 2-Input NAND Schmitt Trigger

LM392/LM2924 Low Power Operational Amplifier/Voltage Comparator


Adaptive Power MOSFET Driver 1

74VHC Channel Analog Multiplexer 74VHC4052 Dual 4-Channel Analog Multiplexer 74VHC4053 Triple 2-Channel Analog Multiplexer

LM2907/LM2917 Frequency to Voltage Converter

XRT59L91 Single-Chip E1 Line Interface Unit

CD4066BC Quad Bilateral Switch

DM74ALS245A Octal 3-STATE Bus Transceiver

MIC2550A. General Description. Features. Applications. Ordering Information. System Diagram. Universal Serial Bus Transceiver

MM74HCU04 Hex Inverter

SP334 SP334. Programmable RS-232/RS-485 Transceiver. Description. Typical Applications Circuit

LM160/LM360 High Speed Differential Comparator

Ultrafast TTL Comparators AD9696/AD9698

LM231A/LM231/LM331A/LM331 Precision Voltage-to-Frequency Converters

May 2012 Rev FEATURES. Fig. 1: SP6200 / SP6201 Application Diagram

DatasheetArchive.com. Request For Quotation

High Speed, +5 V, 0.1 µf CMOS RS-232 Drivers/Receivers ADM222/ADM232A/ADM242*

DM74LS126A Quad 3-STATE Buffer

August 2011 Rev FEATURES. Fig. 1: XRP7618 Evaluation Board Schematics

DM74LS191 Synchronous 4-Bit Up/Down Counter with Mode Control

Octal Sample-and-Hold with Multiplexed Input SMP18

INTEGRATED CIRCUITS. PCA9515 I 2 C bus repeater. Product data Supersedes data of 2002 Mar May 13

MM74HC00 Quad 2-Input NAND Gate

DM74LS14 Hex Inverter with Schmitt Trigger Inputs

ML4818 Phase Modulation/Soft Switching Controller

Transcription:

Digital Line Interface Transceiver October 2007 FEATURES Single 5V Supply Compatible with CCITT G.703 64Kbps Co- Directional Interface Recommendation When Used With Either XRT6165 or XRT6166 Low Power Converts Balanced CMOS Transmit and Receive Signals Propagated Over Two Twisted Pair Cables to TTL Compatible Dual-Rail Data Links Remote Equipment Equipped With CCITT G.703 64Kbps Co-Directional Interfaces Over Distances Up to 500 Meters Without Equalization Receive Data Comparator Threshold Storage Provides Ping-Pong Operation Capability Loss of Signal Alarm Dual Matched Driver Outputs APPLICATIONS Data Adaption Unit (DAU) General Purpose TTL Compatible Line Interface GENERAL DESCRIPTION The XRT6164A is a CMOS analog chip intended for general purpose line interface applications at bit rates up to 1.544Mbps (T1). It contains both receive and transmit circuitry in a 16-pin dual-in-line plastic (PDIP) package. The receiver is designed for short line applications having a cable loss up to 10dB measured at the half bit rate. The transmitter has open collector line driver outputs that are capable of handling up to 40mA. When used in conjunction with either XRT6165 or XRT6166, the chip set provides a 64Kbps codirectional interface as specified in CCITT G.703. ORDERING INFORMATION Part No. Package Operating Temperature Range XRT6164AIP 16-Lead 300 Mil PDIP -40 C to +85 C XRT6164AID 16-Lead 300 Mil JEDEC SOIC -40 C to +85 C EXAR Corporation, 48720 Kato Road, Fremont, CA 94538 (510) 668-7000 FAX (510) 668-7017

Block DIagram PEAK CAP 14 Positive Data Comparator 12 S + R RX+I/P RX-I/P 16 1 Peak Detector Threshold Generator TTL Buffer 5 S - R TCM CON 15 TCM Control Negative Data Comparator TTL Buffer 3 RX ALARM TTL Buffer V CC A GNDA 13 4 Bias 2 I/P BIAS Open Collector Driver TX+I/P 11 10 TX + O/P TX-I/P 6 8 TX - O/P V CC D 9 Open Collector Driver GNDD 7 Figure 1. XRT6164A Block Diagram 2

PIN CONFIGURATION 16 Lead PDIP (0.300 ) 16 Lead SOIC (Jedec, 0.300 ) PIN DESCRIPTION Pin# Symbol Type Description 1 RX-I/P I Receiver Negative CMOS Input. Line analog input. 2 I/P BIAS O Receive Input Bias. Connects to center tap of input transformer secondary winding. 3 RX ALARM O Loss of Signal Alarm. Active low. 4 GNDA Analog Ground. 5 S-R O Receive Negative Data Output. Output from negative CMOS input pulses (active low). 6 TX-I/P I Transmit Negative Input Data. Input for negative output driver (active high). 7 GNDD Digital Ground. 8 TX-O/P O Transmit Negative Output Driver. Open collector, drives output transformer primary. 9 V CC D +5V +/-5% Digital Supply. 10 TX+O/P O Transmit Positive Output Driver. Open collector, drives output transformer primary. 11 TX+I/P I Transmit Positive Input Data. Input for positive output driver (active high). 12 S+R O Receive Positive Data Output. Output from positive CMOS input pulses (active low). 13 V CC A +5V +/-5% Analog Supply. 14 PEAKCAP Peak Detector Capacitor. Stores peak detector voltage. 15 TCM CON I Time Compression Multiplex Control. When active, disconnects peak detector charge and discharge paths (active low). 16 RX+I/P I Receiver Positive CMOS Input. Line analog input. 3

ELECTRICAL CHARACTERISTICS Test Conditions: V CC = 5V +/- 5%, T A = 25 C, Unless Otherwise Specified Parameters Min. Typ. Max. Units Conditions DC Electrical Characteristics Supply Voltage 4.75 5 5.25 V Analog Supply Current 7 10 ma Digital Supply Current 17 22 ma Receiver Input Signal 1 2.2 Vp Measured from Pins 1 or 16 with Respect to Pin 2 Dynamic Range 10 db Maximum Cable Loss Range Input Impedance 20 kω Measured Between Pins 1 and 16 Input Slicing Threshold 50 % Percent of Peak Input Signal Amplitude Input Bias Voltage 1.45 V Measured at Pin 2 Loss of Signal Alarm Threshold 150 mvp Measured from Pins 1 or 16 with Respect to Pin 2 Loss of Signal Alarm Level 1.5 db Difference Between Alarm-on and Alarm-off Hysteresis Levels Peak Detector Leakage -80 µa Data Output Low 0.4 V Measured at Pins 5 or 12, I OUT = +1.6mA Data Output High 3.0 V Measured at Pins 5 or 12, I OUT = -40µA Alarm Output Low 0.4 V Measured at Pin 3; I OUT = +1.6mA Alarm Output High V CC - V Measured at Pin 3; I OUT = -40µA 0.5 TCM Input Low Voltage 0.8 V Measured at Pin 15; I IN Min = -500µA, I IN Max = +5µA Transmitter Input Low Voltage 0.8 V Measured at Pins 6, 11; I IN = -700µA Input High Voltage 2.2 V Measured at Pins 6, 11; I IN = +5µA Output Low Voltage 1.2 V Measured at Pins 8, 10; I OUT = -40mA Output Low Current 40 ma Measured at Pins 8, 10; V OUT = 1V Output Leakage Current -100 µa Measured at Pins 8, 10; V OUT = 10V Outputs in off state AC Electrical Characteristics Receiver Input Level 1 2.2 Vp Pin 1, 16 with Respect to Pin 2 1 Output Rise Time 80 ns Pins 5, 12; C L = 15pF, 10% to 90% Output Fall Time 80 ns Pins 5, 12; C L =15pF, 90% to 10% Notes: 1. Higher input voltages are possible if a resistive input attenuator is used. Bold face parameters are covered by production test and guaranteed over operating temperature range. 4

ELECTRICAL CHARACTERISTIC (CONT D) Parameters Min. Typ. Max. Units Conditions AC Electrical Characteristics (Cont d) Transmitter Output Rise Time 80 ns Pins 8, 10; R = 130, C L L = 15pF, 10% to 90% Output Fall Time 80 ns Pins 8, 10; R = 130, C L L = 15pF, 90% to 10% Rising Edge Delay 100 ns Pins 8, 10; R L = 130, C L = 15pF, 50% to 50% (I/P to O/P) Falling Edge Delay 100 ns Pins 8, 10; R = 130, C L L = 15pF, 50% to 50% (I/P to O/P) Notes: Bold face parameters are covered by production test and guaranteed over operating temperature range. Specifications are subject to change without notice ABSOLUTE MAXIMUM RATINGS Supply Voltage... 20V Storage Temperature... -65 C to +150 C Magnetic Supplier Information: Pulse Telecom Product Group P.O. Box 12235 San Diego, CA 92112 Tel. (619) 674-8100 Fax. (619) 674-8262 Transpower Technologies, Inc. 24 Highway 28, Suite 202 Crystal Bay, NV 89402-0187 Tel. (702) 831-0140 Fax. (702) 831-3521 5

SYSTEM DESCRIPTION The XRT6164A is a general purpose line interface chip that contains the receive and transmit circuitry necessary to convert TTL logic levels to a CMOS signal both to and from a twisted pair cable. Receiver The XRT6164A receiver section converts a balanced CMOS signal that has been attenuated and distorted by up to 10dB of twisted pair cable to active-low TTLcompatible logic levels. The cable is transformer coupled to the receiver differential inputs (RX+IP, RX-IP) which are biased through the input transformer secondary winding by a voltage generated on-chip (I/P BIAS). The CMOS receive signal is applied to a peak detector, and to a pair of data comparators. The peak detector output voltage charges an external capacitor connected to PEAK CAP. This voltage generates a data comparator bias level that is approximately 50% of the peak input pulse amplitude. Thus, data slicing is automatically accomplished at the optimum level over the full cable loss range. TTLcompatible output stages buffer the receiver digital outputs (S+R, S-R) and provide active low signals corresponding to received positive and negative input pulses. Loss of input signal is detected by a comparator that monitors input signal level. An active-low TTL-compatible logic level (RX ALARM) indicates signal loss. Comparator hysteresis prevents chatter on this output. Ping-pong operation is made possible by the time compression multiplex control input (TCM CON). A logic 0 applied to this pin during transmission stores the peak detector output voltage by disconnecting the peak detector storage capacitor charge and discharge paths. Since the receive data comparator bias voltage is stored during transmit mode, it is immediately available when receive mode resumes. Transmitter The XRT6164A transmitter section contains two matched open collector output drivers that are capable of driving the line transformer directly with a current up to 40mA. The transmitter output drivers include diode clamps to ensure non-saturating operation. Transmitter digital inputs, which are active-low, are TTL-compatible. External resistors are used between the transmitter outputs and the output transformer primary to set the output pulse amplitude. APPLICATION INFORMATION Figure 2 shows a general line driver application circuit using the XRT6164A. This device converts CMOS transmit and receive signals in the 64Kbps to 1.544Mbps range to active-low TTL-compatible logic levels. CMOS signals that have been attenuated and distorted by twisted pair cable are transformer-coupled to the line side of the XRT6164A as shown on the left side of Figure 2. Suggested transformers for both the input and output applications are the Pulse types PE- 65535 or TTI-7147 for 64Kbps use and the PE-65835 for 1.544Mbps applications. The right side of Figure 2 shows the TTL-compatible digital inputs and outputs. Please refer to the pin description section of this data sheet for detailed information about each signal. 6

XRT6164A Figure 2. XRT6164A Line Driver Application 7

16 LEAD PLASTIC DUAL-IN-LINE (300 MIL PDIP) Rev. 1.00 INCHES MILLIMETERS SYMBOL MIN MAX MIN MAX A 0.145 0.210 3.68 5.33 A1 0.015 0.070 0.38 1.78 A 2 0.115 0.195 2.92 4.95 B 0.014 0.024 0.36 0.56 B 1 0.030 0.070 0.76 1.78 C 0.008 0.014 0.20 0.38 D 0.745 0.840 18.92 21.34 E 0.300 0.325 7.62 8.26 E 1 0.240 0.280 6.10 7.11 e 0.100 BSC 2.54 BSC e A 0.300 BSC 7.62 BSC e B 0.310 0.430 7.87 10.92 L 0.115 0.160 2.92 4.06 α 0 15 0 15 Note: The control dimension is the inch column 8

16 LEAD SMALL OUTLINE (300 MIL JEDEC SOIC) Rev. 1.00 INCHES MILLIMETERS SYMBOL MIN MAX MIN MAX A 0.093 0.104 2.35 2.65 A 1 0.004 0.012 0.10 0.30 B 0.013 0.020 0.33 0.51 C 0.009 0.013 0.23 0.32 D 0.398 0.413 10.10 10.50 E 0.291 0.299 7.40 7.60 e 0.050 BSC 1.27 BSC H 0.394 0.419 10.00 10.65 L 0.016 0.050 0.40 1.27 α 0 8 0 8 Note: The control dimension is the millimeter column 9

NOTICE EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user s specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright 2007 EXAR Corporation Datasheet October 2007 Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited. 10